blob: c6cff3d2ff050c33c65416a1c8e6c06c44358936 [file] [log] [blame]
Mugunthan V Ndf828592012-03-18 20:17:54 +00001/*
2 * Texas Instruments Ethernet Switch Driver
3 *
4 * Copyright (C) 2012 Texas Instruments
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation version 2.
9 *
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <linux/kernel.h>
17#include <linux/io.h>
18#include <linux/clk.h>
19#include <linux/timer.h>
20#include <linux/module.h>
21#include <linux/platform_device.h>
22#include <linux/irqreturn.h>
23#include <linux/interrupt.h>
24#include <linux/if_ether.h>
25#include <linux/etherdevice.h>
26#include <linux/netdevice.h>
Richard Cochran2e5b38a2012-10-29 08:45:20 +000027#include <linux/net_tstamp.h>
Mugunthan V Ndf828592012-03-18 20:17:54 +000028#include <linux/phy.h>
29#include <linux/workqueue.h>
30#include <linux/delay.h>
Mugunthan V Nf150bd72012-07-17 08:09:50 +000031#include <linux/pm_runtime.h>
Mugunthan V N1d147cc2015-09-07 15:16:44 +053032#include <linux/gpio.h>
Mugunthan V N2eb32b02012-07-30 10:17:14 +000033#include <linux/of.h>
Heiko Schocher9e42f712015-10-17 06:04:35 +020034#include <linux/of_mdio.h>
Mugunthan V N2eb32b02012-07-30 10:17:14 +000035#include <linux/of_net.h>
36#include <linux/of_device.h>
Mugunthan V N3b72c2f2013-02-05 08:26:48 +000037#include <linux/if_vlan.h>
Mugunthan V Ndf828592012-03-18 20:17:54 +000038
Mugunthan V N739683b2013-06-06 23:45:14 +053039#include <linux/pinctrl/consumer.h>
Mugunthan V Ndf828592012-03-18 20:17:54 +000040
Mugunthan V Ndbe34722013-08-19 17:47:40 +053041#include "cpsw.h"
Mugunthan V Ndf828592012-03-18 20:17:54 +000042#include "cpsw_ale.h"
Richard Cochran2e5b38a2012-10-29 08:45:20 +000043#include "cpts.h"
Mugunthan V Ndf828592012-03-18 20:17:54 +000044#include "davinci_cpdma.h"
45
46#define CPSW_DEBUG (NETIF_MSG_HW | NETIF_MSG_WOL | \
47 NETIF_MSG_DRV | NETIF_MSG_LINK | \
48 NETIF_MSG_IFUP | NETIF_MSG_INTR | \
49 NETIF_MSG_PROBE | NETIF_MSG_TIMER | \
50 NETIF_MSG_IFDOWN | NETIF_MSG_RX_ERR | \
51 NETIF_MSG_TX_ERR | NETIF_MSG_TX_DONE | \
52 NETIF_MSG_PKTDATA | NETIF_MSG_TX_QUEUED | \
53 NETIF_MSG_RX_STATUS)
54
55#define cpsw_info(priv, type, format, ...) \
56do { \
57 if (netif_msg_##type(priv) && net_ratelimit()) \
58 dev_info(priv->dev, format, ## __VA_ARGS__); \
59} while (0)
60
61#define cpsw_err(priv, type, format, ...) \
62do { \
63 if (netif_msg_##type(priv) && net_ratelimit()) \
64 dev_err(priv->dev, format, ## __VA_ARGS__); \
65} while (0)
66
67#define cpsw_dbg(priv, type, format, ...) \
68do { \
69 if (netif_msg_##type(priv) && net_ratelimit()) \
70 dev_dbg(priv->dev, format, ## __VA_ARGS__); \
71} while (0)
72
73#define cpsw_notice(priv, type, format, ...) \
74do { \
75 if (netif_msg_##type(priv) && net_ratelimit()) \
76 dev_notice(priv->dev, format, ## __VA_ARGS__); \
77} while (0)
78
Mugunthan V N5c50a852012-10-29 08:45:11 +000079#define ALE_ALL_PORTS 0x7
80
Mugunthan V Ndf828592012-03-18 20:17:54 +000081#define CPSW_MAJOR_VERSION(reg) (reg >> 8 & 0x7)
82#define CPSW_MINOR_VERSION(reg) (reg & 0xff)
83#define CPSW_RTL_VERSION(reg) ((reg >> 11) & 0x1f)
84
Richard Cochrane90cfac2012-10-29 08:45:14 +000085#define CPSW_VERSION_1 0x19010a
86#define CPSW_VERSION_2 0x19010c
Mugunthan V Nc193f362013-08-05 17:30:05 +053087#define CPSW_VERSION_3 0x19010f
Mugunthan V N926489b2013-08-12 17:11:15 +053088#define CPSW_VERSION_4 0x190112
Richard Cochran549985e2012-11-14 09:07:56 +000089
90#define HOST_PORT_NUM 0
91#define SLIVER_SIZE 0x40
92
93#define CPSW1_HOST_PORT_OFFSET 0x028
94#define CPSW1_SLAVE_OFFSET 0x050
95#define CPSW1_SLAVE_SIZE 0x040
96#define CPSW1_CPDMA_OFFSET 0x100
97#define CPSW1_STATERAM_OFFSET 0x200
Mugunthan V Nd9718542013-07-23 15:38:17 +053098#define CPSW1_HW_STATS 0x400
Richard Cochran549985e2012-11-14 09:07:56 +000099#define CPSW1_CPTS_OFFSET 0x500
100#define CPSW1_ALE_OFFSET 0x600
101#define CPSW1_SLIVER_OFFSET 0x700
102
103#define CPSW2_HOST_PORT_OFFSET 0x108
104#define CPSW2_SLAVE_OFFSET 0x200
105#define CPSW2_SLAVE_SIZE 0x100
106#define CPSW2_CPDMA_OFFSET 0x800
Mugunthan V Nd9718542013-07-23 15:38:17 +0530107#define CPSW2_HW_STATS 0x900
Richard Cochran549985e2012-11-14 09:07:56 +0000108#define CPSW2_STATERAM_OFFSET 0xa00
109#define CPSW2_CPTS_OFFSET 0xc00
110#define CPSW2_ALE_OFFSET 0xd00
111#define CPSW2_SLIVER_OFFSET 0xd80
112#define CPSW2_BD_OFFSET 0x2000
113
Mugunthan V Ndf828592012-03-18 20:17:54 +0000114#define CPDMA_RXTHRESH 0x0c0
115#define CPDMA_RXFREE 0x0e0
116#define CPDMA_TXHDP 0x00
117#define CPDMA_RXHDP 0x20
118#define CPDMA_TXCP 0x40
119#define CPDMA_RXCP 0x60
120
Mugunthan V Ndf828592012-03-18 20:17:54 +0000121#define CPSW_POLL_WEIGHT 64
122#define CPSW_MIN_PACKET_SIZE 60
123#define CPSW_MAX_PACKET_SIZE (1500 + 14 + 4 + 4)
124
125#define RX_PRIORITY_MAPPING 0x76543210
126#define TX_PRIORITY_MAPPING 0x33221100
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300127#define CPDMA_TX_PRIORITY_MAP 0x01234567
Mugunthan V Ndf828592012-03-18 20:17:54 +0000128
Mugunthan V N3b72c2f2013-02-05 08:26:48 +0000129#define CPSW_VLAN_AWARE BIT(1)
130#define CPSW_ALE_VLAN_AWARE 1
131
John Ogness35717d82014-11-14 15:42:52 +0100132#define CPSW_FIFO_NORMAL_MODE (0 << 16)
133#define CPSW_FIFO_DUAL_MAC_MODE (1 << 16)
134#define CPSW_FIFO_RATE_LIMIT_MODE (2 << 16)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000135
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000136#define CPSW_INTPACEEN (0x3f << 16)
137#define CPSW_INTPRESCALE_MASK (0x7FF << 0)
138#define CPSW_CMINTMAX_CNT 63
139#define CPSW_CMINTMIN_CNT 2
140#define CPSW_CMINTMAX_INTVL (1000 / CPSW_CMINTMIN_CNT)
141#define CPSW_CMINTMIN_INTVL ((1000 / CPSW_CMINTMAX_CNT) + 1)
142
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300143#define cpsw_slave_index(cpsw, priv) \
144 ((cpsw->data.dual_emac) ? priv->emac_port : \
145 cpsw->data.active_slave)
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +0300146#define IRQ_NUM 2
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300147#define CPSW_MAX_QUEUES 8
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +0000148
Mugunthan V Ndf828592012-03-18 20:17:54 +0000149static int debug_level;
150module_param(debug_level, int, 0);
151MODULE_PARM_DESC(debug_level, "cpsw debug level (NETIF_MSG bits)");
152
153static int ale_ageout = 10;
154module_param(ale_ageout, int, 0);
155MODULE_PARM_DESC(ale_ageout, "cpsw ale ageout interval (seconds)");
156
157static int rx_packet_max = CPSW_MAX_PACKET_SIZE;
158module_param(rx_packet_max, int, 0);
159MODULE_PARM_DESC(rx_packet_max, "maximum receive packet size (bytes)");
160
Richard Cochran996a5c22012-10-29 08:45:12 +0000161struct cpsw_wr_regs {
Mugunthan V Ndf828592012-03-18 20:17:54 +0000162 u32 id_ver;
163 u32 soft_reset;
164 u32 control;
165 u32 int_control;
166 u32 rx_thresh_en;
167 u32 rx_en;
168 u32 tx_en;
169 u32 misc_en;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000170 u32 mem_allign1[8];
171 u32 rx_thresh_stat;
172 u32 rx_stat;
173 u32 tx_stat;
174 u32 misc_stat;
175 u32 mem_allign2[8];
176 u32 rx_imax;
177 u32 tx_imax;
178
Mugunthan V Ndf828592012-03-18 20:17:54 +0000179};
180
Richard Cochran996a5c22012-10-29 08:45:12 +0000181struct cpsw_ss_regs {
Mugunthan V Ndf828592012-03-18 20:17:54 +0000182 u32 id_ver;
183 u32 control;
184 u32 soft_reset;
185 u32 stat_port_en;
186 u32 ptype;
Richard Cochranbd357af2012-10-29 08:45:13 +0000187 u32 soft_idle;
188 u32 thru_rate;
189 u32 gap_thresh;
190 u32 tx_start_wds;
191 u32 flow_control;
192 u32 vlan_ltype;
193 u32 ts_ltype;
194 u32 dlr_ltype;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000195};
196
Richard Cochran9750a3a2012-10-29 08:45:15 +0000197/* CPSW_PORT_V1 */
198#define CPSW1_MAX_BLKS 0x00 /* Maximum FIFO Blocks */
199#define CPSW1_BLK_CNT 0x04 /* FIFO Block Usage Count (Read Only) */
200#define CPSW1_TX_IN_CTL 0x08 /* Transmit FIFO Control */
201#define CPSW1_PORT_VLAN 0x0c /* VLAN Register */
202#define CPSW1_TX_PRI_MAP 0x10 /* Tx Header Priority to Switch Pri Mapping */
203#define CPSW1_TS_CTL 0x14 /* Time Sync Control */
204#define CPSW1_TS_SEQ_LTYPE 0x18 /* Time Sync Sequence ID Offset and Msg Type */
205#define CPSW1_TS_VLAN 0x1c /* Time Sync VLAN1 and VLAN2 */
206
207/* CPSW_PORT_V2 */
208#define CPSW2_CONTROL 0x00 /* Control Register */
209#define CPSW2_MAX_BLKS 0x08 /* Maximum FIFO Blocks */
210#define CPSW2_BLK_CNT 0x0c /* FIFO Block Usage Count (Read Only) */
211#define CPSW2_TX_IN_CTL 0x10 /* Transmit FIFO Control */
212#define CPSW2_PORT_VLAN 0x14 /* VLAN Register */
213#define CPSW2_TX_PRI_MAP 0x18 /* Tx Header Priority to Switch Pri Mapping */
214#define CPSW2_TS_SEQ_MTYPE 0x1c /* Time Sync Sequence ID Offset and Msg Type */
215
216/* CPSW_PORT_V1 and V2 */
217#define SA_LO 0x20 /* CPGMAC_SL Source Address Low */
218#define SA_HI 0x24 /* CPGMAC_SL Source Address High */
219#define SEND_PERCENT 0x28 /* Transmit Queue Send Percentages */
220
221/* CPSW_PORT_V2 only */
222#define RX_DSCP_PRI_MAP0 0x30 /* Rx DSCP Priority to Rx Packet Mapping */
223#define RX_DSCP_PRI_MAP1 0x34 /* Rx DSCP Priority to Rx Packet Mapping */
224#define RX_DSCP_PRI_MAP2 0x38 /* Rx DSCP Priority to Rx Packet Mapping */
225#define RX_DSCP_PRI_MAP3 0x3c /* Rx DSCP Priority to Rx Packet Mapping */
226#define RX_DSCP_PRI_MAP4 0x40 /* Rx DSCP Priority to Rx Packet Mapping */
227#define RX_DSCP_PRI_MAP5 0x44 /* Rx DSCP Priority to Rx Packet Mapping */
228#define RX_DSCP_PRI_MAP6 0x48 /* Rx DSCP Priority to Rx Packet Mapping */
229#define RX_DSCP_PRI_MAP7 0x4c /* Rx DSCP Priority to Rx Packet Mapping */
230
231/* Bit definitions for the CPSW2_CONTROL register */
232#define PASS_PRI_TAGGED (1<<24) /* Pass Priority Tagged */
233#define VLAN_LTYPE2_EN (1<<21) /* VLAN LTYPE 2 enable */
234#define VLAN_LTYPE1_EN (1<<20) /* VLAN LTYPE 1 enable */
235#define DSCP_PRI_EN (1<<16) /* DSCP Priority Enable */
236#define TS_320 (1<<14) /* Time Sync Dest Port 320 enable */
237#define TS_319 (1<<13) /* Time Sync Dest Port 319 enable */
238#define TS_132 (1<<12) /* Time Sync Dest IP Addr 132 enable */
239#define TS_131 (1<<11) /* Time Sync Dest IP Addr 131 enable */
240#define TS_130 (1<<10) /* Time Sync Dest IP Addr 130 enable */
241#define TS_129 (1<<9) /* Time Sync Dest IP Addr 129 enable */
George Cherian09c55372014-05-02 12:02:02 +0530242#define TS_TTL_NONZERO (1<<8) /* Time Sync Time To Live Non-zero enable */
243#define TS_ANNEX_F_EN (1<<6) /* Time Sync Annex F enable */
Richard Cochran9750a3a2012-10-29 08:45:15 +0000244#define TS_ANNEX_D_EN (1<<4) /* Time Sync Annex D enable */
245#define TS_LTYPE2_EN (1<<3) /* Time Sync LTYPE 2 enable */
246#define TS_LTYPE1_EN (1<<2) /* Time Sync LTYPE 1 enable */
247#define TS_TX_EN (1<<1) /* Time Sync Transmit Enable */
248#define TS_RX_EN (1<<0) /* Time Sync Receive Enable */
249
George Cherian09c55372014-05-02 12:02:02 +0530250#define CTRL_V2_TS_BITS \
251 (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
252 TS_TTL_NONZERO | TS_ANNEX_D_EN | TS_LTYPE1_EN)
Richard Cochran9750a3a2012-10-29 08:45:15 +0000253
George Cherian09c55372014-05-02 12:02:02 +0530254#define CTRL_V2_ALL_TS_MASK (CTRL_V2_TS_BITS | TS_TX_EN | TS_RX_EN)
255#define CTRL_V2_TX_TS_BITS (CTRL_V2_TS_BITS | TS_TX_EN)
256#define CTRL_V2_RX_TS_BITS (CTRL_V2_TS_BITS | TS_RX_EN)
257
258
259#define CTRL_V3_TS_BITS \
260 (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 |\
261 TS_TTL_NONZERO | TS_ANNEX_F_EN | TS_ANNEX_D_EN |\
262 TS_LTYPE1_EN)
263
264#define CTRL_V3_ALL_TS_MASK (CTRL_V3_TS_BITS | TS_TX_EN | TS_RX_EN)
265#define CTRL_V3_TX_TS_BITS (CTRL_V3_TS_BITS | TS_TX_EN)
266#define CTRL_V3_RX_TS_BITS (CTRL_V3_TS_BITS | TS_RX_EN)
Richard Cochran9750a3a2012-10-29 08:45:15 +0000267
268/* Bit definitions for the CPSW2_TS_SEQ_MTYPE register */
269#define TS_SEQ_ID_OFFSET_SHIFT (16) /* Time Sync Sequence ID Offset */
270#define TS_SEQ_ID_OFFSET_MASK (0x3f)
271#define TS_MSG_TYPE_EN_SHIFT (0) /* Time Sync Message Type Enable */
272#define TS_MSG_TYPE_EN_MASK (0xffff)
273
274/* The PTP event messages - Sync, Delay_Req, Pdelay_Req, and Pdelay_Resp. */
275#define EVENT_MSG_BITS ((1<<0) | (1<<1) | (1<<2) | (1<<3))
Mugunthan V Ndf828592012-03-18 20:17:54 +0000276
Richard Cochran2e5b38a2012-10-29 08:45:20 +0000277/* Bit definitions for the CPSW1_TS_CTL register */
278#define CPSW_V1_TS_RX_EN BIT(0)
279#define CPSW_V1_TS_TX_EN BIT(4)
280#define CPSW_V1_MSG_TYPE_OFS 16
281
282/* Bit definitions for the CPSW1_TS_SEQ_LTYPE register */
283#define CPSW_V1_SEQ_ID_OFS_SHIFT 16
284
Mugunthan V Ndf828592012-03-18 20:17:54 +0000285struct cpsw_host_regs {
286 u32 max_blks;
287 u32 blk_cnt;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000288 u32 tx_in_ctl;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000289 u32 port_vlan;
290 u32 tx_pri_map;
291 u32 cpdma_tx_pri_map;
292 u32 cpdma_rx_chan_map;
293};
294
295struct cpsw_sliver_regs {
296 u32 id_ver;
297 u32 mac_control;
298 u32 mac_status;
299 u32 soft_reset;
300 u32 rx_maxlen;
301 u32 __reserved_0;
302 u32 rx_pause;
303 u32 tx_pause;
304 u32 __reserved_1;
305 u32 rx_pri_map;
306};
307
Mugunthan V Nd9718542013-07-23 15:38:17 +0530308struct cpsw_hw_stats {
309 u32 rxgoodframes;
310 u32 rxbroadcastframes;
311 u32 rxmulticastframes;
312 u32 rxpauseframes;
313 u32 rxcrcerrors;
314 u32 rxaligncodeerrors;
315 u32 rxoversizedframes;
316 u32 rxjabberframes;
317 u32 rxundersizedframes;
318 u32 rxfragments;
319 u32 __pad_0[2];
320 u32 rxoctets;
321 u32 txgoodframes;
322 u32 txbroadcastframes;
323 u32 txmulticastframes;
324 u32 txpauseframes;
325 u32 txdeferredframes;
326 u32 txcollisionframes;
327 u32 txsinglecollframes;
328 u32 txmultcollframes;
329 u32 txexcessivecollisions;
330 u32 txlatecollisions;
331 u32 txunderrun;
332 u32 txcarriersenseerrors;
333 u32 txoctets;
334 u32 octetframes64;
335 u32 octetframes65t127;
336 u32 octetframes128t255;
337 u32 octetframes256t511;
338 u32 octetframes512t1023;
339 u32 octetframes1024tup;
340 u32 netoctets;
341 u32 rxsofoverruns;
342 u32 rxmofoverruns;
343 u32 rxdmaoverruns;
344};
345
Mugunthan V Ndf828592012-03-18 20:17:54 +0000346struct cpsw_slave {
Richard Cochran9750a3a2012-10-29 08:45:15 +0000347 void __iomem *regs;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000348 struct cpsw_sliver_regs __iomem *sliver;
349 int slave_num;
350 u32 mac_control;
351 struct cpsw_slave_data *data;
352 struct phy_device *phy;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000353 struct net_device *ndev;
354 u32 port_vlan;
355 u32 open_stat;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000356};
357
Richard Cochran9750a3a2012-10-29 08:45:15 +0000358static inline u32 slave_read(struct cpsw_slave *slave, u32 offset)
359{
360 return __raw_readl(slave->regs + offset);
361}
362
363static inline void slave_write(struct cpsw_slave *slave, u32 val, u32 offset)
364{
365 __raw_writel(val, slave->regs + offset);
366}
367
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +0300368struct cpsw_common {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +0300369 struct device *dev;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300370 struct cpsw_platform_data data;
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300371 struct napi_struct napi_rx;
372 struct napi_struct napi_tx;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300373 struct cpsw_ss_regs __iomem *regs;
374 struct cpsw_wr_regs __iomem *wr_regs;
375 u8 __iomem *hw_stats;
376 struct cpsw_host_regs __iomem *host_port_regs;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300377 u32 version;
378 u32 coal_intvl;
379 u32 bus_freq_mhz;
380 int rx_packet_max;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300381 struct cpsw_slave *slaves;
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300382 struct cpdma_ctlr *dma;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300383 struct cpdma_chan *txch[CPSW_MAX_QUEUES];
384 struct cpdma_chan *rxch[CPSW_MAX_QUEUES];
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300385 struct cpsw_ale *ale;
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +0300386 bool quirk_irq;
387 bool rx_irq_disabled;
388 bool tx_irq_disabled;
389 u32 irqs_table[IRQ_NUM];
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300390 struct cpts *cpts;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300391 int rx_ch_num, tx_ch_num;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +0300392};
393
394struct cpsw_priv {
Mugunthan V Ndf828592012-03-18 20:17:54 +0000395 struct net_device *ndev;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000396 struct device *dev;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000397 u32 msg_enable;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000398 u8 mac_addr[ETH_ALEN];
Mugunthan V N1923d6e2014-09-08 22:54:02 +0530399 bool rx_pause;
400 bool tx_pause;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000401 u32 emac_port;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +0300402 struct cpsw_common *cpsw;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000403};
404
Mugunthan V Nd9718542013-07-23 15:38:17 +0530405struct cpsw_stats {
406 char stat_string[ETH_GSTRING_LEN];
407 int type;
408 int sizeof_stat;
409 int stat_offset;
410};
411
412enum {
413 CPSW_STATS,
414 CPDMA_RX_STATS,
415 CPDMA_TX_STATS,
416};
417
418#define CPSW_STAT(m) CPSW_STATS, \
419 sizeof(((struct cpsw_hw_stats *)0)->m), \
420 offsetof(struct cpsw_hw_stats, m)
421#define CPDMA_RX_STAT(m) CPDMA_RX_STATS, \
422 sizeof(((struct cpdma_chan_stats *)0)->m), \
423 offsetof(struct cpdma_chan_stats, m)
424#define CPDMA_TX_STAT(m) CPDMA_TX_STATS, \
425 sizeof(((struct cpdma_chan_stats *)0)->m), \
426 offsetof(struct cpdma_chan_stats, m)
427
428static const struct cpsw_stats cpsw_gstrings_stats[] = {
429 { "Good Rx Frames", CPSW_STAT(rxgoodframes) },
430 { "Broadcast Rx Frames", CPSW_STAT(rxbroadcastframes) },
431 { "Multicast Rx Frames", CPSW_STAT(rxmulticastframes) },
432 { "Pause Rx Frames", CPSW_STAT(rxpauseframes) },
433 { "Rx CRC Errors", CPSW_STAT(rxcrcerrors) },
434 { "Rx Align/Code Errors", CPSW_STAT(rxaligncodeerrors) },
435 { "Oversize Rx Frames", CPSW_STAT(rxoversizedframes) },
436 { "Rx Jabbers", CPSW_STAT(rxjabberframes) },
437 { "Undersize (Short) Rx Frames", CPSW_STAT(rxundersizedframes) },
438 { "Rx Fragments", CPSW_STAT(rxfragments) },
439 { "Rx Octets", CPSW_STAT(rxoctets) },
440 { "Good Tx Frames", CPSW_STAT(txgoodframes) },
441 { "Broadcast Tx Frames", CPSW_STAT(txbroadcastframes) },
442 { "Multicast Tx Frames", CPSW_STAT(txmulticastframes) },
443 { "Pause Tx Frames", CPSW_STAT(txpauseframes) },
444 { "Deferred Tx Frames", CPSW_STAT(txdeferredframes) },
445 { "Collisions", CPSW_STAT(txcollisionframes) },
446 { "Single Collision Tx Frames", CPSW_STAT(txsinglecollframes) },
447 { "Multiple Collision Tx Frames", CPSW_STAT(txmultcollframes) },
448 { "Excessive Collisions", CPSW_STAT(txexcessivecollisions) },
449 { "Late Collisions", CPSW_STAT(txlatecollisions) },
450 { "Tx Underrun", CPSW_STAT(txunderrun) },
451 { "Carrier Sense Errors", CPSW_STAT(txcarriersenseerrors) },
452 { "Tx Octets", CPSW_STAT(txoctets) },
453 { "Rx + Tx 64 Octet Frames", CPSW_STAT(octetframes64) },
454 { "Rx + Tx 65-127 Octet Frames", CPSW_STAT(octetframes65t127) },
455 { "Rx + Tx 128-255 Octet Frames", CPSW_STAT(octetframes128t255) },
456 { "Rx + Tx 256-511 Octet Frames", CPSW_STAT(octetframes256t511) },
457 { "Rx + Tx 512-1023 Octet Frames", CPSW_STAT(octetframes512t1023) },
458 { "Rx + Tx 1024-Up Octet Frames", CPSW_STAT(octetframes1024tup) },
459 { "Net Octets", CPSW_STAT(netoctets) },
460 { "Rx Start of Frame Overruns", CPSW_STAT(rxsofoverruns) },
461 { "Rx Middle of Frame Overruns", CPSW_STAT(rxmofoverruns) },
462 { "Rx DMA Overruns", CPSW_STAT(rxdmaoverruns) },
Mugunthan V Nd9718542013-07-23 15:38:17 +0530463};
464
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300465static const struct cpsw_stats cpsw_gstrings_ch_stats[] = {
466 { "head_enqueue", CPDMA_RX_STAT(head_enqueue) },
467 { "tail_enqueue", CPDMA_RX_STAT(tail_enqueue) },
468 { "pad_enqueue", CPDMA_RX_STAT(pad_enqueue) },
469 { "misqueued", CPDMA_RX_STAT(misqueued) },
470 { "desc_alloc_fail", CPDMA_RX_STAT(desc_alloc_fail) },
471 { "pad_alloc_fail", CPDMA_RX_STAT(pad_alloc_fail) },
472 { "runt_receive_buf", CPDMA_RX_STAT(runt_receive_buff) },
473 { "runt_transmit_buf", CPDMA_RX_STAT(runt_transmit_buff) },
474 { "empty_dequeue", CPDMA_RX_STAT(empty_dequeue) },
475 { "busy_dequeue", CPDMA_RX_STAT(busy_dequeue) },
476 { "good_dequeue", CPDMA_RX_STAT(good_dequeue) },
477 { "requeue", CPDMA_RX_STAT(requeue) },
478 { "teardown_dequeue", CPDMA_RX_STAT(teardown_dequeue) },
479};
480
481#define CPSW_STATS_COMMON_LEN ARRAY_SIZE(cpsw_gstrings_stats)
482#define CPSW_STATS_CH_LEN ARRAY_SIZE(cpsw_gstrings_ch_stats)
Mugunthan V Nd9718542013-07-23 15:38:17 +0530483
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +0300484#define ndev_to_cpsw(ndev) (((struct cpsw_priv *)netdev_priv(ndev))->cpsw)
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300485#define napi_to_cpsw(napi) container_of(napi, struct cpsw_common, napi)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000486#define for_each_slave(priv, func, arg...) \
487 do { \
Sebastian Siewior6e6ceae2013-04-24 08:48:24 +0000488 struct cpsw_slave *slave; \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300489 struct cpsw_common *cpsw = (priv)->cpsw; \
Sebastian Siewior6e6ceae2013-04-24 08:48:24 +0000490 int n; \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300491 if (cpsw->data.dual_emac) \
492 (func)((cpsw)->slaves + priv->emac_port, ##arg);\
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000493 else \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300494 for (n = cpsw->data.slaves, \
495 slave = cpsw->slaves; \
Sebastian Siewior6e6ceae2013-04-24 08:48:24 +0000496 n; n--) \
497 (func)(slave++, ##arg); \
Mugunthan V Ndf828592012-03-18 20:17:54 +0000498 } while (0)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000499
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300500#define cpsw_dual_emac_src_port_detect(cpsw, status, ndev, skb) \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000501 do { \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300502 if (!cpsw->data.dual_emac) \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000503 break; \
504 if (CPDMA_RX_SOURCE_PORT(status) == 1) { \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300505 ndev = cpsw->slaves[0].ndev; \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000506 skb->dev = ndev; \
507 } else if (CPDMA_RX_SOURCE_PORT(status) == 2) { \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300508 ndev = cpsw->slaves[1].ndev; \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000509 skb->dev = ndev; \
510 } \
511 } while (0)
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300512#define cpsw_add_mcast(cpsw, priv, addr) \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000513 do { \
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300514 if (cpsw->data.dual_emac) { \
515 struct cpsw_slave *slave = cpsw->slaves + \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000516 priv->emac_port; \
Ivan Khoronzhuk6f1f5832016-08-10 02:22:34 +0300517 int slave_port = cpsw_get_slave_port( \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000518 slave->slave_num); \
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300519 cpsw_ale_add_mcast(cpsw->ale, addr, \
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +0300520 1 << slave_port | ALE_PORT_HOST, \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000521 ALE_VLAN, slave->port_vlan, 0); \
522 } else { \
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300523 cpsw_ale_add_mcast(cpsw->ale, addr, \
Grygorii Strashko61f1cef2016-04-07 15:16:43 +0300524 ALE_ALL_PORTS, \
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000525 0, 0, 0); \
526 } \
527 } while (0)
528
Ivan Khoronzhuk6f1f5832016-08-10 02:22:34 +0300529static inline int cpsw_get_slave_port(u32 slave_num)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000530{
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +0300531 return slave_num + 1;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000532}
Mugunthan V Ndf828592012-03-18 20:17:54 +0000533
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530534static void cpsw_set_promiscious(struct net_device *ndev, bool enable)
535{
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300536 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
537 struct cpsw_ale *ale = cpsw->ale;
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530538 int i;
539
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300540 if (cpsw->data.dual_emac) {
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530541 bool flag = false;
542
543 /* Enabling promiscuous mode for one interface will be
544 * common for both the interface as the interface shares
545 * the same hardware resource.
546 */
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300547 for (i = 0; i < cpsw->data.slaves; i++)
548 if (cpsw->slaves[i].ndev->flags & IFF_PROMISC)
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530549 flag = true;
550
551 if (!enable && flag) {
552 enable = true;
553 dev_err(&ndev->dev, "promiscuity not disabled as the other interface is still in promiscuity mode\n");
554 }
555
556 if (enable) {
557 /* Enable Bypass */
558 cpsw_ale_control_set(ale, 0, ALE_BYPASS, 1);
559
560 dev_dbg(&ndev->dev, "promiscuity enabled\n");
561 } else {
562 /* Disable Bypass */
563 cpsw_ale_control_set(ale, 0, ALE_BYPASS, 0);
564 dev_dbg(&ndev->dev, "promiscuity disabled\n");
565 }
566 } else {
567 if (enable) {
568 unsigned long timeout = jiffies + HZ;
569
Lennart Sorensen6f979eb2014-10-31 13:28:54 -0400570 /* Disable Learn for all ports (host is port 0 and slaves are port 1 and up */
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300571 for (i = 0; i <= cpsw->data.slaves; i++) {
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530572 cpsw_ale_control_set(ale, i,
573 ALE_PORT_NOLEARN, 1);
574 cpsw_ale_control_set(ale, i,
575 ALE_PORT_NO_SA_UPDATE, 1);
576 }
577
578 /* Clear All Untouched entries */
579 cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);
580 do {
581 cpu_relax();
582 if (cpsw_ale_control_get(ale, 0, ALE_AGEOUT))
583 break;
584 } while (time_after(timeout, jiffies));
585 cpsw_ale_control_set(ale, 0, ALE_AGEOUT, 1);
586
587 /* Clear all mcast from ALE */
Grygorii Strashko61f1cef2016-04-07 15:16:43 +0300588 cpsw_ale_flush_multicast(ale, ALE_ALL_PORTS, -1);
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530589
590 /* Flood All Unicast Packets to Host port */
591 cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 1);
592 dev_dbg(&ndev->dev, "promiscuity enabled\n");
593 } else {
Lennart Sorensen6f979eb2014-10-31 13:28:54 -0400594 /* Don't Flood All Unicast Packets to Host port */
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530595 cpsw_ale_control_set(ale, 0, ALE_P0_UNI_FLOOD, 0);
596
Lennart Sorensen6f979eb2014-10-31 13:28:54 -0400597 /* Enable Learn for all ports (host is port 0 and slaves are port 1 and up */
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300598 for (i = 0; i <= cpsw->data.slaves; i++) {
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530599 cpsw_ale_control_set(ale, i,
600 ALE_PORT_NOLEARN, 0);
601 cpsw_ale_control_set(ale, i,
602 ALE_PORT_NO_SA_UPDATE, 0);
603 }
604 dev_dbg(&ndev->dev, "promiscuity disabled\n");
605 }
606 }
607}
608
Mugunthan V N5c50a852012-10-29 08:45:11 +0000609static void cpsw_ndo_set_rx_mode(struct net_device *ndev)
610{
611 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300612 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V N25906052015-01-13 17:35:49 +0530613 int vid;
614
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300615 if (cpsw->data.dual_emac)
616 vid = cpsw->slaves[priv->emac_port].port_vlan;
Mugunthan V N25906052015-01-13 17:35:49 +0530617 else
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300618 vid = cpsw->data.default_vlan;
Mugunthan V N5c50a852012-10-29 08:45:11 +0000619
620 if (ndev->flags & IFF_PROMISC) {
621 /* Enable promiscuous mode */
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530622 cpsw_set_promiscious(ndev, true);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300623 cpsw_ale_set_allmulti(cpsw->ale, IFF_ALLMULTI);
Mugunthan V N5c50a852012-10-29 08:45:11 +0000624 return;
Mugunthan V N0cd8f9c2014-01-23 00:03:12 +0530625 } else {
626 /* Disable promiscuous mode */
627 cpsw_set_promiscious(ndev, false);
Mugunthan V N5c50a852012-10-29 08:45:11 +0000628 }
629
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -0400630 /* Restore allmulti on vlans if necessary */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300631 cpsw_ale_set_allmulti(cpsw->ale, priv->ndev->flags & IFF_ALLMULTI);
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -0400632
Mugunthan V N5c50a852012-10-29 08:45:11 +0000633 /* Clear all mcast from ALE */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300634 cpsw_ale_flush_multicast(cpsw->ale, ALE_ALL_PORTS, vid);
Mugunthan V N5c50a852012-10-29 08:45:11 +0000635
636 if (!netdev_mc_empty(ndev)) {
637 struct netdev_hw_addr *ha;
638
639 /* program multicast address list into ALE register */
640 netdev_for_each_mc_addr(ha, ndev) {
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300641 cpsw_add_mcast(cpsw, priv, (u8 *)ha->addr);
Mugunthan V N5c50a852012-10-29 08:45:11 +0000642 }
643 }
644}
645
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300646static void cpsw_intr_enable(struct cpsw_common *cpsw)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000647{
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300648 __raw_writel(0xFF, &cpsw->wr_regs->tx_en);
649 __raw_writel(0xFF, &cpsw->wr_regs->rx_en);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000650
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300651 cpdma_ctlr_int_ctrl(cpsw->dma, true);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000652 return;
653}
654
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300655static void cpsw_intr_disable(struct cpsw_common *cpsw)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000656{
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300657 __raw_writel(0, &cpsw->wr_regs->tx_en);
658 __raw_writel(0, &cpsw->wr_regs->rx_en);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000659
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300660 cpdma_ctlr_int_ctrl(cpsw->dma, false);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000661 return;
662}
663
Olof Johansson1a3b5052013-12-11 15:58:07 -0800664static void cpsw_tx_handler(void *token, int len, int status)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000665{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300666 struct netdev_queue *txq;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000667 struct sk_buff *skb = token;
668 struct net_device *ndev = skb->dev;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300669 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000670
Mugunthan V Nfae50822013-01-17 06:31:34 +0000671 /* Check whether the queue is stopped due to stalled tx dma, if the
672 * queue is stopped then start the queue as we have free desc for tx
673 */
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300674 txq = netdev_get_tx_queue(ndev, skb_get_queue_mapping(skb));
675 if (unlikely(netif_tx_queue_stopped(txq)))
676 netif_tx_wake_queue(txq);
677
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300678 cpts_tx_timestamp(cpsw->cpts, skb);
Tobias Klauser8dc43dd2014-03-10 13:12:23 +0100679 ndev->stats.tx_packets++;
680 ndev->stats.tx_bytes += len;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000681 dev_kfree_skb_any(skb);
682}
683
Olof Johansson1a3b5052013-12-11 15:58:07 -0800684static void cpsw_rx_handler(void *token, int len, int status)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000685{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300686 struct cpdma_chan *ch;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000687 struct sk_buff *skb = token;
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000688 struct sk_buff *new_skb;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000689 struct net_device *ndev = skb->dev;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000690 int ret = 0;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300691 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000692
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300693 cpsw_dual_emac_src_port_detect(cpsw, status, ndev, skb);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +0000694
Mugunthan V N16e5c572014-04-10 14:23:23 +0530695 if (unlikely(status < 0) || unlikely(!netif_running(ndev))) {
Mugunthan V Na0e2c822014-09-10 16:38:09 +0530696 bool ndev_status = false;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300697 struct cpsw_slave *slave = cpsw->slaves;
Mugunthan V Na0e2c822014-09-10 16:38:09 +0530698 int n;
699
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300700 if (cpsw->data.dual_emac) {
Mugunthan V Na0e2c822014-09-10 16:38:09 +0530701 /* In dual emac mode check for all interfaces */
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300702 for (n = cpsw->data.slaves; n; n--, slave++)
Mugunthan V Na0e2c822014-09-10 16:38:09 +0530703 if (netif_running(slave->ndev))
704 ndev_status = true;
705 }
706
707 if (ndev_status && (status >= 0)) {
708 /* The packet received is for the interface which
709 * is already down and the other interface is up
Joe Perchesdbedd442015-03-06 20:49:12 -0800710 * and running, instead of freeing which results
Mugunthan V Na0e2c822014-09-10 16:38:09 +0530711 * in reducing of the number of rx descriptor in
712 * DMA engine, requeue skb back to cpdma.
713 */
714 new_skb = skb;
715 goto requeue;
716 }
717
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000718 /* the interface is going down, skbs are purged */
Mugunthan V Ndf828592012-03-18 20:17:54 +0000719 dev_kfree_skb_any(skb);
720 return;
721 }
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000722
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300723 new_skb = netdev_alloc_skb_ip_align(ndev, cpsw->rx_packet_max);
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000724 if (new_skb) {
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300725 skb_copy_queue_mapping(new_skb, skb);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000726 skb_put(skb, len);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300727 cpts_rx_timestamp(cpsw->cpts, skb);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000728 skb->protocol = eth_type_trans(skb, ndev);
729 netif_receive_skb(skb);
Tobias Klauser8dc43dd2014-03-10 13:12:23 +0100730 ndev->stats.rx_bytes += len;
731 ndev->stats.rx_packets++;
Grygorii Strashko254a49d2016-08-09 15:09:44 +0300732 kmemleak_not_leak(new_skb);
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000733 } else {
Tobias Klauser8dc43dd2014-03-10 13:12:23 +0100734 ndev->stats.rx_dropped++;
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000735 new_skb = skb;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000736 }
737
Mugunthan V Na0e2c822014-09-10 16:38:09 +0530738requeue:
Ivan Khoronzhukce52c742016-08-22 21:18:28 +0300739 if (netif_dormant(ndev)) {
740 dev_kfree_skb_any(new_skb);
741 return;
742 }
743
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300744 ch = cpsw->rxch[skb_get_queue_mapping(new_skb)];
745 ret = cpdma_chan_submit(ch, new_skb, new_skb->data,
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300746 skb_tailroom(new_skb), 0);
Sebastian Siewiorb4727e62013-04-23 07:31:39 +0000747 if (WARN_ON(ret < 0))
748 dev_kfree_skb_any(new_skb);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000749}
750
Felipe Balbic03abd82015-01-16 10:11:12 -0600751static irqreturn_t cpsw_tx_interrupt(int irq, void *dev_id)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000752{
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300753 struct cpsw_common *cpsw = dev_id;
Felipe Balbi7ce67a32015-01-02 16:15:59 -0600754
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300755 writel(0, &cpsw->wr_regs->tx_en);
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300756 cpdma_ctlr_eoi(cpsw->dma, CPDMA_EOI_TX);
Felipe Balbic03abd82015-01-16 10:11:12 -0600757
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +0300758 if (cpsw->quirk_irq) {
759 disable_irq_nosync(cpsw->irqs_table[1]);
760 cpsw->tx_irq_disabled = true;
Mugunthan V N7da11602015-08-12 15:22:53 +0530761 }
762
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300763 napi_schedule(&cpsw->napi_tx);
Felipe Balbic03abd82015-01-16 10:11:12 -0600764 return IRQ_HANDLED;
765}
766
767static irqreturn_t cpsw_rx_interrupt(int irq, void *dev_id)
768{
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300769 struct cpsw_common *cpsw = dev_id;
Felipe Balbic03abd82015-01-16 10:11:12 -0600770
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +0300771 cpdma_ctlr_eoi(cpsw->dma, CPDMA_EOI_RX);
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300772 writel(0, &cpsw->wr_regs->rx_en);
Sebastian Siewiorfd51cf12013-04-23 07:31:37 +0000773
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +0300774 if (cpsw->quirk_irq) {
775 disable_irq_nosync(cpsw->irqs_table[0]);
776 cpsw->rx_irq_disabled = true;
Mugunthan V N7da11602015-08-12 15:22:53 +0530777 }
778
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300779 napi_schedule(&cpsw->napi_rx);
Mugunthan V Nd354eb82015-08-04 16:06:19 +0530780 return IRQ_HANDLED;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000781}
782
Mugunthan V N32a74322015-08-04 16:06:20 +0530783static int cpsw_tx_poll(struct napi_struct *napi_tx, int budget)
Mugunthan V Ndf828592012-03-18 20:17:54 +0000784{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300785 u32 ch_map;
786 int num_tx, ch;
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300787 struct cpsw_common *cpsw = napi_to_cpsw(napi_tx);
Mugunthan V N32a74322015-08-04 16:06:20 +0530788
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300789 /* process every unprocessed channel */
790 ch_map = cpdma_ctrl_txchs_state(cpsw->dma);
791 for (ch = 0, num_tx = 0; num_tx < budget; ch_map >>= 1, ch++) {
792 if (!ch_map) {
793 ch_map = cpdma_ctrl_txchs_state(cpsw->dma);
794 if (!ch_map)
795 break;
796
797 ch = 0;
798 }
799
800 if (!(ch_map & 0x01))
801 continue;
802
803 num_tx += cpdma_chan_process(cpsw->txch[ch], budget - num_tx);
804 }
805
Mugunthan V N32a74322015-08-04 16:06:20 +0530806 if (num_tx < budget) {
807 napi_complete(napi_tx);
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300808 writel(0xff, &cpsw->wr_regs->tx_en);
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +0300809 if (cpsw->quirk_irq && cpsw->tx_irq_disabled) {
810 cpsw->tx_irq_disabled = false;
811 enable_irq(cpsw->irqs_table[1]);
Mugunthan V N7da11602015-08-12 15:22:53 +0530812 }
Mugunthan V N32a74322015-08-04 16:06:20 +0530813 }
814
Mugunthan V N32a74322015-08-04 16:06:20 +0530815 return num_tx;
816}
817
818static int cpsw_rx_poll(struct napi_struct *napi_rx, int budget)
819{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300820 u32 ch_map;
821 int num_rx, ch;
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +0300822 struct cpsw_common *cpsw = napi_to_cpsw(napi_rx);
Mugunthan V N510a1e722013-02-17 22:19:20 +0000823
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300824 /* process every unprocessed channel */
825 ch_map = cpdma_ctrl_rxchs_state(cpsw->dma);
826 for (ch = 0, num_rx = 0; num_rx < budget; ch_map >>= 1, ch++) {
827 if (!ch_map) {
828 ch_map = cpdma_ctrl_rxchs_state(cpsw->dma);
829 if (!ch_map)
830 break;
831
832 ch = 0;
833 }
834
835 if (!(ch_map & 0x01))
836 continue;
837
838 num_rx += cpdma_chan_process(cpsw->rxch[ch], budget - num_rx);
839 }
840
Mugunthan V N510a1e722013-02-17 22:19:20 +0000841 if (num_rx < budget) {
Mugunthan V N32a74322015-08-04 16:06:20 +0530842 napi_complete(napi_rx);
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300843 writel(0xff, &cpsw->wr_regs->rx_en);
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +0300844 if (cpsw->quirk_irq && cpsw->rx_irq_disabled) {
845 cpsw->rx_irq_disabled = false;
846 enable_irq(cpsw->irqs_table[0]);
Mugunthan V N7da11602015-08-12 15:22:53 +0530847 }
Mugunthan V N510a1e722013-02-17 22:19:20 +0000848 }
Mugunthan V Ndf828592012-03-18 20:17:54 +0000849
Mugunthan V Ndf828592012-03-18 20:17:54 +0000850 return num_rx;
851}
852
853static inline void soft_reset(const char *module, void __iomem *reg)
854{
855 unsigned long timeout = jiffies + HZ;
856
857 __raw_writel(1, reg);
858 do {
859 cpu_relax();
860 } while ((__raw_readl(reg) & 1) && time_after(timeout, jiffies));
861
862 WARN(__raw_readl(reg) & 1, "failed to soft-reset %s\n", module);
863}
864
865#define mac_hi(mac) (((mac)[0] << 0) | ((mac)[1] << 8) | \
866 ((mac)[2] << 16) | ((mac)[3] << 24))
867#define mac_lo(mac) (((mac)[4] << 0) | ((mac)[5] << 8))
868
869static void cpsw_set_slave_mac(struct cpsw_slave *slave,
870 struct cpsw_priv *priv)
871{
Richard Cochran9750a3a2012-10-29 08:45:15 +0000872 slave_write(slave, mac_hi(priv->mac_addr), SA_HI);
873 slave_write(slave, mac_lo(priv->mac_addr), SA_LO);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000874}
875
876static void _cpsw_adjust_link(struct cpsw_slave *slave,
877 struct cpsw_priv *priv, bool *link)
878{
879 struct phy_device *phy = slave->phy;
880 u32 mac_control = 0;
881 u32 slave_port;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300882 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000883
884 if (!phy)
885 return;
886
Ivan Khoronzhuk6f1f5832016-08-10 02:22:34 +0300887 slave_port = cpsw_get_slave_port(slave->slave_num);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000888
889 if (phy->link) {
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +0300890 mac_control = cpsw->data.mac_control;
Mugunthan V Ndf828592012-03-18 20:17:54 +0000891
892 /* enable forwarding */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300893 cpsw_ale_control_set(cpsw->ale, slave_port,
Mugunthan V Ndf828592012-03-18 20:17:54 +0000894 ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
895
896 if (phy->speed == 1000)
897 mac_control |= BIT(7); /* GIGABITEN */
898 if (phy->duplex)
899 mac_control |= BIT(0); /* FULLDUPLEXEN */
Daniel Mack342b7b72012-09-27 09:19:34 +0000900
901 /* set speed_in input in case RMII mode is used in 100Mbps */
902 if (phy->speed == 100)
903 mac_control |= BIT(15);
Mugunthan V Na81d8762013-12-13 18:42:55 +0530904 else if (phy->speed == 10)
905 mac_control |= BIT(18); /* In Band mode */
Daniel Mack342b7b72012-09-27 09:19:34 +0000906
Mugunthan V N1923d6e2014-09-08 22:54:02 +0530907 if (priv->rx_pause)
908 mac_control |= BIT(3);
909
910 if (priv->tx_pause)
911 mac_control |= BIT(4);
912
Mugunthan V Ndf828592012-03-18 20:17:54 +0000913 *link = true;
914 } else {
915 mac_control = 0;
916 /* disable forwarding */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300917 cpsw_ale_control_set(cpsw->ale, slave_port,
Mugunthan V Ndf828592012-03-18 20:17:54 +0000918 ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
919 }
920
921 if (mac_control != slave->mac_control) {
922 phy_print_status(phy);
923 __raw_writel(mac_control, &slave->sliver->mac_control);
924 }
925
926 slave->mac_control = mac_control;
927}
928
929static void cpsw_adjust_link(struct net_device *ndev)
930{
931 struct cpsw_priv *priv = netdev_priv(ndev);
932 bool link = false;
933
934 for_each_slave(priv, _cpsw_adjust_link, priv, &link);
935
936 if (link) {
937 netif_carrier_on(ndev);
938 if (netif_running(ndev))
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300939 netif_tx_wake_all_queues(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000940 } else {
941 netif_carrier_off(ndev);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +0300942 netif_tx_stop_all_queues(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +0000943 }
944}
945
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000946static int cpsw_get_coalesce(struct net_device *ndev,
947 struct ethtool_coalesce *coal)
948{
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300949 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000950
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300951 coal->rx_coalesce_usecs = cpsw->coal_intvl;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000952 return 0;
953}
954
955static int cpsw_set_coalesce(struct net_device *ndev,
956 struct ethtool_coalesce *coal)
957{
958 struct cpsw_priv *priv = netdev_priv(ndev);
959 u32 int_ctrl;
960 u32 num_interrupts = 0;
961 u32 prescale = 0;
962 u32 addnl_dvdr = 1;
963 u32 coal_intvl = 0;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300964 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000965
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000966 coal_intvl = coal->rx_coalesce_usecs;
967
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300968 int_ctrl = readl(&cpsw->wr_regs->int_control);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +0300969 prescale = cpsw->bus_freq_mhz * 4;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000970
Mugunthan V Na84bc2a2014-07-15 20:26:53 +0530971 if (!coal->rx_coalesce_usecs) {
972 int_ctrl &= ~(CPSW_INTPRESCALE_MASK | CPSW_INTPACEEN);
973 goto update_return;
974 }
975
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000976 if (coal_intvl < CPSW_CMINTMIN_INTVL)
977 coal_intvl = CPSW_CMINTMIN_INTVL;
978
979 if (coal_intvl > CPSW_CMINTMAX_INTVL) {
980 /* Interrupt pacer works with 4us Pulse, we can
981 * throttle further by dilating the 4us pulse.
982 */
983 addnl_dvdr = CPSW_INTPRESCALE_MASK / prescale;
984
985 if (addnl_dvdr > 1) {
986 prescale *= addnl_dvdr;
987 if (coal_intvl > (CPSW_CMINTMAX_INTVL * addnl_dvdr))
988 coal_intvl = (CPSW_CMINTMAX_INTVL
989 * addnl_dvdr);
990 } else {
991 addnl_dvdr = 1;
992 coal_intvl = CPSW_CMINTMAX_INTVL;
993 }
994 }
995
996 num_interrupts = (1000 * addnl_dvdr) / coal_intvl;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +0300997 writel(num_interrupts, &cpsw->wr_regs->rx_imax);
998 writel(num_interrupts, &cpsw->wr_regs->tx_imax);
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +0000999
1000 int_ctrl |= CPSW_INTPACEEN;
1001 int_ctrl &= (~CPSW_INTPRESCALE_MASK);
1002 int_ctrl |= (prescale & CPSW_INTPRESCALE_MASK);
Mugunthan V Na84bc2a2014-07-15 20:26:53 +05301003
1004update_return:
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001005 writel(int_ctrl, &cpsw->wr_regs->int_control);
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001006
1007 cpsw_notice(priv, timer, "Set coalesce to %d usecs.\n", coal_intvl);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001008 cpsw->coal_intvl = coal_intvl;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001009
1010 return 0;
1011}
1012
Mugunthan V Nd9718542013-07-23 15:38:17 +05301013static int cpsw_get_sset_count(struct net_device *ndev, int sset)
1014{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001015 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
1016
Mugunthan V Nd9718542013-07-23 15:38:17 +05301017 switch (sset) {
1018 case ETH_SS_STATS:
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001019 return (CPSW_STATS_COMMON_LEN +
1020 (cpsw->rx_ch_num + cpsw->tx_ch_num) *
1021 CPSW_STATS_CH_LEN);
Mugunthan V Nd9718542013-07-23 15:38:17 +05301022 default:
1023 return -EOPNOTSUPP;
1024 }
1025}
1026
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001027static void cpsw_add_ch_strings(u8 **p, int ch_num, int rx_dir)
1028{
1029 int ch_stats_len;
1030 int line;
1031 int i;
1032
1033 ch_stats_len = CPSW_STATS_CH_LEN * ch_num;
1034 for (i = 0; i < ch_stats_len; i++) {
1035 line = i % CPSW_STATS_CH_LEN;
1036 snprintf(*p, ETH_GSTRING_LEN,
1037 "%s DMA chan %d: %s", rx_dir ? "Rx" : "Tx",
1038 i / CPSW_STATS_CH_LEN,
1039 cpsw_gstrings_ch_stats[line].stat_string);
1040 *p += ETH_GSTRING_LEN;
1041 }
1042}
1043
Mugunthan V Nd9718542013-07-23 15:38:17 +05301044static void cpsw_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
1045{
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001046 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Nd9718542013-07-23 15:38:17 +05301047 u8 *p = data;
1048 int i;
1049
1050 switch (stringset) {
1051 case ETH_SS_STATS:
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001052 for (i = 0; i < CPSW_STATS_COMMON_LEN; i++) {
Mugunthan V Nd9718542013-07-23 15:38:17 +05301053 memcpy(p, cpsw_gstrings_stats[i].stat_string,
1054 ETH_GSTRING_LEN);
1055 p += ETH_GSTRING_LEN;
1056 }
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001057
1058 cpsw_add_ch_strings(&p, cpsw->rx_ch_num, 1);
1059 cpsw_add_ch_strings(&p, cpsw->tx_ch_num, 0);
Mugunthan V Nd9718542013-07-23 15:38:17 +05301060 break;
1061 }
1062}
1063
1064static void cpsw_get_ethtool_stats(struct net_device *ndev,
1065 struct ethtool_stats *stats, u64 *data)
1066{
Mugunthan V Nd9718542013-07-23 15:38:17 +05301067 u8 *p;
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001068 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001069 struct cpdma_chan_stats ch_stats;
1070 int i, l, ch;
Mugunthan V Nd9718542013-07-23 15:38:17 +05301071
1072 /* Collect Davinci CPDMA stats for Rx and Tx Channel */
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001073 for (l = 0; l < CPSW_STATS_COMMON_LEN; l++)
1074 data[l] = readl(cpsw->hw_stats +
1075 cpsw_gstrings_stats[l].stat_offset);
Mugunthan V Nd9718542013-07-23 15:38:17 +05301076
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001077 for (ch = 0; ch < cpsw->rx_ch_num; ch++) {
1078 cpdma_chan_get_stats(cpsw->rxch[ch], &ch_stats);
1079 for (i = 0; i < CPSW_STATS_CH_LEN; i++, l++) {
1080 p = (u8 *)&ch_stats +
1081 cpsw_gstrings_ch_stats[i].stat_offset;
1082 data[l] = *(u32 *)p;
1083 }
1084 }
Mugunthan V Nd9718542013-07-23 15:38:17 +05301085
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001086 for (ch = 0; ch < cpsw->tx_ch_num; ch++) {
1087 cpdma_chan_get_stats(cpsw->txch[ch], &ch_stats);
1088 for (i = 0; i < CPSW_STATS_CH_LEN; i++, l++) {
1089 p = (u8 *)&ch_stats +
1090 cpsw_gstrings_ch_stats[i].stat_offset;
1091 data[l] = *(u32 *)p;
Mugunthan V Nd9718542013-07-23 15:38:17 +05301092 }
1093 }
1094}
1095
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001096static int cpsw_common_res_usage_state(struct cpsw_common *cpsw)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001097{
1098 u32 i;
1099 u32 usage_count = 0;
1100
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001101 if (!cpsw->data.dual_emac)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001102 return 0;
1103
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001104 for (i = 0; i < cpsw->data.slaves; i++)
1105 if (cpsw->slaves[i].open_stat)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001106 usage_count++;
1107
1108 return usage_count;
1109}
1110
Ivan Khoronzhuk27e9e102016-08-10 02:22:32 +03001111static inline int cpsw_tx_packet_submit(struct cpsw_priv *priv,
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001112 struct sk_buff *skb,
1113 struct cpdma_chan *txch)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001114{
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001115 struct cpsw_common *cpsw = priv->cpsw;
1116
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001117 return cpdma_chan_submit(txch, skb, skb->data, skb->len,
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001118 priv->emac_port + cpsw->data.dual_emac);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001119}
1120
1121static inline void cpsw_add_dual_emac_def_ale_entries(
1122 struct cpsw_priv *priv, struct cpsw_slave *slave,
1123 u32 slave_port)
1124{
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001125 struct cpsw_common *cpsw = priv->cpsw;
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +03001126 u32 port_mask = 1 << slave_port | ALE_PORT_HOST;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001127
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001128 if (cpsw->version == CPSW_VERSION_1)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001129 slave_write(slave, slave->port_vlan, CPSW1_PORT_VLAN);
1130 else
1131 slave_write(slave, slave->port_vlan, CPSW2_PORT_VLAN);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001132 cpsw_ale_add_vlan(cpsw->ale, slave->port_vlan, port_mask,
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001133 port_mask, port_mask, 0);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001134 cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast,
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001135 port_mask, ALE_VLAN, slave->port_vlan, 0);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001136 cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr,
1137 HOST_PORT_NUM, ALE_VLAN |
1138 ALE_SECURE, slave->port_vlan);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001139}
1140
Daniel Mack1e7a2e22013-11-15 08:29:16 +01001141static void soft_reset_slave(struct cpsw_slave *slave)
Mugunthan V Ndf828592012-03-18 20:17:54 +00001142{
1143 char name[32];
Daniel Mack1e7a2e22013-11-15 08:29:16 +01001144
1145 snprintf(name, sizeof(name), "slave-%d", slave->slave_num);
1146 soft_reset(name, &slave->sliver->soft_reset);
1147}
1148
1149static void cpsw_slave_open(struct cpsw_slave *slave, struct cpsw_priv *priv)
1150{
Mugunthan V Ndf828592012-03-18 20:17:54 +00001151 u32 slave_port;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03001152 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001153
Daniel Mack1e7a2e22013-11-15 08:29:16 +01001154 soft_reset_slave(slave);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001155
1156 /* setup priority mapping */
1157 __raw_writel(RX_PRIORITY_MAPPING, &slave->sliver->rx_pri_map);
Richard Cochran9750a3a2012-10-29 08:45:15 +00001158
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001159 switch (cpsw->version) {
Richard Cochran9750a3a2012-10-29 08:45:15 +00001160 case CPSW_VERSION_1:
1161 slave_write(slave, TX_PRIORITY_MAPPING, CPSW1_TX_PRI_MAP);
1162 break;
1163 case CPSW_VERSION_2:
Mugunthan V Nc193f362013-08-05 17:30:05 +05301164 case CPSW_VERSION_3:
Mugunthan V N926489b2013-08-12 17:11:15 +05301165 case CPSW_VERSION_4:
Richard Cochran9750a3a2012-10-29 08:45:15 +00001166 slave_write(slave, TX_PRIORITY_MAPPING, CPSW2_TX_PRI_MAP);
1167 break;
1168 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00001169
1170 /* setup max packet size, and mac address */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001171 __raw_writel(cpsw->rx_packet_max, &slave->sliver->rx_maxlen);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001172 cpsw_set_slave_mac(slave, priv);
1173
1174 slave->mac_control = 0; /* no link yet */
1175
Ivan Khoronzhuk6f1f5832016-08-10 02:22:34 +03001176 slave_port = cpsw_get_slave_port(slave->slave_num);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001177
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001178 if (cpsw->data.dual_emac)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001179 cpsw_add_dual_emac_def_ale_entries(priv, slave, slave_port);
1180 else
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001181 cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast,
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001182 1 << slave_port, 0, 0, ALE_MCAST_FWD_2);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001183
David Rivshind733f7542016-04-27 21:32:31 -04001184 if (slave->data->phy_node) {
David Rivshin552165b2016-04-27 21:25:25 -04001185 slave->phy = of_phy_connect(priv->ndev, slave->data->phy_node,
Heiko Schocher9e42f712015-10-17 06:04:35 +02001186 &cpsw_adjust_link, 0, slave->data->phy_if);
David Rivshind733f7542016-04-27 21:32:31 -04001187 if (!slave->phy) {
1188 dev_err(priv->dev, "phy \"%s\" not found on slave %d\n",
1189 slave->data->phy_node->full_name,
1190 slave->slave_num);
1191 return;
1192 }
1193 } else {
Heiko Schocher9e42f712015-10-17 06:04:35 +02001194 slave->phy = phy_connect(priv->ndev, slave->data->phy_id,
Florian Fainellif9a8f832013-01-14 00:52:52 +00001195 &cpsw_adjust_link, slave->data->phy_if);
David Rivshind733f7542016-04-27 21:32:31 -04001196 if (IS_ERR(slave->phy)) {
1197 dev_err(priv->dev,
1198 "phy \"%s\" not found on slave %d, err %ld\n",
1199 slave->data->phy_id, slave->slave_num,
1200 PTR_ERR(slave->phy));
1201 slave->phy = NULL;
1202 return;
1203 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00001204 }
David Rivshind733f7542016-04-27 21:32:31 -04001205
1206 phy_attached_info(slave->phy);
1207
1208 phy_start(slave->phy);
1209
1210 /* Configure GMII_SEL register */
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001211 cpsw_phy_sel(cpsw->dev, slave->phy->interface, slave->slave_num);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001212}
1213
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001214static inline void cpsw_add_default_vlan(struct cpsw_priv *priv)
1215{
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001216 struct cpsw_common *cpsw = priv->cpsw;
1217 const int vlan = cpsw->data.default_vlan;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001218 u32 reg;
1219 int i;
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -04001220 int unreg_mcast_mask;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001221
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001222 reg = (cpsw->version == CPSW_VERSION_1) ? CPSW1_PORT_VLAN :
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001223 CPSW2_PORT_VLAN;
1224
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001225 writel(vlan, &cpsw->host_port_regs->port_vlan);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001226
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001227 for (i = 0; i < cpsw->data.slaves; i++)
1228 slave_write(cpsw->slaves + i, vlan, reg);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001229
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -04001230 if (priv->ndev->flags & IFF_ALLMULTI)
1231 unreg_mcast_mask = ALE_ALL_PORTS;
1232 else
1233 unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2;
1234
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001235 cpsw_ale_add_vlan(cpsw->ale, vlan, ALE_ALL_PORTS,
Grygorii Strashko61f1cef2016-04-07 15:16:43 +03001236 ALE_ALL_PORTS, ALE_ALL_PORTS,
1237 unreg_mcast_mask);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001238}
1239
Mugunthan V Ndf828592012-03-18 20:17:54 +00001240static void cpsw_init_host_port(struct cpsw_priv *priv)
1241{
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001242 u32 fifo_mode;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001243 u32 control_reg;
1244 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001245
Mugunthan V Ndf828592012-03-18 20:17:54 +00001246 /* soft reset the controller and initialize ale */
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001247 soft_reset("cpsw", &cpsw->regs->soft_reset);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001248 cpsw_ale_start(cpsw->ale);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001249
1250 /* switch to vlan unaware mode */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001251 cpsw_ale_control_set(cpsw->ale, HOST_PORT_NUM, ALE_VLAN_AWARE,
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001252 CPSW_ALE_VLAN_AWARE);
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001253 control_reg = readl(&cpsw->regs->control);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001254 control_reg |= CPSW_VLAN_AWARE;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001255 writel(control_reg, &cpsw->regs->control);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001256 fifo_mode = (cpsw->data.dual_emac) ? CPSW_FIFO_DUAL_MAC_MODE :
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001257 CPSW_FIFO_NORMAL_MODE;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001258 writel(fifo_mode, &cpsw->host_port_regs->tx_in_ctl);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001259
1260 /* setup host port priority mapping */
1261 __raw_writel(CPDMA_TX_PRIORITY_MAP,
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001262 &cpsw->host_port_regs->cpdma_tx_pri_map);
1263 __raw_writel(0, &cpsw->host_port_regs->cpdma_rx_chan_map);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001264
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001265 cpsw_ale_control_set(cpsw->ale, HOST_PORT_NUM,
Mugunthan V Ndf828592012-03-18 20:17:54 +00001266 ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
1267
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001268 if (!cpsw->data.dual_emac) {
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001269 cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr, HOST_PORT_NUM,
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001270 0, 0);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001271 cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast,
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +03001272 ALE_PORT_HOST, 0, 0, ALE_MCAST_FWD_2);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001273 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00001274}
1275
Ivan Khoronzhuk3802dce2016-08-22 21:18:24 +03001276static int cpsw_fill_rx_channels(struct cpsw_priv *priv)
1277{
1278 struct cpsw_common *cpsw = priv->cpsw;
1279 struct sk_buff *skb;
1280 int ch_buf_num;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001281 int ch, i, ret;
Ivan Khoronzhuk3802dce2016-08-22 21:18:24 +03001282
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001283 for (ch = 0; ch < cpsw->rx_ch_num; ch++) {
1284 ch_buf_num = cpdma_chan_get_rx_buf_num(cpsw->rxch[ch]);
1285 for (i = 0; i < ch_buf_num; i++) {
1286 skb = __netdev_alloc_skb_ip_align(priv->ndev,
1287 cpsw->rx_packet_max,
1288 GFP_KERNEL);
1289 if (!skb) {
1290 cpsw_err(priv, ifup, "cannot allocate skb\n");
1291 return -ENOMEM;
1292 }
1293
1294 skb_set_queue_mapping(skb, ch);
1295 ret = cpdma_chan_submit(cpsw->rxch[ch], skb, skb->data,
1296 skb_tailroom(skb), 0);
1297 if (ret < 0) {
1298 cpsw_err(priv, ifup,
1299 "cannot submit skb to channel %d rx, error %d\n",
1300 ch, ret);
1301 kfree_skb(skb);
1302 return ret;
1303 }
1304 kmemleak_not_leak(skb);
Ivan Khoronzhuk3802dce2016-08-22 21:18:24 +03001305 }
1306
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001307 cpsw_info(priv, ifup, "ch %d rx, submitted %d descriptors\n",
1308 ch, ch_buf_num);
Ivan Khoronzhuk3802dce2016-08-22 21:18:24 +03001309 }
1310
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001311 return 0;
Ivan Khoronzhuk3802dce2016-08-22 21:18:24 +03001312}
1313
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001314static void cpsw_slave_stop(struct cpsw_slave *slave, struct cpsw_common *cpsw)
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001315{
Schuyler Patton3995d262014-03-03 16:19:06 +05301316 u32 slave_port;
1317
Ivan Khoronzhuk6f1f5832016-08-10 02:22:34 +03001318 slave_port = cpsw_get_slave_port(slave->slave_num);
Schuyler Patton3995d262014-03-03 16:19:06 +05301319
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001320 if (!slave->phy)
1321 return;
1322 phy_stop(slave->phy);
1323 phy_disconnect(slave->phy);
1324 slave->phy = NULL;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001325 cpsw_ale_control_set(cpsw->ale, slave_port,
Schuyler Patton3995d262014-03-03 16:19:06 +05301326 ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
Grygorii Strashko1f95ba02016-06-24 21:23:41 +03001327 soft_reset_slave(slave);
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001328}
1329
Mugunthan V Ndf828592012-03-18 20:17:54 +00001330static int cpsw_ndo_open(struct net_device *ndev)
1331{
1332 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03001333 struct cpsw_common *cpsw = priv->cpsw;
Ivan Khoronzhuk3802dce2016-08-22 21:18:24 +03001334 int ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001335 u32 reg;
1336
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001337 ret = pm_runtime_get_sync(cpsw->dev);
Grygorii Strashko108a6532016-06-24 21:23:42 +03001338 if (ret < 0) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001339 pm_runtime_put_noidle(cpsw->dev);
Grygorii Strashko108a6532016-06-24 21:23:42 +03001340 return ret;
1341 }
Grygorii Strashko3fa88c52016-04-19 21:09:49 +03001342
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001343 if (!cpsw_common_res_usage_state(cpsw))
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001344 cpsw_intr_disable(cpsw);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001345 netif_carrier_off(ndev);
1346
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001347 /* Notify the stack of the actual queue counts. */
1348 ret = netif_set_real_num_tx_queues(ndev, cpsw->tx_ch_num);
1349 if (ret) {
1350 dev_err(priv->dev, "cannot set real number of tx queues\n");
1351 goto err_cleanup;
1352 }
1353
1354 ret = netif_set_real_num_rx_queues(ndev, cpsw->rx_ch_num);
1355 if (ret) {
1356 dev_err(priv->dev, "cannot set real number of rx queues\n");
1357 goto err_cleanup;
1358 }
1359
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001360 reg = cpsw->version;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001361
1362 dev_info(priv->dev, "initializing cpsw version %d.%d (%d)\n",
1363 CPSW_MAJOR_VERSION(reg), CPSW_MINOR_VERSION(reg),
1364 CPSW_RTL_VERSION(reg));
1365
1366 /* initialize host and slave ports */
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001367 if (!cpsw_common_res_usage_state(cpsw))
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001368 cpsw_init_host_port(priv);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001369 for_each_slave(priv, cpsw_slave_open, priv);
1370
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001371 /* Add default VLAN */
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001372 if (!cpsw->data.dual_emac)
Mugunthan V Ne6afea02014-06-18 17:21:48 +05301373 cpsw_add_default_vlan(priv);
1374 else
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001375 cpsw_ale_add_vlan(cpsw->ale, cpsw->data.default_vlan,
Grygorii Strashko61f1cef2016-04-07 15:16:43 +03001376 ALE_ALL_PORTS, ALE_ALL_PORTS, 0, 0);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001377
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001378 if (!cpsw_common_res_usage_state(cpsw)) {
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001379 /* setup tx dma to fixed prio and zero offset */
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001380 cpdma_control_set(cpsw->dma, CPDMA_TX_PRIO_FIXED, 1);
1381 cpdma_control_set(cpsw->dma, CPDMA_RX_BUFFER_OFFSET, 0);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001382
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001383 /* disable priority elevation */
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001384 __raw_writel(0, &cpsw->regs->ptype);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001385
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001386 /* enable statistics collection only on all ports */
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001387 __raw_writel(0x7, &cpsw->regs->stat_port_en);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001388
Mugunthan V N1923d6e2014-09-08 22:54:02 +05301389 /* Enable internal fifo flow control */
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001390 writel(0x7, &cpsw->regs->flow_control);
Mugunthan V N1923d6e2014-09-08 22:54:02 +05301391
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03001392 napi_enable(&cpsw->napi_rx);
1393 napi_enable(&cpsw->napi_tx);
Mugunthan V Nd354eb82015-08-04 16:06:19 +05301394
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03001395 if (cpsw->tx_irq_disabled) {
1396 cpsw->tx_irq_disabled = false;
1397 enable_irq(cpsw->irqs_table[1]);
Mugunthan V N7da11602015-08-12 15:22:53 +05301398 }
1399
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03001400 if (cpsw->rx_irq_disabled) {
1401 cpsw->rx_irq_disabled = false;
1402 enable_irq(cpsw->irqs_table[0]);
Mugunthan V N7da11602015-08-12 15:22:53 +05301403 }
1404
Ivan Khoronzhuk3802dce2016-08-22 21:18:24 +03001405 ret = cpsw_fill_rx_channels(priv);
1406 if (ret < 0)
1407 goto err_cleanup;
Mugunthan V Nf280e892013-12-11 22:09:05 -06001408
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001409 if (cpts_register(cpsw->dev, cpsw->cpts,
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001410 cpsw->data.cpts_clock_mult,
1411 cpsw->data.cpts_clock_shift))
Mugunthan V Nf280e892013-12-11 22:09:05 -06001412 dev_err(priv->dev, "error registering cpts device\n");
1413
Mugunthan V Ndf828592012-03-18 20:17:54 +00001414 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00001415
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001416 /* Enable Interrupt pacing if configured */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001417 if (cpsw->coal_intvl != 0) {
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001418 struct ethtool_coalesce coal;
1419
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001420 coal.rx_coalesce_usecs = cpsw->coal_intvl;
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00001421 cpsw_set_coalesce(ndev, &coal);
1422 }
1423
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001424 cpdma_ctlr_start(cpsw->dma);
1425 cpsw_intr_enable(cpsw);
Mugunthan V Nf63a9752014-04-10 14:23:24 +05301426
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001427 if (cpsw->data.dual_emac)
1428 cpsw->slaves[priv->emac_port].open_stat = true;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001429
1430 netif_tx_start_all_queues(ndev);
1431
Mugunthan V Ndf828592012-03-18 20:17:54 +00001432 return 0;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001433
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001434err_cleanup:
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001435 cpdma_ctlr_stop(cpsw->dma);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001436 for_each_slave(priv, cpsw_slave_stop, cpsw);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001437 pm_runtime_put_sync(cpsw->dev);
Sebastian Siewioraacebbf2013-04-23 07:31:36 +00001438 netif_carrier_off(priv->ndev);
1439 return ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001440}
1441
1442static int cpsw_ndo_stop(struct net_device *ndev)
1443{
1444 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03001445 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001446
1447 cpsw_info(priv, ifdown, "shutting down cpsw device\n");
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001448 netif_tx_stop_all_queues(priv->ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001449 netif_carrier_off(priv->ndev);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001450
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001451 if (cpsw_common_res_usage_state(cpsw) <= 1) {
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03001452 napi_disable(&cpsw->napi_rx);
1453 napi_disable(&cpsw->napi_tx);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001454 cpts_unregister(cpsw->cpts);
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001455 cpsw_intr_disable(cpsw);
1456 cpdma_ctlr_stop(cpsw->dma);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001457 cpsw_ale_stop(cpsw->ale);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001458 }
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001459 for_each_slave(priv, cpsw_slave_stop, cpsw);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001460 pm_runtime_put_sync(cpsw->dev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001461 if (cpsw->data.dual_emac)
1462 cpsw->slaves[priv->emac_port].open_stat = false;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001463 return 0;
1464}
1465
1466static netdev_tx_t cpsw_ndo_start_xmit(struct sk_buff *skb,
1467 struct net_device *ndev)
1468{
1469 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001470 struct cpsw_common *cpsw = priv->cpsw;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001471 struct netdev_queue *txq;
1472 struct cpdma_chan *txch;
1473 int ret, q_idx;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001474
Florian Westphal860e9532016-05-03 16:33:13 +02001475 netif_trans_update(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001476
1477 if (skb_padto(skb, CPSW_MIN_PACKET_SIZE)) {
1478 cpsw_err(priv, tx_err, "packet pad failed\n");
Tobias Klauser8dc43dd2014-03-10 13:12:23 +01001479 ndev->stats.tx_dropped++;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001480 return NETDEV_TX_OK;
1481 }
1482
Mugunthan V N9232b162013-02-11 09:52:19 +00001483 if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001484 cpsw->cpts->tx_enable)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001485 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1486
1487 skb_tx_timestamp(skb);
1488
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001489 q_idx = skb_get_queue_mapping(skb);
1490 if (q_idx >= cpsw->tx_ch_num)
1491 q_idx = q_idx % cpsw->tx_ch_num;
1492
1493 txch = cpsw->txch[q_idx];
1494 ret = cpsw_tx_packet_submit(priv, skb, txch);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001495 if (unlikely(ret != 0)) {
1496 cpsw_err(priv, tx_err, "desc submit failed\n");
1497 goto fail;
1498 }
1499
Mugunthan V Nfae50822013-01-17 06:31:34 +00001500 /* If there is no more tx desc left free then we need to
1501 * tell the kernel to stop sending us tx frames.
1502 */
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001503 if (unlikely(!cpdma_check_free_tx_desc(txch))) {
1504 txq = netdev_get_tx_queue(ndev, q_idx);
1505 netif_tx_stop_queue(txq);
1506 }
Mugunthan V Nfae50822013-01-17 06:31:34 +00001507
Mugunthan V Ndf828592012-03-18 20:17:54 +00001508 return NETDEV_TX_OK;
1509fail:
Tobias Klauser8dc43dd2014-03-10 13:12:23 +01001510 ndev->stats.tx_dropped++;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001511 txq = netdev_get_tx_queue(ndev, skb_get_queue_mapping(skb));
1512 netif_tx_stop_queue(txq);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001513 return NETDEV_TX_BUSY;
1514}
1515
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001516#ifdef CONFIG_TI_CPTS
1517
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001518static void cpsw_hwtstamp_v1(struct cpsw_common *cpsw)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001519{
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001520 struct cpsw_slave *slave = &cpsw->slaves[cpsw->data.active_slave];
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001521 u32 ts_en, seq_id;
1522
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001523 if (!cpsw->cpts->tx_enable && !cpsw->cpts->rx_enable) {
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001524 slave_write(slave, 0, CPSW1_TS_CTL);
1525 return;
1526 }
1527
1528 seq_id = (30 << CPSW_V1_SEQ_ID_OFS_SHIFT) | ETH_P_1588;
1529 ts_en = EVENT_MSG_BITS << CPSW_V1_MSG_TYPE_OFS;
1530
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001531 if (cpsw->cpts->tx_enable)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001532 ts_en |= CPSW_V1_TS_TX_EN;
1533
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001534 if (cpsw->cpts->rx_enable)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001535 ts_en |= CPSW_V1_TS_RX_EN;
1536
1537 slave_write(slave, ts_en, CPSW1_TS_CTL);
1538 slave_write(slave, seq_id, CPSW1_TS_SEQ_LTYPE);
1539}
1540
1541static void cpsw_hwtstamp_v2(struct cpsw_priv *priv)
1542{
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001543 struct cpsw_slave *slave;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001544 struct cpsw_common *cpsw = priv->cpsw;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001545 u32 ctrl, mtype;
1546
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001547 if (cpsw->data.dual_emac)
1548 slave = &cpsw->slaves[priv->emac_port];
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001549 else
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001550 slave = &cpsw->slaves[cpsw->data.active_slave];
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00001551
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001552 ctrl = slave_read(slave, CPSW2_CONTROL);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001553 switch (cpsw->version) {
George Cherian09c55372014-05-02 12:02:02 +05301554 case CPSW_VERSION_2:
1555 ctrl &= ~CTRL_V2_ALL_TS_MASK;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001556
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001557 if (cpsw->cpts->tx_enable)
George Cherian09c55372014-05-02 12:02:02 +05301558 ctrl |= CTRL_V2_TX_TS_BITS;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001559
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001560 if (cpsw->cpts->rx_enable)
George Cherian09c55372014-05-02 12:02:02 +05301561 ctrl |= CTRL_V2_RX_TS_BITS;
Richard Cochran26fe7eb2015-05-25 11:02:13 +02001562 break;
George Cherian09c55372014-05-02 12:02:02 +05301563 case CPSW_VERSION_3:
1564 default:
1565 ctrl &= ~CTRL_V3_ALL_TS_MASK;
1566
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001567 if (cpsw->cpts->tx_enable)
George Cherian09c55372014-05-02 12:02:02 +05301568 ctrl |= CTRL_V3_TX_TS_BITS;
1569
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001570 if (cpsw->cpts->rx_enable)
George Cherian09c55372014-05-02 12:02:02 +05301571 ctrl |= CTRL_V3_RX_TS_BITS;
Richard Cochran26fe7eb2015-05-25 11:02:13 +02001572 break;
George Cherian09c55372014-05-02 12:02:02 +05301573 }
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001574
1575 mtype = (30 << TS_SEQ_ID_OFFSET_SHIFT) | EVENT_MSG_BITS;
1576
1577 slave_write(slave, mtype, CPSW2_TS_SEQ_MTYPE);
1578 slave_write(slave, ctrl, CPSW2_CONTROL);
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03001579 __raw_writel(ETH_P_1588, &cpsw->regs->ts_ltype);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001580}
1581
Ben Hutchingsa5b41452013-11-18 23:23:40 +00001582static int cpsw_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001583{
Mugunthan V N3177bf62012-11-27 07:53:40 +00001584 struct cpsw_priv *priv = netdev_priv(dev);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001585 struct hwtstamp_config cfg;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001586 struct cpsw_common *cpsw = priv->cpsw;
1587 struct cpts *cpts = cpsw->cpts;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001588
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001589 if (cpsw->version != CPSW_VERSION_1 &&
1590 cpsw->version != CPSW_VERSION_2 &&
1591 cpsw->version != CPSW_VERSION_3)
Ben Hutchings2ee91e52013-11-14 00:47:36 +00001592 return -EOPNOTSUPP;
1593
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001594 if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
1595 return -EFAULT;
1596
1597 /* reserved for future extensions */
1598 if (cfg.flags)
1599 return -EINVAL;
1600
Ben Hutchings2ee91e52013-11-14 00:47:36 +00001601 if (cfg.tx_type != HWTSTAMP_TX_OFF && cfg.tx_type != HWTSTAMP_TX_ON)
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001602 return -ERANGE;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001603
1604 switch (cfg.rx_filter) {
1605 case HWTSTAMP_FILTER_NONE:
1606 cpts->rx_enable = 0;
1607 break;
1608 case HWTSTAMP_FILTER_ALL:
1609 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
1610 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
1611 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
1612 return -ERANGE;
1613 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
1614 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
1615 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
1616 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
1617 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
1618 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
1619 case HWTSTAMP_FILTER_PTP_V2_EVENT:
1620 case HWTSTAMP_FILTER_PTP_V2_SYNC:
1621 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
1622 cpts->rx_enable = 1;
1623 cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
1624 break;
1625 default:
1626 return -ERANGE;
1627 }
1628
Ben Hutchings2ee91e52013-11-14 00:47:36 +00001629 cpts->tx_enable = cfg.tx_type == HWTSTAMP_TX_ON;
1630
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001631 switch (cpsw->version) {
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001632 case CPSW_VERSION_1:
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001633 cpsw_hwtstamp_v1(cpsw);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001634 break;
1635 case CPSW_VERSION_2:
George Cherianf7d403c2014-05-02 12:02:01 +05301636 case CPSW_VERSION_3:
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001637 cpsw_hwtstamp_v2(priv);
1638 break;
1639 default:
Ben Hutchings2ee91e52013-11-14 00:47:36 +00001640 WARN_ON(1);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001641 }
1642
1643 return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1644}
1645
Ben Hutchingsa5b41452013-11-18 23:23:40 +00001646static int cpsw_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
1647{
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001648 struct cpsw_common *cpsw = ndev_to_cpsw(dev);
1649 struct cpts *cpts = cpsw->cpts;
Ben Hutchingsa5b41452013-11-18 23:23:40 +00001650 struct hwtstamp_config cfg;
1651
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001652 if (cpsw->version != CPSW_VERSION_1 &&
1653 cpsw->version != CPSW_VERSION_2 &&
1654 cpsw->version != CPSW_VERSION_3)
Ben Hutchingsa5b41452013-11-18 23:23:40 +00001655 return -EOPNOTSUPP;
1656
1657 cfg.flags = 0;
1658 cfg.tx_type = cpts->tx_enable ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
1659 cfg.rx_filter = (cpts->rx_enable ?
1660 HWTSTAMP_FILTER_PTP_V2_EVENT : HWTSTAMP_FILTER_NONE);
1661
1662 return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1663}
1664
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001665#endif /*CONFIG_TI_CPTS*/
1666
1667static int cpsw_ndo_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
1668{
Mugunthan V N11f2c982013-03-11 23:16:38 +00001669 struct cpsw_priv *priv = netdev_priv(dev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001670 struct cpsw_common *cpsw = priv->cpsw;
1671 int slave_no = cpsw_slave_index(cpsw, priv);
Mugunthan V N11f2c982013-03-11 23:16:38 +00001672
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001673 if (!netif_running(dev))
1674 return -EINVAL;
1675
Mugunthan V N11f2c982013-03-11 23:16:38 +00001676 switch (cmd) {
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001677#ifdef CONFIG_TI_CPTS
Mugunthan V N11f2c982013-03-11 23:16:38 +00001678 case SIOCSHWTSTAMP:
Ben Hutchingsa5b41452013-11-18 23:23:40 +00001679 return cpsw_hwtstamp_set(dev, req);
1680 case SIOCGHWTSTAMP:
1681 return cpsw_hwtstamp_get(dev, req);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001682#endif
Mugunthan V N11f2c982013-03-11 23:16:38 +00001683 }
1684
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001685 if (!cpsw->slaves[slave_no].phy)
Stefan Sørensenc1b59942014-02-16 14:54:25 +01001686 return -EOPNOTSUPP;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001687 return phy_mii_ioctl(cpsw->slaves[slave_no].phy, req, cmd);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001688}
1689
Mugunthan V Ndf828592012-03-18 20:17:54 +00001690static void cpsw_ndo_tx_timeout(struct net_device *ndev)
1691{
1692 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001693 struct cpsw_common *cpsw = priv->cpsw;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001694 int ch;
Mugunthan V Ndf828592012-03-18 20:17:54 +00001695
1696 cpsw_err(priv, tx_err, "transmit timeout, restarting dma\n");
Tobias Klauser8dc43dd2014-03-10 13:12:23 +01001697 ndev->stats.tx_errors++;
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001698 cpsw_intr_disable(cpsw);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03001699 for (ch = 0; ch < cpsw->tx_ch_num; ch++) {
1700 cpdma_chan_stop(cpsw->txch[ch]);
1701 cpdma_chan_start(cpsw->txch[ch]);
1702 }
1703
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03001704 cpsw_intr_enable(cpsw);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001705}
1706
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05301707static int cpsw_ndo_set_mac_address(struct net_device *ndev, void *p)
1708{
1709 struct cpsw_priv *priv = netdev_priv(ndev);
1710 struct sockaddr *addr = (struct sockaddr *)p;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03001711 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05301712 int flags = 0;
1713 u16 vid = 0;
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001714 int ret;
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05301715
1716 if (!is_valid_ether_addr(addr->sa_data))
1717 return -EADDRNOTAVAIL;
1718
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001719 ret = pm_runtime_get_sync(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001720 if (ret < 0) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001721 pm_runtime_put_noidle(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001722 return ret;
1723 }
1724
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001725 if (cpsw->data.dual_emac) {
1726 vid = cpsw->slaves[priv->emac_port].port_vlan;
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05301727 flags = ALE_VLAN;
1728 }
1729
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001730 cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr, HOST_PORT_NUM,
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05301731 flags, vid);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001732 cpsw_ale_add_ucast(cpsw->ale, addr->sa_data, HOST_PORT_NUM,
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05301733 flags, vid);
1734
1735 memcpy(priv->mac_addr, addr->sa_data, ETH_ALEN);
1736 memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
1737 for_each_slave(priv, cpsw_set_slave_mac, priv);
1738
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001739 pm_runtime_put(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001740
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05301741 return 0;
1742}
1743
Mugunthan V Ndf828592012-03-18 20:17:54 +00001744#ifdef CONFIG_NET_POLL_CONTROLLER
1745static void cpsw_ndo_poll_controller(struct net_device *ndev)
1746{
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03001747 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001748
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03001749 cpsw_intr_disable(cpsw);
1750 cpsw_rx_interrupt(cpsw->irqs_table[0], cpsw);
1751 cpsw_tx_interrupt(cpsw->irqs_table[1], cpsw);
1752 cpsw_intr_enable(cpsw);
Mugunthan V Ndf828592012-03-18 20:17:54 +00001753}
1754#endif
1755
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001756static inline int cpsw_add_vlan_ale_entry(struct cpsw_priv *priv,
1757 unsigned short vid)
1758{
1759 int ret;
Mugunthan V N9f6bd8f2015-01-15 14:59:28 +05301760 int unreg_mcast_mask = 0;
1761 u32 port_mask;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001762 struct cpsw_common *cpsw = priv->cpsw;
Lennart Sorensen1e5c4bc2014-10-31 13:38:52 -04001763
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001764 if (cpsw->data.dual_emac) {
Mugunthan V N9f6bd8f2015-01-15 14:59:28 +05301765 port_mask = (1 << (priv->emac_port + 1)) | ALE_PORT_HOST;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001766
Mugunthan V N9f6bd8f2015-01-15 14:59:28 +05301767 if (priv->ndev->flags & IFF_ALLMULTI)
1768 unreg_mcast_mask = port_mask;
1769 } else {
1770 port_mask = ALE_ALL_PORTS;
1771
1772 if (priv->ndev->flags & IFF_ALLMULTI)
1773 unreg_mcast_mask = ALE_ALL_PORTS;
1774 else
1775 unreg_mcast_mask = ALE_PORT_1 | ALE_PORT_2;
1776 }
1777
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001778 ret = cpsw_ale_add_vlan(cpsw->ale, vid, port_mask, 0, port_mask,
Grygorii Strashko61f1cef2016-04-07 15:16:43 +03001779 unreg_mcast_mask);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001780 if (ret != 0)
1781 return ret;
1782
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001783 ret = cpsw_ale_add_ucast(cpsw->ale, priv->mac_addr,
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +03001784 HOST_PORT_NUM, ALE_VLAN, vid);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001785 if (ret != 0)
1786 goto clean_vid;
1787
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001788 ret = cpsw_ale_add_mcast(cpsw->ale, priv->ndev->broadcast,
Mugunthan V N9f6bd8f2015-01-15 14:59:28 +05301789 port_mask, ALE_VLAN, vid, 0);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001790 if (ret != 0)
1791 goto clean_vlan_ucast;
1792 return 0;
1793
1794clean_vlan_ucast:
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001795 cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr,
Grygorii Strashko71a2cbb2016-04-07 15:16:44 +03001796 HOST_PORT_NUM, ALE_VLAN, vid);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001797clean_vid:
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001798 cpsw_ale_del_vlan(cpsw->ale, vid, 0);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001799 return ret;
1800}
1801
1802static int cpsw_ndo_vlan_rx_add_vid(struct net_device *ndev,
Patrick McHardy80d5c362013-04-19 02:04:28 +00001803 __be16 proto, u16 vid)
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001804{
1805 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03001806 struct cpsw_common *cpsw = priv->cpsw;
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001807 int ret;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001808
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001809 if (vid == cpsw->data.default_vlan)
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001810 return 0;
1811
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001812 ret = pm_runtime_get_sync(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001813 if (ret < 0) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001814 pm_runtime_put_noidle(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001815 return ret;
1816 }
1817
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001818 if (cpsw->data.dual_emac) {
Mugunthan V N02a54162015-01-22 15:19:22 +05301819 /* In dual EMAC, reserved VLAN id should not be used for
1820 * creating VLAN interfaces as this can break the dual
1821 * EMAC port separation
1822 */
1823 int i;
1824
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001825 for (i = 0; i < cpsw->data.slaves; i++) {
1826 if (vid == cpsw->slaves[i].port_vlan)
Mugunthan V N02a54162015-01-22 15:19:22 +05301827 return -EINVAL;
1828 }
1829 }
1830
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001831 dev_info(priv->dev, "Adding vlanid %d to vlan filter\n", vid);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001832 ret = cpsw_add_vlan_ale_entry(priv, vid);
1833
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001834 pm_runtime_put(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001835 return ret;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001836}
1837
1838static int cpsw_ndo_vlan_rx_kill_vid(struct net_device *ndev,
Patrick McHardy80d5c362013-04-19 02:04:28 +00001839 __be16 proto, u16 vid)
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001840{
1841 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03001842 struct cpsw_common *cpsw = priv->cpsw;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001843 int ret;
1844
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001845 if (vid == cpsw->data.default_vlan)
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001846 return 0;
1847
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001848 ret = pm_runtime_get_sync(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001849 if (ret < 0) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001850 pm_runtime_put_noidle(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001851 return ret;
1852 }
1853
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001854 if (cpsw->data.dual_emac) {
Mugunthan V N02a54162015-01-22 15:19:22 +05301855 int i;
1856
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001857 for (i = 0; i < cpsw->data.slaves; i++) {
1858 if (vid == cpsw->slaves[i].port_vlan)
Mugunthan V N02a54162015-01-22 15:19:22 +05301859 return -EINVAL;
1860 }
1861 }
1862
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001863 dev_info(priv->dev, "removing vlanid %d from vlan filter\n", vid);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001864 ret = cpsw_ale_del_vlan(cpsw->ale, vid, 0);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001865 if (ret != 0)
1866 return ret;
1867
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001868 ret = cpsw_ale_del_ucast(cpsw->ale, priv->mac_addr,
Grygorii Strashko61f1cef2016-04-07 15:16:43 +03001869 HOST_PORT_NUM, ALE_VLAN, vid);
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001870 if (ret != 0)
1871 return ret;
1872
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001873 ret = cpsw_ale_del_mcast(cpsw->ale, priv->ndev->broadcast,
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001874 0, ALE_VLAN, vid);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001875 pm_runtime_put(cpsw->dev);
Grygorii Strashkoa6c5d142016-06-24 21:23:45 +03001876 return ret;
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001877}
1878
Mugunthan V Ndf828592012-03-18 20:17:54 +00001879static const struct net_device_ops cpsw_netdev_ops = {
1880 .ndo_open = cpsw_ndo_open,
1881 .ndo_stop = cpsw_ndo_stop,
1882 .ndo_start_xmit = cpsw_ndo_start_xmit,
Mugunthan V Ndcfd8d52013-07-25 23:44:01 +05301883 .ndo_set_mac_address = cpsw_ndo_set_mac_address,
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001884 .ndo_do_ioctl = cpsw_ndo_ioctl,
Mugunthan V Ndf828592012-03-18 20:17:54 +00001885 .ndo_validate_addr = eth_validate_addr,
David S. Miller5c473ed2012-03-20 00:33:59 -04001886 .ndo_change_mtu = eth_change_mtu,
Mugunthan V Ndf828592012-03-18 20:17:54 +00001887 .ndo_tx_timeout = cpsw_ndo_tx_timeout,
Mugunthan V N5c50a852012-10-29 08:45:11 +00001888 .ndo_set_rx_mode = cpsw_ndo_set_rx_mode,
Mugunthan V Ndf828592012-03-18 20:17:54 +00001889#ifdef CONFIG_NET_POLL_CONTROLLER
1890 .ndo_poll_controller = cpsw_ndo_poll_controller,
1891#endif
Mugunthan V N3b72c2f2013-02-05 08:26:48 +00001892 .ndo_vlan_rx_add_vid = cpsw_ndo_vlan_rx_add_vid,
1893 .ndo_vlan_rx_kill_vid = cpsw_ndo_vlan_rx_kill_vid,
Mugunthan V Ndf828592012-03-18 20:17:54 +00001894};
1895
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05301896static int cpsw_get_regs_len(struct net_device *ndev)
1897{
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001898 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05301899
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001900 return cpsw->data.ale_entries * ALE_ENTRY_WORDS * sizeof(u32);
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05301901}
1902
1903static void cpsw_get_regs(struct net_device *ndev,
1904 struct ethtool_regs *regs, void *p)
1905{
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05301906 u32 *reg = p;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001907 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05301908
1909 /* update CPSW IP version */
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001910 regs->version = cpsw->version;
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05301911
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001912 cpsw_ale_dump(cpsw->ale, reg);
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05301913}
1914
Mugunthan V Ndf828592012-03-18 20:17:54 +00001915static void cpsw_get_drvinfo(struct net_device *ndev,
1916 struct ethtool_drvinfo *info)
1917{
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03001918 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001919 struct platform_device *pdev = to_platform_device(cpsw->dev);
Jiri Pirko7826d432013-01-06 00:44:26 +00001920
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05301921 strlcpy(info->driver, "cpsw", sizeof(info->driver));
Jiri Pirko7826d432013-01-06 00:44:26 +00001922 strlcpy(info->version, "1.0", sizeof(info->version));
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03001923 strlcpy(info->bus_info, pdev->name, sizeof(info->bus_info));
Mugunthan V Ndf828592012-03-18 20:17:54 +00001924}
1925
1926static u32 cpsw_get_msglevel(struct net_device *ndev)
1927{
1928 struct cpsw_priv *priv = netdev_priv(ndev);
1929 return priv->msg_enable;
1930}
1931
1932static void cpsw_set_msglevel(struct net_device *ndev, u32 value)
1933{
1934 struct cpsw_priv *priv = netdev_priv(ndev);
1935 priv->msg_enable = value;
1936}
1937
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001938static int cpsw_get_ts_info(struct net_device *ndev,
1939 struct ethtool_ts_info *info)
1940{
1941#ifdef CONFIG_TI_CPTS
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001942 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001943
1944 info->so_timestamping =
1945 SOF_TIMESTAMPING_TX_HARDWARE |
1946 SOF_TIMESTAMPING_TX_SOFTWARE |
1947 SOF_TIMESTAMPING_RX_HARDWARE |
1948 SOF_TIMESTAMPING_RX_SOFTWARE |
1949 SOF_TIMESTAMPING_SOFTWARE |
1950 SOF_TIMESTAMPING_RAW_HARDWARE;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03001951 info->phc_index = cpsw->cpts->phc_index;
Richard Cochran2e5b38a2012-10-29 08:45:20 +00001952 info->tx_types =
1953 (1 << HWTSTAMP_TX_OFF) |
1954 (1 << HWTSTAMP_TX_ON);
1955 info->rx_filters =
1956 (1 << HWTSTAMP_FILTER_NONE) |
1957 (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
1958#else
1959 info->so_timestamping =
1960 SOF_TIMESTAMPING_TX_SOFTWARE |
1961 SOF_TIMESTAMPING_RX_SOFTWARE |
1962 SOF_TIMESTAMPING_SOFTWARE;
1963 info->phc_index = -1;
1964 info->tx_types = 0;
1965 info->rx_filters = 0;
1966#endif
1967 return 0;
1968}
1969
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00001970static int cpsw_get_settings(struct net_device *ndev,
1971 struct ethtool_cmd *ecmd)
1972{
1973 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001974 struct cpsw_common *cpsw = priv->cpsw;
1975 int slave_no = cpsw_slave_index(cpsw, priv);
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00001976
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001977 if (cpsw->slaves[slave_no].phy)
1978 return phy_ethtool_gset(cpsw->slaves[slave_no].phy, ecmd);
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00001979 else
1980 return -EOPNOTSUPP;
1981}
1982
1983static int cpsw_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
1984{
1985 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001986 struct cpsw_common *cpsw = priv->cpsw;
1987 int slave_no = cpsw_slave_index(cpsw, priv);
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00001988
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001989 if (cpsw->slaves[slave_no].phy)
1990 return phy_ethtool_sset(cpsw->slaves[slave_no].phy, ecmd);
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00001991 else
1992 return -EOPNOTSUPP;
1993}
1994
Matus Ujhelyid8a64422013-08-20 07:59:38 +02001995static void cpsw_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
1996{
1997 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03001998 struct cpsw_common *cpsw = priv->cpsw;
1999 int slave_no = cpsw_slave_index(cpsw, priv);
Matus Ujhelyid8a64422013-08-20 07:59:38 +02002000
2001 wol->supported = 0;
2002 wol->wolopts = 0;
2003
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002004 if (cpsw->slaves[slave_no].phy)
2005 phy_ethtool_get_wol(cpsw->slaves[slave_no].phy, wol);
Matus Ujhelyid8a64422013-08-20 07:59:38 +02002006}
2007
2008static int cpsw_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2009{
2010 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002011 struct cpsw_common *cpsw = priv->cpsw;
2012 int slave_no = cpsw_slave_index(cpsw, priv);
Matus Ujhelyid8a64422013-08-20 07:59:38 +02002013
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002014 if (cpsw->slaves[slave_no].phy)
2015 return phy_ethtool_set_wol(cpsw->slaves[slave_no].phy, wol);
Matus Ujhelyid8a64422013-08-20 07:59:38 +02002016 else
2017 return -EOPNOTSUPP;
2018}
2019
Mugunthan V N1923d6e2014-09-08 22:54:02 +05302020static void cpsw_get_pauseparam(struct net_device *ndev,
2021 struct ethtool_pauseparam *pause)
2022{
2023 struct cpsw_priv *priv = netdev_priv(ndev);
2024
2025 pause->autoneg = AUTONEG_DISABLE;
2026 pause->rx_pause = priv->rx_pause ? true : false;
2027 pause->tx_pause = priv->tx_pause ? true : false;
2028}
2029
2030static int cpsw_set_pauseparam(struct net_device *ndev,
2031 struct ethtool_pauseparam *pause)
2032{
2033 struct cpsw_priv *priv = netdev_priv(ndev);
2034 bool link;
2035
2036 priv->rx_pause = pause->rx_pause ? true : false;
2037 priv->tx_pause = pause->tx_pause ? true : false;
2038
2039 for_each_slave(priv, _cpsw_adjust_link, priv, &link);
Mugunthan V N1923d6e2014-09-08 22:54:02 +05302040 return 0;
2041}
2042
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03002043static int cpsw_ethtool_op_begin(struct net_device *ndev)
2044{
2045 struct cpsw_priv *priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03002046 struct cpsw_common *cpsw = priv->cpsw;
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03002047 int ret;
2048
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002049 ret = pm_runtime_get_sync(cpsw->dev);
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03002050 if (ret < 0) {
2051 cpsw_err(priv, drv, "ethtool begin failed %d\n", ret);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002052 pm_runtime_put_noidle(cpsw->dev);
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03002053 }
2054
2055 return ret;
2056}
2057
2058static void cpsw_ethtool_op_complete(struct net_device *ndev)
2059{
2060 struct cpsw_priv *priv = netdev_priv(ndev);
2061 int ret;
2062
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002063 ret = pm_runtime_put(priv->cpsw->dev);
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03002064 if (ret < 0)
2065 cpsw_err(priv, drv, "ethtool complete failed %d\n", ret);
2066}
2067
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002068static void cpsw_get_channels(struct net_device *ndev,
2069 struct ethtool_channels *ch)
2070{
2071 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
2072
2073 ch->max_combined = 0;
2074 ch->max_rx = CPSW_MAX_QUEUES;
2075 ch->max_tx = CPSW_MAX_QUEUES;
2076 ch->max_other = 0;
2077 ch->other_count = 0;
2078 ch->rx_count = cpsw->rx_ch_num;
2079 ch->tx_count = cpsw->tx_ch_num;
2080 ch->combined_count = 0;
2081}
2082
2083static int cpsw_check_ch_settings(struct cpsw_common *cpsw,
2084 struct ethtool_channels *ch)
2085{
2086 if (ch->combined_count)
2087 return -EINVAL;
2088
2089 /* verify we have at least one channel in each direction */
2090 if (!ch->rx_count || !ch->tx_count)
2091 return -EINVAL;
2092
2093 if (ch->rx_count > cpsw->data.channels ||
2094 ch->tx_count > cpsw->data.channels)
2095 return -EINVAL;
2096
2097 return 0;
2098}
2099
2100static int cpsw_update_channels_res(struct cpsw_priv *priv, int ch_num, int rx)
2101{
2102 int (*poll)(struct napi_struct *, int);
2103 struct cpsw_common *cpsw = priv->cpsw;
2104 void (*handler)(void *, int, int);
2105 struct cpdma_chan **chan;
2106 int ret, *ch;
2107
2108 if (rx) {
2109 ch = &cpsw->rx_ch_num;
2110 chan = cpsw->rxch;
2111 handler = cpsw_rx_handler;
2112 poll = cpsw_rx_poll;
2113 } else {
2114 ch = &cpsw->tx_ch_num;
2115 chan = cpsw->txch;
2116 handler = cpsw_tx_handler;
2117 poll = cpsw_tx_poll;
2118 }
2119
2120 while (*ch < ch_num) {
2121 chan[*ch] = cpdma_chan_create(cpsw->dma, *ch, handler, rx);
2122
2123 if (IS_ERR(chan[*ch]))
2124 return PTR_ERR(chan[*ch]);
2125
2126 if (!chan[*ch])
2127 return -EINVAL;
2128
2129 cpsw_info(priv, ifup, "created new %d %s channel\n", *ch,
2130 (rx ? "rx" : "tx"));
2131 (*ch)++;
2132 }
2133
2134 while (*ch > ch_num) {
2135 (*ch)--;
2136
2137 ret = cpdma_chan_destroy(chan[*ch]);
2138 if (ret)
2139 return ret;
2140
2141 cpsw_info(priv, ifup, "destroyed %d %s channel\n", *ch,
2142 (rx ? "rx" : "tx"));
2143 }
2144
2145 return 0;
2146}
2147
2148static int cpsw_update_channels(struct cpsw_priv *priv,
2149 struct ethtool_channels *ch)
2150{
2151 int ret;
2152
2153 ret = cpsw_update_channels_res(priv, ch->rx_count, 1);
2154 if (ret)
2155 return ret;
2156
2157 ret = cpsw_update_channels_res(priv, ch->tx_count, 0);
2158 if (ret)
2159 return ret;
2160
2161 return 0;
2162}
2163
2164static int cpsw_set_channels(struct net_device *ndev,
2165 struct ethtool_channels *chs)
2166{
2167 struct cpsw_priv *priv = netdev_priv(ndev);
2168 struct cpsw_common *cpsw = priv->cpsw;
2169 struct cpsw_slave *slave;
2170 int i, ret;
2171
2172 ret = cpsw_check_ch_settings(cpsw, chs);
2173 if (ret < 0)
2174 return ret;
2175
2176 /* Disable NAPI scheduling */
2177 cpsw_intr_disable(cpsw);
2178
2179 /* Stop all transmit queues for every network device.
2180 * Disable re-using rx descriptors with dormant_on.
2181 */
2182 for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++) {
2183 if (!(slave->ndev && netif_running(slave->ndev)))
2184 continue;
2185
2186 netif_tx_stop_all_queues(slave->ndev);
2187 netif_dormant_on(slave->ndev);
2188 }
2189
2190 /* Handle rest of tx packets and stop cpdma channels */
2191 cpdma_ctlr_stop(cpsw->dma);
2192 ret = cpsw_update_channels(priv, chs);
2193 if (ret)
2194 goto err;
2195
2196 for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++) {
2197 if (!(slave->ndev && netif_running(slave->ndev)))
2198 continue;
2199
2200 /* Inform stack about new count of queues */
2201 ret = netif_set_real_num_tx_queues(slave->ndev,
2202 cpsw->tx_ch_num);
2203 if (ret) {
2204 dev_err(priv->dev, "cannot set real number of tx queues\n");
2205 goto err;
2206 }
2207
2208 ret = netif_set_real_num_rx_queues(slave->ndev,
2209 cpsw->rx_ch_num);
2210 if (ret) {
2211 dev_err(priv->dev, "cannot set real number of rx queues\n");
2212 goto err;
2213 }
2214
2215 /* Enable rx packets handling */
2216 netif_dormant_off(slave->ndev);
2217 }
2218
2219 if (cpsw_common_res_usage_state(cpsw)) {
Wei Yongjune19ac152016-08-26 14:35:43 +00002220 ret = cpsw_fill_rx_channels(priv);
2221 if (ret)
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002222 goto err;
2223
2224 /* After this receive is started */
2225 cpdma_ctlr_start(cpsw->dma);
2226 cpsw_intr_enable(cpsw);
2227 }
2228
2229 /* Resume transmit for every affected interface */
2230 for (i = cpsw->data.slaves, slave = cpsw->slaves; i; i--, slave++) {
2231 if (!(slave->ndev && netif_running(slave->ndev)))
2232 continue;
2233 netif_tx_start_all_queues(slave->ndev);
2234 }
2235 return 0;
2236err:
2237 dev_err(priv->dev, "cannot update channels number, closing device\n");
2238 dev_close(ndev);
2239 return ret;
2240}
2241
Mugunthan V Ndf828592012-03-18 20:17:54 +00002242static const struct ethtool_ops cpsw_ethtool_ops = {
2243 .get_drvinfo = cpsw_get_drvinfo,
2244 .get_msglevel = cpsw_get_msglevel,
2245 .set_msglevel = cpsw_set_msglevel,
2246 .get_link = ethtool_op_get_link,
Richard Cochran2e5b38a2012-10-29 08:45:20 +00002247 .get_ts_info = cpsw_get_ts_info,
Mugunthan V Nd3bb9c52013-03-11 23:16:36 +00002248 .get_settings = cpsw_get_settings,
2249 .set_settings = cpsw_set_settings,
Mugunthan V Nff5b8ef2013-03-11 23:16:37 +00002250 .get_coalesce = cpsw_get_coalesce,
2251 .set_coalesce = cpsw_set_coalesce,
Mugunthan V Nd9718542013-07-23 15:38:17 +05302252 .get_sset_count = cpsw_get_sset_count,
2253 .get_strings = cpsw_get_strings,
2254 .get_ethtool_stats = cpsw_get_ethtool_stats,
Mugunthan V N1923d6e2014-09-08 22:54:02 +05302255 .get_pauseparam = cpsw_get_pauseparam,
2256 .set_pauseparam = cpsw_set_pauseparam,
Matus Ujhelyid8a64422013-08-20 07:59:38 +02002257 .get_wol = cpsw_get_wol,
2258 .set_wol = cpsw_set_wol,
Mugunthan V N52c4f0e2014-07-22 23:25:07 +05302259 .get_regs_len = cpsw_get_regs_len,
2260 .get_regs = cpsw_get_regs,
Grygorii Strashko7898b1d2016-06-24 21:23:44 +03002261 .begin = cpsw_ethtool_op_begin,
2262 .complete = cpsw_ethtool_op_complete,
Ivan Khoronzhukce52c742016-08-22 21:18:28 +03002263 .get_channels = cpsw_get_channels,
2264 .set_channels = cpsw_set_channels,
Mugunthan V Ndf828592012-03-18 20:17:54 +00002265};
2266
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002267static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_common *cpsw,
Richard Cochran549985e2012-11-14 09:07:56 +00002268 u32 slave_reg_ofs, u32 sliver_reg_ofs)
Mugunthan V Ndf828592012-03-18 20:17:54 +00002269{
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03002270 void __iomem *regs = cpsw->regs;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002271 int slave_num = slave->slave_num;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002272 struct cpsw_slave_data *data = cpsw->data.slave_data + slave_num;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002273
2274 slave->data = data;
Richard Cochran549985e2012-11-14 09:07:56 +00002275 slave->regs = regs + slave_reg_ofs;
2276 slave->sliver = regs + sliver_reg_ofs;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002277 slave->port_vlan = data->dual_emac_res_vlan;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002278}
2279
David Rivshin552165b2016-04-27 21:25:25 -04002280static int cpsw_probe_dt(struct cpsw_platform_data *data,
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002281 struct platform_device *pdev)
2282{
2283 struct device_node *node = pdev->dev.of_node;
2284 struct device_node *slave_node;
2285 int i = 0, ret;
2286 u32 prop;
2287
2288 if (!node)
2289 return -EINVAL;
2290
2291 if (of_property_read_u32(node, "slaves", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302292 dev_err(&pdev->dev, "Missing slaves property in the DT.\n");
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002293 return -EINVAL;
2294 }
2295 data->slaves = prop;
2296
Mugunthan V Ne86ac132013-03-11 23:16:35 +00002297 if (of_property_read_u32(node, "active_slave", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302298 dev_err(&pdev->dev, "Missing active_slave property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302299 return -EINVAL;
Richard Cochran78ca0b22012-10-29 08:45:18 +00002300 }
Mugunthan V Ne86ac132013-03-11 23:16:35 +00002301 data->active_slave = prop;
Richard Cochran78ca0b22012-10-29 08:45:18 +00002302
Richard Cochran00ab94e2012-10-29 08:45:19 +00002303 if (of_property_read_u32(node, "cpts_clock_mult", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302304 dev_err(&pdev->dev, "Missing cpts_clock_mult property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302305 return -EINVAL;
Richard Cochran00ab94e2012-10-29 08:45:19 +00002306 }
2307 data->cpts_clock_mult = prop;
2308
2309 if (of_property_read_u32(node, "cpts_clock_shift", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302310 dev_err(&pdev->dev, "Missing cpts_clock_shift property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302311 return -EINVAL;
Richard Cochran00ab94e2012-10-29 08:45:19 +00002312 }
2313 data->cpts_clock_shift = prop;
2314
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302315 data->slave_data = devm_kzalloc(&pdev->dev, data->slaves
2316 * sizeof(struct cpsw_slave_data),
2317 GFP_KERNEL);
Joe Perchesb2adaca2013-02-03 17:43:58 +00002318 if (!data->slave_data)
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302319 return -ENOMEM;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002320
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002321 if (of_property_read_u32(node, "cpdma_channels", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302322 dev_err(&pdev->dev, "Missing cpdma_channels property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302323 return -EINVAL;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002324 }
2325 data->channels = prop;
2326
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002327 if (of_property_read_u32(node, "ale_entries", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302328 dev_err(&pdev->dev, "Missing ale_entries property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302329 return -EINVAL;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002330 }
2331 data->ale_entries = prop;
2332
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002333 if (of_property_read_u32(node, "bd_ram_size", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302334 dev_err(&pdev->dev, "Missing bd_ram_size property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302335 return -EINVAL;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002336 }
2337 data->bd_ram_size = prop;
2338
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002339 if (of_property_read_u32(node, "mac_control", &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302340 dev_err(&pdev->dev, "Missing mac_control property in the DT.\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302341 return -EINVAL;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002342 }
2343 data->mac_control = prop;
2344
Markus Pargmann281abd92013-10-04 14:44:40 +02002345 if (of_property_read_bool(node, "dual_emac"))
2346 data->dual_emac = 1;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002347
Vaibhav Hiremath1fb19aa2012-11-14 09:07:55 +00002348 /*
2349 * Populate all the child nodes here...
2350 */
2351 ret = of_platform_populate(node, NULL, NULL, &pdev->dev);
2352 /* We do not want to force this, as in some cases may not have child */
2353 if (ret)
George Cherian88c99ff2014-05-12 10:21:19 +05302354 dev_warn(&pdev->dev, "Doesn't have any child node\n");
Vaibhav Hiremath1fb19aa2012-11-14 09:07:55 +00002355
Ben Hutchings8658aaf2016-06-21 01:16:31 +01002356 for_each_available_child_of_node(node, slave_node) {
Richard Cochran549985e2012-11-14 09:07:56 +00002357 struct cpsw_slave_data *slave_data = data->slave_data + i;
2358 const void *mac_addr = NULL;
Richard Cochran549985e2012-11-14 09:07:56 +00002359 int lenp;
2360 const __be32 *parp;
Richard Cochran549985e2012-11-14 09:07:56 +00002361
Markus Pargmannf468b102013-10-04 14:44:39 +02002362 /* This is no slave child node, continue */
2363 if (strcmp(slave_node->name, "slave"))
2364 continue;
2365
David Rivshin552165b2016-04-27 21:25:25 -04002366 slave_data->phy_node = of_parse_phandle(slave_node,
2367 "phy-handle", 0);
David Rivshinf1eea5c2015-12-16 23:02:10 -05002368 parp = of_get_property(slave_node, "phy_id", &lenp);
David Rivshinae092b52016-04-27 21:38:26 -04002369 if (slave_data->phy_node) {
2370 dev_dbg(&pdev->dev,
2371 "slave[%d] using phy-handle=\"%s\"\n",
2372 i, slave_data->phy_node->full_name);
2373 } else if (of_phy_is_fixed_link(slave_node)) {
David Rivshindfc0a6d2015-12-16 23:02:11 -05002374 /* In the case of a fixed PHY, the DT node associated
2375 * to the PHY is the Ethernet MAC DT node.
2376 */
Markus Brunner1f71e8c2015-11-03 22:09:51 +01002377 ret = of_phy_register_fixed_link(slave_node);
2378 if (ret)
2379 return ret;
David Rivshin06cd6d62016-04-27 21:45:45 -04002380 slave_data->phy_node = of_node_get(slave_node);
David Rivshinf1eea5c2015-12-16 23:02:10 -05002381 } else if (parp) {
2382 u32 phyid;
2383 struct device_node *mdio_node;
2384 struct platform_device *mdio;
2385
2386 if (lenp != (sizeof(__be32) * 2)) {
2387 dev_err(&pdev->dev, "Invalid slave[%d] phy_id property\n", i);
2388 goto no_phy_slave;
2389 }
2390 mdio_node = of_find_node_by_phandle(be32_to_cpup(parp));
2391 phyid = be32_to_cpup(parp+1);
2392 mdio = of_find_device_by_node(mdio_node);
2393 of_node_put(mdio_node);
2394 if (!mdio) {
2395 dev_err(&pdev->dev, "Missing mdio platform device\n");
2396 return -EINVAL;
2397 }
2398 snprintf(slave_data->phy_id, sizeof(slave_data->phy_id),
2399 PHY_ID_FMT, mdio->name, phyid);
2400 } else {
David Rivshinae092b52016-04-27 21:38:26 -04002401 dev_err(&pdev->dev,
2402 "No slave[%d] phy_id, phy-handle, or fixed-link property\n",
2403 i);
Markus Brunner1f71e8c2015-11-03 22:09:51 +01002404 goto no_phy_slave;
2405 }
Mugunthan V N47276fc2014-10-24 18:51:33 +05302406 slave_data->phy_if = of_get_phy_mode(slave_node);
2407 if (slave_data->phy_if < 0) {
2408 dev_err(&pdev->dev, "Missing or malformed slave[%d] phy-mode property\n",
2409 i);
2410 return slave_data->phy_if;
2411 }
2412
2413no_phy_slave:
Richard Cochran549985e2012-11-14 09:07:56 +00002414 mac_addr = of_get_mac_address(slave_node);
Markus Pargmann0ba517b2014-09-29 08:53:17 +02002415 if (mac_addr) {
Richard Cochran549985e2012-11-14 09:07:56 +00002416 memcpy(slave_data->mac_addr, mac_addr, ETH_ALEN);
Markus Pargmann0ba517b2014-09-29 08:53:17 +02002417 } else {
Mugunthan V Nb6745f62015-09-21 15:56:50 +05302418 ret = ti_cm_get_macid(&pdev->dev, i,
2419 slave_data->mac_addr);
2420 if (ret)
2421 return ret;
Markus Pargmann0ba517b2014-09-29 08:53:17 +02002422 }
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002423 if (data->dual_emac) {
Mugunthan V N91c41662013-04-15 07:31:28 +00002424 if (of_property_read_u32(slave_node, "dual_emac_res_vlan",
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002425 &prop)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302426 dev_err(&pdev->dev, "Missing dual_emac_res_vlan in DT.\n");
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002427 slave_data->dual_emac_res_vlan = i+1;
George Cherian88c99ff2014-05-12 10:21:19 +05302428 dev_err(&pdev->dev, "Using %d as Reserved VLAN for %d slave\n",
2429 slave_data->dual_emac_res_vlan, i);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002430 } else {
2431 slave_data->dual_emac_res_vlan = prop;
2432 }
2433 }
2434
Richard Cochran549985e2012-11-14 09:07:56 +00002435 i++;
Mugunthan V N3a27bfa2013-12-02 12:53:39 +05302436 if (i == data->slaves)
2437 break;
Richard Cochran549985e2012-11-14 09:07:56 +00002438 }
2439
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002440 return 0;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002441}
2442
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002443static int cpsw_probe_dual_emac(struct cpsw_priv *priv)
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002444{
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002445 struct cpsw_common *cpsw = priv->cpsw;
2446 struct cpsw_platform_data *data = &cpsw->data;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002447 struct net_device *ndev;
2448 struct cpsw_priv *priv_sl2;
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03002449 int ret = 0;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002450
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03002451 ndev = alloc_etherdev_mq(sizeof(struct cpsw_priv), CPSW_MAX_QUEUES);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002452 if (!ndev) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002453 dev_err(cpsw->dev, "cpsw: error allocating net_device\n");
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002454 return -ENOMEM;
2455 }
2456
2457 priv_sl2 = netdev_priv(ndev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002458 priv_sl2->cpsw = cpsw;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002459 priv_sl2->ndev = ndev;
2460 priv_sl2->dev = &ndev->dev;
2461 priv_sl2->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002462
2463 if (is_valid_ether_addr(data->slave_data[1].mac_addr)) {
2464 memcpy(priv_sl2->mac_addr, data->slave_data[1].mac_addr,
2465 ETH_ALEN);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002466 dev_info(cpsw->dev, "cpsw: Detected MACID = %pM\n",
2467 priv_sl2->mac_addr);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002468 } else {
2469 random_ether_addr(priv_sl2->mac_addr);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002470 dev_info(cpsw->dev, "cpsw: Random MACID = %pM\n",
2471 priv_sl2->mac_addr);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002472 }
2473 memcpy(ndev->dev_addr, priv_sl2->mac_addr, ETH_ALEN);
2474
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002475 priv_sl2->emac_port = 1;
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002476 cpsw->slaves[1].ndev = ndev;
Patrick McHardyf6469682013-04-19 02:04:27 +00002477 ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002478
2479 ndev->netdev_ops = &cpsw_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00002480 ndev->ethtool_ops = &cpsw_ethtool_ops;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002481
2482 /* register the network device */
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002483 SET_NETDEV_DEV(ndev, cpsw->dev);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002484 ret = register_netdev(ndev);
2485 if (ret) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002486 dev_err(cpsw->dev, "cpsw: error registering net device\n");
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002487 free_netdev(ndev);
2488 ret = -ENODEV;
2489 }
2490
2491 return ret;
2492}
2493
Mugunthan V N7da11602015-08-12 15:22:53 +05302494#define CPSW_QUIRK_IRQ BIT(0)
2495
2496static struct platform_device_id cpsw_devtype[] = {
2497 {
2498 /* keep it for existing comaptibles */
2499 .name = "cpsw",
2500 .driver_data = CPSW_QUIRK_IRQ,
2501 }, {
2502 .name = "am335x-cpsw",
2503 .driver_data = CPSW_QUIRK_IRQ,
2504 }, {
2505 .name = "am4372-cpsw",
2506 .driver_data = 0,
2507 }, {
2508 .name = "dra7-cpsw",
2509 .driver_data = 0,
2510 }, {
2511 /* sentinel */
2512 }
2513};
2514MODULE_DEVICE_TABLE(platform, cpsw_devtype);
2515
2516enum ti_cpsw_type {
2517 CPSW = 0,
2518 AM335X_CPSW,
2519 AM4372_CPSW,
2520 DRA7_CPSW,
2521};
2522
2523static const struct of_device_id cpsw_of_mtable[] = {
2524 { .compatible = "ti,cpsw", .data = &cpsw_devtype[CPSW], },
2525 { .compatible = "ti,am335x-cpsw", .data = &cpsw_devtype[AM335X_CPSW], },
2526 { .compatible = "ti,am4372-cpsw", .data = &cpsw_devtype[AM4372_CPSW], },
2527 { .compatible = "ti,dra7-cpsw", .data = &cpsw_devtype[DRA7_CPSW], },
2528 { /* sentinel */ },
2529};
2530MODULE_DEVICE_TABLE(of, cpsw_of_mtable);
2531
Bill Pemberton663e12e2012-12-03 09:23:45 -05002532static int cpsw_probe(struct platform_device *pdev)
Mugunthan V Ndf828592012-03-18 20:17:54 +00002533{
Ivan Khoronzhukef4183a2016-08-10 02:22:35 +03002534 struct clk *clk;
Sebastian Siewiord1bd9ac2013-04-24 08:48:23 +00002535 struct cpsw_platform_data *data;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002536 struct net_device *ndev;
2537 struct cpsw_priv *priv;
2538 struct cpdma_params dma_params;
2539 struct cpsw_ale_params ale_params;
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302540 void __iomem *ss_regs;
2541 struct resource *res, *ss_res;
Mugunthan V N7da11602015-08-12 15:22:53 +05302542 const struct of_device_id *of_id;
Mugunthan V N1d147cc2015-09-07 15:16:44 +05302543 struct gpio_descs *mode;
Richard Cochran549985e2012-11-14 09:07:56 +00002544 u32 slave_offset, sliver_offset, slave_size;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03002545 struct cpsw_common *cpsw;
Felipe Balbi5087b912015-01-16 10:11:11 -06002546 int ret = 0, i;
2547 int irq;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002548
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03002549 cpsw = devm_kzalloc(&pdev->dev, sizeof(struct cpsw_common), GFP_KERNEL);
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002550 cpsw->dev = &pdev->dev;
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03002551
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03002552 ndev = alloc_etherdev_mq(sizeof(struct cpsw_priv), CPSW_MAX_QUEUES);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002553 if (!ndev) {
George Cherian88c99ff2014-05-12 10:21:19 +05302554 dev_err(&pdev->dev, "error allocating net_device\n");
Mugunthan V Ndf828592012-03-18 20:17:54 +00002555 return -ENOMEM;
2556 }
2557
2558 platform_set_drvdata(pdev, ndev);
2559 priv = netdev_priv(ndev);
Ivan Khoronzhuk649a1682016-08-10 02:22:37 +03002560 priv->cpsw = cpsw;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002561 priv->ndev = ndev;
2562 priv->dev = &ndev->dev;
2563 priv->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002564 cpsw->rx_packet_max = max(rx_packet_max, 128);
2565 cpsw->cpts = devm_kzalloc(&pdev->dev, sizeof(struct cpts), GFP_KERNEL);
2566 if (!cpsw->cpts) {
George Cherian88c99ff2014-05-12 10:21:19 +05302567 dev_err(&pdev->dev, "error allocating cpts\n");
Markus Pargmann4d507df2014-09-29 08:53:14 +02002568 ret = -ENOMEM;
Mugunthan V N9232b162013-02-11 09:52:19 +00002569 goto clean_ndev_ret;
2570 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00002571
Mugunthan V N1d147cc2015-09-07 15:16:44 +05302572 mode = devm_gpiod_get_array_optional(&pdev->dev, "mode", GPIOD_OUT_LOW);
2573 if (IS_ERR(mode)) {
2574 ret = PTR_ERR(mode);
2575 dev_err(&pdev->dev, "gpio request failed, ret %d\n", ret);
2576 goto clean_ndev_ret;
2577 }
2578
Vaibhav Hiremath1fb19aa2012-11-14 09:07:55 +00002579 /*
2580 * This may be required here for child devices.
2581 */
2582 pm_runtime_enable(&pdev->dev);
2583
Mugunthan V N739683b2013-06-06 23:45:14 +05302584 /* Select default pin state */
2585 pinctrl_pm_select_default_state(&pdev->dev);
2586
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002587 if (cpsw_probe_dt(&cpsw->data, pdev)) {
George Cherian88c99ff2014-05-12 10:21:19 +05302588 dev_err(&pdev->dev, "cpsw: platform data missing\n");
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002589 ret = -ENODEV;
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302590 goto clean_runtime_disable_ret;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002591 }
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002592 data = &cpsw->data;
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03002593 cpsw->rx_ch_num = 1;
2594 cpsw->tx_ch_num = 1;
Mugunthan V N2eb32b02012-07-30 10:17:14 +00002595
Mugunthan V Ndf828592012-03-18 20:17:54 +00002596 if (is_valid_ether_addr(data->slave_data[0].mac_addr)) {
2597 memcpy(priv->mac_addr, data->slave_data[0].mac_addr, ETH_ALEN);
George Cherian88c99ff2014-05-12 10:21:19 +05302598 dev_info(&pdev->dev, "Detected MACID = %pM\n", priv->mac_addr);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002599 } else {
Joe Perches7efd26d2012-07-12 19:33:06 +00002600 eth_random_addr(priv->mac_addr);
George Cherian88c99ff2014-05-12 10:21:19 +05302601 dev_info(&pdev->dev, "Random MACID = %pM\n", priv->mac_addr);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002602 }
2603
2604 memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
2605
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002606 cpsw->slaves = devm_kzalloc(&pdev->dev,
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302607 sizeof(struct cpsw_slave) * data->slaves,
2608 GFP_KERNEL);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002609 if (!cpsw->slaves) {
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302610 ret = -ENOMEM;
2611 goto clean_runtime_disable_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002612 }
2613 for (i = 0; i < data->slaves; i++)
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002614 cpsw->slaves[i].slave_num = i;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002615
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002616 cpsw->slaves[0].ndev = ndev;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002617 priv->emac_port = 0;
2618
Ivan Khoronzhukef4183a2016-08-10 02:22:35 +03002619 clk = devm_clk_get(&pdev->dev, "fck");
2620 if (IS_ERR(clk)) {
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302621 dev_err(priv->dev, "fck is not found\n");
Mugunthan V Nf150bd72012-07-17 08:09:50 +00002622 ret = -ENODEV;
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302623 goto clean_runtime_disable_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002624 }
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002625 cpsw->bus_freq_mhz = clk_get_rate(clk) / 1000000;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002626
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302627 ss_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2628 ss_regs = devm_ioremap_resource(&pdev->dev, ss_res);
2629 if (IS_ERR(ss_regs)) {
2630 ret = PTR_ERR(ss_regs);
2631 goto clean_runtime_disable_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002632 }
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03002633 cpsw->regs = ss_regs;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002634
Mugunthan V Nf280e892013-12-11 22:09:05 -06002635 /* Need to enable clocks with runtime PM api to access module
2636 * registers
2637 */
Grygorii Strashko108a6532016-06-24 21:23:42 +03002638 ret = pm_runtime_get_sync(&pdev->dev);
2639 if (ret < 0) {
2640 pm_runtime_put_noidle(&pdev->dev);
2641 goto clean_runtime_disable_ret;
2642 }
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002643 cpsw->version = readl(&cpsw->regs->id_ver);
Mugunthan V Nf280e892013-12-11 22:09:05 -06002644 pm_runtime_put_sync(&pdev->dev);
2645
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302646 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03002647 cpsw->wr_regs = devm_ioremap_resource(&pdev->dev, res);
2648 if (IS_ERR(cpsw->wr_regs)) {
2649 ret = PTR_ERR(cpsw->wr_regs);
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302650 goto clean_runtime_disable_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002651 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00002652
2653 memset(&dma_params, 0, sizeof(dma_params));
Richard Cochran549985e2012-11-14 09:07:56 +00002654 memset(&ale_params, 0, sizeof(ale_params));
2655
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002656 switch (cpsw->version) {
Richard Cochran549985e2012-11-14 09:07:56 +00002657 case CPSW_VERSION_1:
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03002658 cpsw->host_port_regs = ss_regs + CPSW1_HOST_PORT_OFFSET;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002659 cpsw->cpts->reg = ss_regs + CPSW1_CPTS_OFFSET;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03002660 cpsw->hw_stats = ss_regs + CPSW1_HW_STATS;
Richard Cochran549985e2012-11-14 09:07:56 +00002661 dma_params.dmaregs = ss_regs + CPSW1_CPDMA_OFFSET;
2662 dma_params.txhdp = ss_regs + CPSW1_STATERAM_OFFSET;
2663 ale_params.ale_regs = ss_regs + CPSW1_ALE_OFFSET;
2664 slave_offset = CPSW1_SLAVE_OFFSET;
2665 slave_size = CPSW1_SLAVE_SIZE;
2666 sliver_offset = CPSW1_SLIVER_OFFSET;
2667 dma_params.desc_mem_phys = 0;
2668 break;
2669 case CPSW_VERSION_2:
Mugunthan V Nc193f362013-08-05 17:30:05 +05302670 case CPSW_VERSION_3:
Mugunthan V N926489b2013-08-12 17:11:15 +05302671 case CPSW_VERSION_4:
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03002672 cpsw->host_port_regs = ss_regs + CPSW2_HOST_PORT_OFFSET;
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002673 cpsw->cpts->reg = ss_regs + CPSW2_CPTS_OFFSET;
Ivan Khoronzhuk5d8d0d42016-08-10 02:22:39 +03002674 cpsw->hw_stats = ss_regs + CPSW2_HW_STATS;
Richard Cochran549985e2012-11-14 09:07:56 +00002675 dma_params.dmaregs = ss_regs + CPSW2_CPDMA_OFFSET;
2676 dma_params.txhdp = ss_regs + CPSW2_STATERAM_OFFSET;
2677 ale_params.ale_regs = ss_regs + CPSW2_ALE_OFFSET;
2678 slave_offset = CPSW2_SLAVE_OFFSET;
2679 slave_size = CPSW2_SLAVE_SIZE;
2680 sliver_offset = CPSW2_SLIVER_OFFSET;
2681 dma_params.desc_mem_phys =
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302682 (u32 __force) ss_res->start + CPSW2_BD_OFFSET;
Richard Cochran549985e2012-11-14 09:07:56 +00002683 break;
2684 default:
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002685 dev_err(priv->dev, "unknown version 0x%08x\n", cpsw->version);
Richard Cochran549985e2012-11-14 09:07:56 +00002686 ret = -ENODEV;
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302687 goto clean_runtime_disable_ret;
Richard Cochran549985e2012-11-14 09:07:56 +00002688 }
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002689 for (i = 0; i < cpsw->data.slaves; i++) {
2690 struct cpsw_slave *slave = &cpsw->slaves[i];
2691
2692 cpsw_slave_init(slave, cpsw, slave_offset, sliver_offset);
Richard Cochran549985e2012-11-14 09:07:56 +00002693 slave_offset += slave_size;
2694 sliver_offset += SLIVER_SIZE;
2695 }
2696
Mugunthan V Ndf828592012-03-18 20:17:54 +00002697 dma_params.dev = &pdev->dev;
Richard Cochran549985e2012-11-14 09:07:56 +00002698 dma_params.rxthresh = dma_params.dmaregs + CPDMA_RXTHRESH;
2699 dma_params.rxfree = dma_params.dmaregs + CPDMA_RXFREE;
2700 dma_params.rxhdp = dma_params.txhdp + CPDMA_RXHDP;
2701 dma_params.txcp = dma_params.txhdp + CPDMA_TXCP;
2702 dma_params.rxcp = dma_params.txhdp + CPDMA_RXCP;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002703
2704 dma_params.num_chan = data->channels;
2705 dma_params.has_soft_reset = true;
2706 dma_params.min_packet_size = CPSW_MIN_PACKET_SIZE;
2707 dma_params.desc_mem_size = data->bd_ram_size;
2708 dma_params.desc_align = 16;
2709 dma_params.has_ext_regs = true;
Richard Cochran549985e2012-11-14 09:07:56 +00002710 dma_params.desc_hw_addr = dma_params.desc_mem_phys;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002711
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03002712 cpsw->dma = cpdma_ctlr_create(&dma_params);
2713 if (!cpsw->dma) {
Mugunthan V Ndf828592012-03-18 20:17:54 +00002714 dev_err(priv->dev, "error initializing dma\n");
2715 ret = -ENOMEM;
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302716 goto clean_runtime_disable_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002717 }
2718
Ivan Khoronzhuk925d65e2016-08-22 21:18:27 +03002719 cpsw->txch[0] = cpdma_chan_create(cpsw->dma, 0, cpsw_tx_handler, 0);
2720 cpsw->rxch[0] = cpdma_chan_create(cpsw->dma, 0, cpsw_rx_handler, 1);
Ivan Khoronzhuke05107e2016-08-22 21:18:26 +03002721 if (WARN_ON(!cpsw->rxch[0] || !cpsw->txch[0])) {
Mugunthan V Ndf828592012-03-18 20:17:54 +00002722 dev_err(priv->dev, "error initializing dma channels\n");
2723 ret = -ENOMEM;
2724 goto clean_dma_ret;
2725 }
2726
Mugunthan V Ndf828592012-03-18 20:17:54 +00002727 ale_params.dev = &ndev->dev;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002728 ale_params.ale_ageout = ale_ageout;
2729 ale_params.ale_entries = data->ale_entries;
2730 ale_params.ale_ports = data->slaves;
2731
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002732 cpsw->ale = cpsw_ale_create(&ale_params);
2733 if (!cpsw->ale) {
Mugunthan V Ndf828592012-03-18 20:17:54 +00002734 dev_err(priv->dev, "error initializing ale engine\n");
2735 ret = -ENODEV;
2736 goto clean_dma_ret;
2737 }
2738
Felipe Balbic03abd82015-01-16 10:11:12 -06002739 ndev->irq = platform_get_irq(pdev, 1);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002740 if (ndev->irq < 0) {
2741 dev_err(priv->dev, "error getting irq resource\n");
Julia Lawallc1e33342015-12-26 20:12:13 +01002742 ret = ndev->irq;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002743 goto clean_ale_ret;
2744 }
2745
Mugunthan V N7da11602015-08-12 15:22:53 +05302746 of_id = of_match_device(cpsw_of_mtable, &pdev->dev);
2747 if (of_id) {
2748 pdev->id_entry = of_id->data;
2749 if (pdev->id_entry->driver_data)
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03002750 cpsw->quirk_irq = true;
Mugunthan V N7da11602015-08-12 15:22:53 +05302751 }
2752
Felipe Balbic03abd82015-01-16 10:11:12 -06002753 /* Grab RX and TX IRQs. Note that we also have RX_THRESHOLD and
2754 * MISC IRQs which are always kept disabled with this driver so
2755 * we will not request them.
2756 *
2757 * If anyone wants to implement support for those, make sure to
2758 * first request and append them to irqs_table array.
2759 */
Daniel Mackc2b32e52014-09-04 09:00:23 +02002760
Felipe Balbic03abd82015-01-16 10:11:12 -06002761 /* RX IRQ */
Felipe Balbi5087b912015-01-16 10:11:11 -06002762 irq = platform_get_irq(pdev, 1);
Julia Lawallc1e33342015-12-26 20:12:13 +01002763 if (irq < 0) {
2764 ret = irq;
Felipe Balbi5087b912015-01-16 10:11:11 -06002765 goto clean_ale_ret;
Julia Lawallc1e33342015-12-26 20:12:13 +01002766 }
Felipe Balbi5087b912015-01-16 10:11:11 -06002767
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03002768 cpsw->irqs_table[0] = irq;
Felipe Balbic03abd82015-01-16 10:11:12 -06002769 ret = devm_request_irq(&pdev->dev, irq, cpsw_rx_interrupt,
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03002770 0, dev_name(&pdev->dev), cpsw);
Felipe Balbi5087b912015-01-16 10:11:11 -06002771 if (ret < 0) {
2772 dev_err(priv->dev, "error attaching irq (%d)\n", ret);
2773 goto clean_ale_ret;
2774 }
2775
Felipe Balbic03abd82015-01-16 10:11:12 -06002776 /* TX IRQ */
Felipe Balbi5087b912015-01-16 10:11:11 -06002777 irq = platform_get_irq(pdev, 2);
Julia Lawallc1e33342015-12-26 20:12:13 +01002778 if (irq < 0) {
2779 ret = irq;
Felipe Balbi5087b912015-01-16 10:11:11 -06002780 goto clean_ale_ret;
Julia Lawallc1e33342015-12-26 20:12:13 +01002781 }
Felipe Balbi5087b912015-01-16 10:11:11 -06002782
Ivan Khoronzhuke38b5a32016-08-10 02:22:41 +03002783 cpsw->irqs_table[1] = irq;
Felipe Balbic03abd82015-01-16 10:11:12 -06002784 ret = devm_request_irq(&pdev->dev, irq, cpsw_tx_interrupt,
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03002785 0, dev_name(&pdev->dev), cpsw);
Felipe Balbi5087b912015-01-16 10:11:11 -06002786 if (ret < 0) {
2787 dev_err(priv->dev, "error attaching irq (%d)\n", ret);
2788 goto clean_ale_ret;
2789 }
Daniel Mackc2b32e52014-09-04 09:00:23 +02002790
Patrick McHardyf6469682013-04-19 02:04:27 +00002791 ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002792
2793 ndev->netdev_ops = &cpsw_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00002794 ndev->ethtool_ops = &cpsw_ethtool_ops;
Ivan Khoronzhukdbc4ec52016-08-10 02:22:43 +03002795 netif_napi_add(ndev, &cpsw->napi_rx, cpsw_rx_poll, CPSW_POLL_WEIGHT);
2796 netif_tx_napi_add(ndev, &cpsw->napi_tx, cpsw_tx_poll, CPSW_POLL_WEIGHT);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002797
2798 /* register the network device */
2799 SET_NETDEV_DEV(ndev, &pdev->dev);
2800 ret = register_netdev(ndev);
2801 if (ret) {
2802 dev_err(priv->dev, "error registering net device\n");
2803 ret = -ENODEV;
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302804 goto clean_ale_ret;
Mugunthan V Ndf828592012-03-18 20:17:54 +00002805 }
2806
Olof Johansson1a3b5052013-12-11 15:58:07 -08002807 cpsw_notice(priv, probe, "initialized device (regs %pa, irq %d)\n",
2808 &ss_res->start, ndev->irq);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002809
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002810 if (cpsw->data.dual_emac) {
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002811 ret = cpsw_probe_dual_emac(priv);
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002812 if (ret) {
2813 cpsw_err(priv, probe, "error probe slave 2 emac interface\n");
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302814 goto clean_ale_ret;
Mugunthan V Nd9ba8f92013-02-11 09:52:20 +00002815 }
2816 }
2817
Mugunthan V Ndf828592012-03-18 20:17:54 +00002818 return 0;
2819
Mugunthan V Ndf828592012-03-18 20:17:54 +00002820clean_ale_ret:
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002821 cpsw_ale_destroy(cpsw->ale);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002822clean_dma_ret:
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03002823 cpdma_ctlr_destroy(cpsw->dma);
Daniel Mackaa1a15e2013-09-21 00:50:38 +05302824clean_runtime_disable_ret:
Mugunthan V Nf150bd72012-07-17 08:09:50 +00002825 pm_runtime_disable(&pdev->dev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002826clean_ndev_ret:
Sebastian Siewiord1bd9ac2013-04-24 08:48:23 +00002827 free_netdev(priv->ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002828 return ret;
2829}
2830
Bill Pemberton663e12e2012-12-03 09:23:45 -05002831static int cpsw_remove(struct platform_device *pdev)
Mugunthan V Ndf828592012-03-18 20:17:54 +00002832{
2833 struct net_device *ndev = platform_get_drvdata(pdev);
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002834 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Grygorii Strashko8a0b6dc2016-07-28 20:50:35 +03002835 int ret;
2836
2837 ret = pm_runtime_get_sync(&pdev->dev);
2838 if (ret < 0) {
2839 pm_runtime_put_noidle(&pdev->dev);
2840 return ret;
2841 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00002842
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002843 if (cpsw->data.dual_emac)
2844 unregister_netdev(cpsw->slaves[1].ndev);
Sebastian Siewiord1bd9ac2013-04-24 08:48:23 +00002845 unregister_netdev(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002846
Ivan Khoronzhuk2a05a622016-08-10 02:22:44 +03002847 cpsw_ale_destroy(cpsw->ale);
Ivan Khoronzhuk2c836bd2016-08-10 02:22:40 +03002848 cpdma_ctlr_destroy(cpsw->dma);
Grygorii Strashko3bf2cb32016-07-28 20:50:36 +03002849 of_platform_depopulate(&pdev->dev);
Grygorii Strashko8a0b6dc2016-07-28 20:50:35 +03002850 pm_runtime_put_sync(&pdev->dev);
2851 pm_runtime_disable(&pdev->dev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002852 if (cpsw->data.dual_emac)
2853 free_netdev(cpsw->slaves[1].ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002854 free_netdev(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002855 return 0;
2856}
2857
Grygorii Strashko8963a502015-02-27 13:19:45 +02002858#ifdef CONFIG_PM_SLEEP
Mugunthan V Ndf828592012-03-18 20:17:54 +00002859static int cpsw_suspend(struct device *dev)
2860{
2861 struct platform_device *pdev = to_platform_device(dev);
2862 struct net_device *ndev = platform_get_drvdata(pdev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002863 struct cpsw_common *cpsw = ndev_to_cpsw(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002864
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002865 if (cpsw->data.dual_emac) {
Mugunthan V N618073e2014-09-11 22:52:38 +05302866 int i;
Daniel Mack1e7a2e22013-11-15 08:29:16 +01002867
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002868 for (i = 0; i < cpsw->data.slaves; i++) {
2869 if (netif_running(cpsw->slaves[i].ndev))
2870 cpsw_ndo_stop(cpsw->slaves[i].ndev);
Mugunthan V N618073e2014-09-11 22:52:38 +05302871 }
2872 } else {
2873 if (netif_running(ndev))
2874 cpsw_ndo_stop(ndev);
Mugunthan V N618073e2014-09-11 22:52:38 +05302875 }
Daniel Mack1e7a2e22013-11-15 08:29:16 +01002876
Mugunthan V N739683b2013-06-06 23:45:14 +05302877 /* Select sleep pin state */
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002878 pinctrl_pm_select_sleep_state(dev);
Mugunthan V N739683b2013-06-06 23:45:14 +05302879
Mugunthan V Ndf828592012-03-18 20:17:54 +00002880 return 0;
2881}
2882
2883static int cpsw_resume(struct device *dev)
2884{
2885 struct platform_device *pdev = to_platform_device(dev);
2886 struct net_device *ndev = platform_get_drvdata(pdev);
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002887 struct cpsw_common *cpsw = netdev_priv(ndev);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002888
Mugunthan V N739683b2013-06-06 23:45:14 +05302889 /* Select default pin state */
Ivan Khoronzhuk56e31bd2016-08-10 02:22:38 +03002890 pinctrl_pm_select_default_state(dev);
Mugunthan V N739683b2013-06-06 23:45:14 +05302891
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002892 if (cpsw->data.dual_emac) {
Mugunthan V N618073e2014-09-11 22:52:38 +05302893 int i;
2894
Ivan Khoronzhuk606f3992016-08-10 02:22:42 +03002895 for (i = 0; i < cpsw->data.slaves; i++) {
2896 if (netif_running(cpsw->slaves[i].ndev))
2897 cpsw_ndo_open(cpsw->slaves[i].ndev);
Mugunthan V N618073e2014-09-11 22:52:38 +05302898 }
2899 } else {
2900 if (netif_running(ndev))
2901 cpsw_ndo_open(ndev);
2902 }
Mugunthan V Ndf828592012-03-18 20:17:54 +00002903 return 0;
2904}
Grygorii Strashko8963a502015-02-27 13:19:45 +02002905#endif
Mugunthan V Ndf828592012-03-18 20:17:54 +00002906
Grygorii Strashko8963a502015-02-27 13:19:45 +02002907static SIMPLE_DEV_PM_OPS(cpsw_pm_ops, cpsw_suspend, cpsw_resume);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002908
2909static struct platform_driver cpsw_driver = {
2910 .driver = {
2911 .name = "cpsw",
Mugunthan V Ndf828592012-03-18 20:17:54 +00002912 .pm = &cpsw_pm_ops,
Sachin Kamat1e5c76d2013-09-30 09:55:12 +05302913 .of_match_table = cpsw_of_mtable,
Mugunthan V Ndf828592012-03-18 20:17:54 +00002914 },
2915 .probe = cpsw_probe,
Bill Pemberton663e12e2012-12-03 09:23:45 -05002916 .remove = cpsw_remove,
Mugunthan V Ndf828592012-03-18 20:17:54 +00002917};
2918
Grygorii Strashko6fb3b6b52015-10-23 14:41:12 +03002919module_platform_driver(cpsw_driver);
Mugunthan V Ndf828592012-03-18 20:17:54 +00002920
2921MODULE_LICENSE("GPL");
2922MODULE_AUTHOR("Cyril Chemparathy <cyril@ti.com>");
2923MODULE_AUTHOR("Mugunthan V N <mugunthanvnm@ti.com>");
2924MODULE_DESCRIPTION("TI CPSW Ethernet driver");