blob: 2c4350a1c6296f57dfceee070c94b31eeeaea011 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000024#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000026#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000027#include <linux/firmware.h>
Stanislaw Gruszkaba04c7c2011-02-22 02:00:11 +000028#include <linux/pci-aspm.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040029#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080030#include <linux/ipv6.h>
31#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33#include <asm/io.h>
34#include <asm/irq.h>
35
Francois Romieu865c6522008-05-11 14:51:00 +020036#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#define MODULENAME "r8169"
38#define PFX MODULENAME ": "
39
françois romieubca03d52011-01-03 15:07:31 +000040#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
41#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000042#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
43#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080044#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080045#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
46#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080047#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080048#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080049#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080050#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080051#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000052#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000053#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000054#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080055#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
56#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
57#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
58#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#ifdef RTL8169_DEBUG
61#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020062 if (!(expr)) { \
63 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070064 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020065 }
Joe Perches06fa7352007-10-18 21:15:00 +020066#define dprintk(fmt, args...) \
67 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#else
69#define assert(expr) do {} while (0)
70#define dprintk(fmt, args...) do {} while (0)
71#endif /* RTL8169_DEBUG */
72
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020073#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070074 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020075
Julien Ducourthial477206a2012-05-09 00:00:06 +020076#define TX_SLOTS_AVAIL(tp) \
77 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
78
79/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
80#define TX_FRAGS_READY_FOR(tp,nr_frags) \
81 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Linus Torvalds1da177e2005-04-16 15:20:36 -070083/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
84 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050085static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Francois Romieu9c14cea2008-07-05 00:21:15 +020087#define MAX_READ_REQUEST_SHIFT 12
Michal Schmidtaee77e42012-09-09 13:55:26 +000088#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070089#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
90
91#define R8169_REGS_SIZE 256
92#define R8169_NAPI_WEIGHT 64
93#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000094#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
96#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
97
98#define RTL8169_TX_TIMEOUT (6*HZ)
99#define RTL8169_PHY_TIMEOUT (10*HZ)
100
101/* write/read MMIO register */
102#define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
103#define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
104#define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
105#define RTL_R8(reg) readb (ioaddr + (reg))
106#define RTL_R16(reg) readw (ioaddr + (reg))
Junchang Wang06f555f2010-05-30 02:26:07 +0000107#define RTL_R32(reg) readl (ioaddr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
109enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +0200110 RTL_GIGA_MAC_VER_01 = 0,
111 RTL_GIGA_MAC_VER_02,
112 RTL_GIGA_MAC_VER_03,
113 RTL_GIGA_MAC_VER_04,
114 RTL_GIGA_MAC_VER_05,
115 RTL_GIGA_MAC_VER_06,
116 RTL_GIGA_MAC_VER_07,
117 RTL_GIGA_MAC_VER_08,
118 RTL_GIGA_MAC_VER_09,
119 RTL_GIGA_MAC_VER_10,
120 RTL_GIGA_MAC_VER_11,
121 RTL_GIGA_MAC_VER_12,
122 RTL_GIGA_MAC_VER_13,
123 RTL_GIGA_MAC_VER_14,
124 RTL_GIGA_MAC_VER_15,
125 RTL_GIGA_MAC_VER_16,
126 RTL_GIGA_MAC_VER_17,
127 RTL_GIGA_MAC_VER_18,
128 RTL_GIGA_MAC_VER_19,
129 RTL_GIGA_MAC_VER_20,
130 RTL_GIGA_MAC_VER_21,
131 RTL_GIGA_MAC_VER_22,
132 RTL_GIGA_MAC_VER_23,
133 RTL_GIGA_MAC_VER_24,
134 RTL_GIGA_MAC_VER_25,
135 RTL_GIGA_MAC_VER_26,
136 RTL_GIGA_MAC_VER_27,
137 RTL_GIGA_MAC_VER_28,
138 RTL_GIGA_MAC_VER_29,
139 RTL_GIGA_MAC_VER_30,
140 RTL_GIGA_MAC_VER_31,
141 RTL_GIGA_MAC_VER_32,
142 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800143 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800144 RTL_GIGA_MAC_VER_35,
145 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800146 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800147 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800148 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800149 RTL_GIGA_MAC_VER_40,
150 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000151 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000152 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800153 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800154 RTL_GIGA_MAC_VER_45,
155 RTL_GIGA_MAC_VER_46,
156 RTL_GIGA_MAC_VER_47,
157 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800158 RTL_GIGA_MAC_VER_49,
159 RTL_GIGA_MAC_VER_50,
160 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200161 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162};
163
Francois Romieu2b7b4312011-04-18 22:53:24 -0700164enum rtl_tx_desc_version {
165 RTL_TD_0 = 0,
166 RTL_TD_1 = 1,
167};
168
Francois Romieud58d46b2011-05-03 16:38:29 +0200169#define JUMBO_1K ETH_DATA_LEN
170#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
171#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
172#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
173#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
174
175#define _R(NAME,TD,FW,SZ,B) { \
176 .name = NAME, \
177 .txd_version = TD, \
178 .fw_name = FW, \
179 .jumbo_max = SZ, \
180 .jumbo_tx_csum = B \
181}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800183static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 const char *name;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700185 enum rtl_tx_desc_version txd_version;
Francois Romieu85bffe62011-04-27 08:22:39 +0200186 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200187 u16 jumbo_max;
188 bool jumbo_tx_csum;
Francois Romieu85bffe62011-04-27 08:22:39 +0200189} rtl_chip_infos[] = {
190 /* PCI devices. */
191 [RTL_GIGA_MAC_VER_01] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200192 _R("RTL8169", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200193 [RTL_GIGA_MAC_VER_02] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200194 _R("RTL8169s", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200195 [RTL_GIGA_MAC_VER_03] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200196 _R("RTL8110s", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200197 [RTL_GIGA_MAC_VER_04] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200198 _R("RTL8169sb/8110sb", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200199 [RTL_GIGA_MAC_VER_05] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200200 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200201 [RTL_GIGA_MAC_VER_06] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200202 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200203 /* PCI-E devices. */
204 [RTL_GIGA_MAC_VER_07] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200205 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200206 [RTL_GIGA_MAC_VER_08] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200207 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200208 [RTL_GIGA_MAC_VER_09] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200209 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200210 [RTL_GIGA_MAC_VER_10] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200211 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200212 [RTL_GIGA_MAC_VER_11] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200213 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200214 [RTL_GIGA_MAC_VER_12] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200215 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200216 [RTL_GIGA_MAC_VER_13] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200217 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200218 [RTL_GIGA_MAC_VER_14] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200219 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200220 [RTL_GIGA_MAC_VER_15] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200221 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200222 [RTL_GIGA_MAC_VER_16] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200223 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200224 [RTL_GIGA_MAC_VER_17] =
hayeswangf75761b2014-03-11 15:11:59 +0800225 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200226 [RTL_GIGA_MAC_VER_18] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200227 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200228 [RTL_GIGA_MAC_VER_19] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200229 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200230 [RTL_GIGA_MAC_VER_20] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200231 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200232 [RTL_GIGA_MAC_VER_21] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200233 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200234 [RTL_GIGA_MAC_VER_22] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200235 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200236 [RTL_GIGA_MAC_VER_23] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200237 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200238 [RTL_GIGA_MAC_VER_24] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200239 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200240 [RTL_GIGA_MAC_VER_25] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200241 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_1,
242 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200243 [RTL_GIGA_MAC_VER_26] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200244 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_2,
245 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200246 [RTL_GIGA_MAC_VER_27] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200247 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200248 [RTL_GIGA_MAC_VER_28] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200249 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200250 [RTL_GIGA_MAC_VER_29] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200251 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1,
252 JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200253 [RTL_GIGA_MAC_VER_30] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200254 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1,
255 JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200256 [RTL_GIGA_MAC_VER_31] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200257 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200258 [RTL_GIGA_MAC_VER_32] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200259 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_1,
260 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200261 [RTL_GIGA_MAC_VER_33] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200262 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_2,
263 JUMBO_9K, false),
Hayes Wang70090422011-07-06 15:58:06 +0800264 [RTL_GIGA_MAC_VER_34] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200265 _R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3,
266 JUMBO_9K, false),
Hayes Wangc2218922011-09-06 16:55:18 +0800267 [RTL_GIGA_MAC_VER_35] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200268 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_1,
269 JUMBO_9K, false),
Hayes Wangc2218922011-09-06 16:55:18 +0800270 [RTL_GIGA_MAC_VER_36] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200271 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_2,
272 JUMBO_9K, false),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800273 [RTL_GIGA_MAC_VER_37] =
274 _R("RTL8402", RTL_TD_1, FIRMWARE_8402_1,
275 JUMBO_1K, true),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800276 [RTL_GIGA_MAC_VER_38] =
277 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_1,
278 JUMBO_9K, false),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800279 [RTL_GIGA_MAC_VER_39] =
280 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_1,
281 JUMBO_1K, true),
Hayes Wangc5583862012-07-02 17:23:22 +0800282 [RTL_GIGA_MAC_VER_40] =
hayeswangbeb330a2013-04-01 22:23:39 +0000283 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_2,
Hayes Wangc5583862012-07-02 17:23:22 +0800284 JUMBO_9K, false),
285 [RTL_GIGA_MAC_VER_41] =
286 _R("RTL8168g/8111g", RTL_TD_1, NULL, JUMBO_9K, false),
hayeswang57538c42013-04-01 22:23:40 +0000287 [RTL_GIGA_MAC_VER_42] =
288 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_3,
289 JUMBO_9K, false),
hayeswang58152cd2013-04-01 22:23:42 +0000290 [RTL_GIGA_MAC_VER_43] =
291 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_2,
292 JUMBO_1K, true),
hayeswang45dd95c2013-07-08 17:09:01 +0800293 [RTL_GIGA_MAC_VER_44] =
294 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_2,
295 JUMBO_9K, false),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800296 [RTL_GIGA_MAC_VER_45] =
297 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_1,
298 JUMBO_9K, false),
299 [RTL_GIGA_MAC_VER_46] =
300 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_2,
301 JUMBO_9K, false),
302 [RTL_GIGA_MAC_VER_47] =
303 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_1,
304 JUMBO_1K, false),
305 [RTL_GIGA_MAC_VER_48] =
306 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_2,
307 JUMBO_1K, false),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800308 [RTL_GIGA_MAC_VER_49] =
309 _R("RTL8168ep/8111ep", RTL_TD_1, NULL,
310 JUMBO_9K, false),
311 [RTL_GIGA_MAC_VER_50] =
312 _R("RTL8168ep/8111ep", RTL_TD_1, NULL,
313 JUMBO_9K, false),
314 [RTL_GIGA_MAC_VER_51] =
315 _R("RTL8168ep/8111ep", RTL_TD_1, NULL,
316 JUMBO_9K, false),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317};
318#undef _R
319
Francois Romieubcf0bf92006-07-26 23:14:13 +0200320enum cfg_version {
321 RTL_CFG_0 = 0x00,
322 RTL_CFG_1,
323 RTL_CFG_2
324};
325
Benoit Taine9baa3c32014-08-08 15:56:03 +0200326static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200327 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200328 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Chun-Hao Lin82338e92016-12-27 16:29:43 +0800329 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8161), 0, 0, RTL_CFG_1 },
Francois Romieud81bf552006-09-20 21:31:20 +0200330 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100331 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200332 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200333 { PCI_VENDOR_ID_DLINK, 0x4300,
334 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200335 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000336 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200337 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200338 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
339 { PCI_VENDOR_ID_LINKSYS, 0x1032,
340 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100341 { 0x0001, 0x8168,
342 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 {0,},
344};
345
346MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
347
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000348static int rx_buf_sz = 16383;
Ard Biesheuvel27896c82016-05-14 22:40:15 +0200349static int use_dac = -1;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200350static struct {
351 u32 msg_enable;
352} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
Francois Romieu07d3f512007-02-21 22:40:46 +0100354enum rtl_registers {
355 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100356 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100357 MAR0 = 8, /* Multicast filter. */
358 CounterAddrLow = 0x10,
359 CounterAddrHigh = 0x14,
360 TxDescStartAddrLow = 0x20,
361 TxDescStartAddrHigh = 0x24,
362 TxHDescStartAddrLow = 0x28,
363 TxHDescStartAddrHigh = 0x2c,
364 FLASH = 0x30,
365 ERSR = 0x36,
366 ChipCmd = 0x37,
367 TxPoll = 0x38,
368 IntrMask = 0x3c,
369 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700370
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800371 TxConfig = 0x40,
372#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
373#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
374
375 RxConfig = 0x44,
376#define RX128_INT_EN (1 << 15) /* 8111c and later */
377#define RX_MULTI_EN (1 << 14) /* 8111c only */
378#define RXCFG_FIFO_SHIFT 13
379 /* No threshold before first PCI xfer */
380#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000381#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800382#define RXCFG_DMA_SHIFT 8
383 /* Unlimited maximum PCI burst. */
384#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700385
Francois Romieu07d3f512007-02-21 22:40:46 +0100386 RxMissed = 0x4c,
387 Cfg9346 = 0x50,
388 Config0 = 0x51,
389 Config1 = 0x52,
390 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200391#define PME_SIGNAL (1 << 5) /* 8168c and later */
392
Francois Romieu07d3f512007-02-21 22:40:46 +0100393 Config3 = 0x54,
394 Config4 = 0x55,
395 Config5 = 0x56,
396 MultiIntr = 0x5c,
397 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100398 PHYstatus = 0x6c,
399 RxMaxSize = 0xda,
400 CPlusCmd = 0xe0,
401 IntrMitigate = 0xe2,
402 RxDescAddrLow = 0xe4,
403 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000404 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
405
406#define NoEarlyTx 0x3f /* Max value : no early transmit. */
407
408 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
409
410#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800411#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000412
Francois Romieu07d3f512007-02-21 22:40:46 +0100413 FuncEvent = 0xf0,
414 FuncEventMask = 0xf4,
415 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800416 IBCR0 = 0xf8,
417 IBCR2 = 0xf9,
418 IBIMR0 = 0xfa,
419 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100420 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421};
422
Francois Romieuf162a5d2008-06-01 22:37:49 +0200423enum rtl8110_registers {
424 TBICSR = 0x64,
425 TBI_ANAR = 0x68,
426 TBI_LPAR = 0x6a,
427};
428
429enum rtl8168_8101_registers {
430 CSIDR = 0x64,
431 CSIAR = 0x68,
432#define CSIAR_FLAG 0x80000000
433#define CSIAR_WRITE_CMD 0x80000000
434#define CSIAR_BYTE_ENABLE 0x0f
435#define CSIAR_BYTE_ENABLE_SHIFT 12
436#define CSIAR_ADDR_MASK 0x0fff
Hayes Wang7e18dca2012-03-30 14:33:02 +0800437#define CSIAR_FUNC_CARD 0x00000000
438#define CSIAR_FUNC_SDIO 0x00010000
439#define CSIAR_FUNC_NIC 0x00020000
hayeswang45dd95c2013-07-08 17:09:01 +0800440#define CSIAR_FUNC_NIC2 0x00010000
françois romieu065c27c2011-01-03 15:08:12 +0000441 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200442 EPHYAR = 0x80,
443#define EPHYAR_FLAG 0x80000000
444#define EPHYAR_WRITE_CMD 0x80000000
445#define EPHYAR_REG_MASK 0x1f
446#define EPHYAR_REG_SHIFT 16
447#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800448 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800449#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800450#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200451 DBG_REG = 0xd1,
452#define FIX_NAK_1 (1 << 4)
453#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800454 TWSI = 0xd2,
455 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800456#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800457#define TX_EMPTY (1 << 5)
458#define RX_EMPTY (1 << 4)
459#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800460#define EN_NDP (1 << 3)
461#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800462#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000463 EFUSEAR = 0xdc,
464#define EFUSEAR_FLAG 0x80000000
465#define EFUSEAR_WRITE_CMD 0x80000000
466#define EFUSEAR_READ_CMD 0x00000000
467#define EFUSEAR_REG_MASK 0x03ff
468#define EFUSEAR_REG_SHIFT 8
469#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800470 MISC_1 = 0xf2,
471#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200472};
473
françois romieuc0e45c12011-01-03 15:08:04 +0000474enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800475 LED_FREQ = 0x1a,
476 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000477 ERIDR = 0x70,
478 ERIAR = 0x74,
479#define ERIAR_FLAG 0x80000000
480#define ERIAR_WRITE_CMD 0x80000000
481#define ERIAR_READ_CMD 0x00000000
482#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000483#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800484#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
485#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
486#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800487#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800488#define ERIAR_MASK_SHIFT 12
489#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
490#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800491#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800492#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800493#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000494 EPHY_RXER_NUM = 0x7c,
495 OCPDR = 0xb0, /* OCP GPHY access */
496#define OCPDR_WRITE_CMD 0x80000000
497#define OCPDR_READ_CMD 0x00000000
498#define OCPDR_REG_MASK 0x7f
499#define OCPDR_GPHY_REG_SHIFT 16
500#define OCPDR_DATA_MASK 0xffff
501 OCPAR = 0xb4,
502#define OCPAR_FLAG 0x80000000
503#define OCPAR_GPHY_WRITE_CMD 0x8000f060
504#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800505 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000506 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
507 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200508#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800509#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800510#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800511#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800512#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000513};
514
Francois Romieu07d3f512007-02-21 22:40:46 +0100515enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100517 SYSErr = 0x8000,
518 PCSTimeout = 0x4000,
519 SWInt = 0x0100,
520 TxDescUnavail = 0x0080,
521 RxFIFOOver = 0x0040,
522 LinkChg = 0x0020,
523 RxOverflow = 0x0010,
524 TxErr = 0x0008,
525 TxOK = 0x0004,
526 RxErr = 0x0002,
527 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528
529 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400530 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200531 RxFOVF = (1 << 23),
532 RxRWT = (1 << 22),
533 RxRES = (1 << 21),
534 RxRUNT = (1 << 20),
535 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
537 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800538 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100539 CmdReset = 0x10,
540 CmdRxEnb = 0x08,
541 CmdTxEnb = 0x04,
542 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
Francois Romieu275391a2007-02-23 23:50:28 +0100544 /* TXPoll register p.5 */
545 HPQ = 0x80, /* Poll cmd on the high prio queue */
546 NPQ = 0x40, /* Poll cmd on the low prio queue */
547 FSWInt = 0x01, /* Forced software interrupt */
548
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100550 Cfg9346_Lock = 0x00,
551 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
553 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100554 AcceptErr = 0x20,
555 AcceptRunt = 0x10,
556 AcceptBroadcast = 0x08,
557 AcceptMulticast = 0x04,
558 AcceptMyPhys = 0x02,
559 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200560#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 /* TxConfigBits */
563 TxInterFrameGapShift = 24,
564 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
565
Francois Romieu5d06a992006-02-23 00:47:58 +0100566 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200567 LEDS1 = (1 << 7),
568 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200569 Speed_down = (1 << 4),
570 MEMMAP = (1 << 3),
571 IOMAP = (1 << 2),
572 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100573 PMEnable = (1 << 0), /* Power Management Enable */
574
Francois Romieu6dccd162007-02-13 23:38:05 +0100575 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000576 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000577 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100578 PCI_Clock_66MHz = 0x01,
579 PCI_Clock_33MHz = 0x00,
580
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100581 /* Config3 register p.25 */
582 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
583 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200584 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800585 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200586 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100587
Francois Romieud58d46b2011-05-03 16:38:29 +0200588 /* Config4 register */
589 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
590
Francois Romieu5d06a992006-02-23 00:47:58 +0100591 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100592 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
593 MWF = (1 << 5), /* Accept Multicast wakeup frame */
594 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200595 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100596 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100597 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000598 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100599
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 /* TBICSR p.28 */
601 TBIReset = 0x80000000,
602 TBILoopback = 0x40000000,
603 TBINwEnable = 0x20000000,
604 TBINwRestart = 0x10000000,
605 TBILinkOk = 0x02000000,
606 TBINwComplete = 0x01000000,
607
608 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200609 EnableBist = (1 << 15), // 8168 8101
610 Mac_dbgo_oe = (1 << 14), // 8168 8101
611 Normal_mode = (1 << 13), // unused
612 Force_half_dup = (1 << 12), // 8168 8101
613 Force_rxflow_en = (1 << 11), // 8168 8101
614 Force_txflow_en = (1 << 10), // 8168 8101
615 Cxpl_dbg_sel = (1 << 9), // 8168 8101
616 ASF = (1 << 8), // 8168 8101
617 PktCntrDisable = (1 << 7), // 8168 8101
618 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 RxVlan = (1 << 6),
620 RxChkSum = (1 << 5),
621 PCIDAC = (1 << 4),
622 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100623 INTT_0 = 0x0000, // 8168
624 INTT_1 = 0x0001, // 8168
625 INTT_2 = 0x0002, // 8168
626 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627
628 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100629 TBI_Enable = 0x80,
630 TxFlowCtrl = 0x40,
631 RxFlowCtrl = 0x20,
632 _1000bpsF = 0x10,
633 _100bps = 0x08,
634 _10bps = 0x04,
635 LinkStatus = 0x02,
636 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100639 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200640
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200641 /* ResetCounterCommand */
642 CounterReset = 0x1,
643
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200644 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100645 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800646
647 /* magic enable v2 */
648 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649};
650
Francois Romieu2b7b4312011-04-18 22:53:24 -0700651enum rtl_desc_bit {
652 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
654 RingEnd = (1 << 30), /* End of descriptor ring */
655 FirstFrag = (1 << 29), /* First segment of a packet */
656 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700657};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Francois Romieu2b7b4312011-04-18 22:53:24 -0700659/* Generic case. */
660enum rtl_tx_desc_bit {
661 /* First doubleword. */
662 TD_LSO = (1 << 27), /* Large Send Offload */
663#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
Francois Romieu2b7b4312011-04-18 22:53:24 -0700665 /* Second doubleword. */
666 TxVlanTag = (1 << 17), /* Add VLAN tag */
667};
668
669/* 8169, 8168b and 810x except 8102e. */
670enum rtl_tx_desc_bit_0 {
671 /* First doubleword. */
672#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
673 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
674 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
675 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
676};
677
678/* 8102e, 8168c and beyond. */
679enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800680 /* First doubleword. */
681 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800682 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800683#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800684#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800685
Francois Romieu2b7b4312011-04-18 22:53:24 -0700686 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800687#define TCPHO_SHIFT 18
688#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700689#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800690 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
691 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700692 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
693 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
694};
695
Francois Romieu2b7b4312011-04-18 22:53:24 -0700696enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 /* Rx private */
698 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
699 PID0 = (1 << 17), /* Protocol ID bit 2/2 */
700
701#define RxProtoUDP (PID1)
702#define RxProtoTCP (PID0)
703#define RxProtoIP (PID1 | PID0)
704#define RxProtoMask RxProtoIP
705
706 IPFail = (1 << 16), /* IP checksum failed */
707 UDPFail = (1 << 15), /* UDP/IP checksum failed */
708 TCPFail = (1 << 14), /* TCP/IP checksum failed */
709 RxVlanTag = (1 << 16), /* VLAN tag available */
710};
711
712#define RsvdMask 0x3fffc000
713
714struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200715 __le32 opts1;
716 __le32 opts2;
717 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718};
719
720struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200721 __le32 opts1;
722 __le32 opts2;
723 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724};
725
726struct ring_info {
727 struct sk_buff *skb;
728 u32 len;
729 u8 __pad[sizeof(void *) - sizeof(u32)];
730};
731
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200732enum features {
Francois Romieuccdffb92008-07-26 14:26:06 +0200733 RTL_FEATURE_WOL = (1 << 0),
734 RTL_FEATURE_MSI = (1 << 1),
735 RTL_FEATURE_GMII = (1 << 2),
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200736};
737
Ivan Vecera355423d2009-02-06 21:49:57 -0800738struct rtl8169_counters {
739 __le64 tx_packets;
740 __le64 rx_packets;
741 __le64 tx_errors;
742 __le32 rx_errors;
743 __le16 rx_missed;
744 __le16 align_errors;
745 __le32 tx_one_collision;
746 __le32 tx_multi_collision;
747 __le64 rx_unicast;
748 __le64 rx_broadcast;
749 __le32 rx_multicast;
750 __le16 tx_aborted;
751 __le16 tx_underun;
752};
753
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200754struct rtl8169_tc_offsets {
755 bool inited;
756 __le64 tx_errors;
757 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200758 __le16 tx_aborted;
759};
760
Francois Romieuda78dbf2012-01-26 14:18:23 +0100761enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100762 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100763 RTL_FLAG_TASK_SLOW_PENDING,
764 RTL_FLAG_TASK_RESET_PENDING,
765 RTL_FLAG_TASK_PHY_PENDING,
766 RTL_FLAG_MAX
767};
768
Junchang Wang8027aa22012-03-04 23:30:32 +0100769struct rtl8169_stats {
770 u64 packets;
771 u64 bytes;
772 struct u64_stats_sync syncp;
773};
774
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775struct rtl8169_private {
776 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200777 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000778 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700779 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200780 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700781 u16 txd_version;
782 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
784 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100786 struct rtl8169_stats rx_stats;
787 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
789 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
790 dma_addr_t TxPhyAddr;
791 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000792 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 struct timer_list timer;
795 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100796
797 u16 event_slow;
françois romieuc0e45c12011-01-03 15:08:04 +0000798
799 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200800 void (*write)(struct rtl8169_private *, int, int);
801 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000802 } mdio_ops;
803
françois romieu065c27c2011-01-03 15:08:12 +0000804 struct pll_power_ops {
805 void (*down)(struct rtl8169_private *);
806 void (*up)(struct rtl8169_private *);
807 } pll_power_ops;
808
Francois Romieud58d46b2011-05-03 16:38:29 +0200809 struct jumbo_ops {
810 void (*enable)(struct rtl8169_private *);
811 void (*disable)(struct rtl8169_private *);
812 } jumbo_ops;
813
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800814 struct csi_ops {
Francois Romieu52989f02012-07-06 13:37:00 +0200815 void (*write)(struct rtl8169_private *, int, int);
816 u32 (*read)(struct rtl8169_private *, int);
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800817 } csi_ops;
818
Oliver Neukum54405cd2011-01-06 21:55:13 +0100819 int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
Francois Romieuccdffb92008-07-26 14:26:06 +0200820 int (*get_settings)(struct net_device *, struct ethtool_cmd *);
françois romieu4da19632011-01-03 15:07:55 +0000821 void (*phy_reset_enable)(struct rtl8169_private *tp);
Francois Romieu07ce4062007-02-23 23:36:39 +0100822 void (*hw_start)(struct net_device *);
françois romieu4da19632011-01-03 15:07:55 +0000823 unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 unsigned int (*link_ok)(void __iomem *);
Francois Romieu8b4ab282008-11-19 22:05:25 -0800825 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
hayeswang5888d3f2014-07-11 16:25:56 +0800826 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100827
828 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100829 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
830 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100831 struct work_struct work;
832 } wk;
833
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200834 unsigned features;
Francois Romieuccdffb92008-07-26 14:26:06 +0200835
836 struct mii_if_info mii;
Corinna Vinschen42020322015-09-10 10:47:35 +0200837 dma_addr_t counters_phys_addr;
838 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200839 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000840 u32 saved_wolopts;
David S. Miller8decf862011-09-22 03:23:13 -0400841 u32 opts1_mask;
françois romieuf1e02ed2011-01-13 13:07:53 +0000842
Francois Romieub6ffd972011-06-17 17:00:05 +0200843 struct rtl_fw {
844 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200845
846#define RTL_VER_SIZE 32
847
848 char version[RTL_VER_SIZE];
849
850 struct rtl_fw_phy_action {
851 __le32 *code;
852 size_t size;
853 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200854 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300855#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800856
857 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858};
859
Ralf Baechle979b6c12005-06-13 14:30:40 -0700860MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700863MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200864module_param_named(debug, debug.msg_enable, int, 0);
865MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866MODULE_LICENSE("GPL");
867MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000868MODULE_FIRMWARE(FIRMWARE_8168D_1);
869MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000870MODULE_FIRMWARE(FIRMWARE_8168E_1);
871MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400872MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800873MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800874MODULE_FIRMWARE(FIRMWARE_8168F_1);
875MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800876MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800877MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800878MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800879MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000880MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000881MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000882MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800883MODULE_FIRMWARE(FIRMWARE_8168H_1);
884MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200885MODULE_FIRMWARE(FIRMWARE_8107E_1);
886MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887
Francois Romieuda78dbf2012-01-26 14:18:23 +0100888static void rtl_lock_work(struct rtl8169_private *tp)
889{
890 mutex_lock(&tp->wk.mutex);
891}
892
893static void rtl_unlock_work(struct rtl8169_private *tp)
894{
895 mutex_unlock(&tp->wk.mutex);
896}
897
Francois Romieud58d46b2011-05-03 16:38:29 +0200898static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
899{
Jiang Liu7d7903b2012-07-24 17:20:16 +0800900 pcie_capability_clear_and_set_word(pdev, PCI_EXP_DEVCTL,
901 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200902}
903
Francois Romieuffc46952012-07-06 14:19:23 +0200904struct rtl_cond {
905 bool (*check)(struct rtl8169_private *);
906 const char *msg;
907};
908
909static void rtl_udelay(unsigned int d)
910{
911 udelay(d);
912}
913
914static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
915 void (*delay)(unsigned int), unsigned int d, int n,
916 bool high)
917{
918 int i;
919
920 for (i = 0; i < n; i++) {
921 delay(d);
922 if (c->check(tp) == high)
923 return true;
924 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200925 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
926 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200927 return false;
928}
929
930static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
931 const struct rtl_cond *c,
932 unsigned int d, int n)
933{
934 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
935}
936
937static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
938 const struct rtl_cond *c,
939 unsigned int d, int n)
940{
941 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
942}
943
944static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
945 const struct rtl_cond *c,
946 unsigned int d, int n)
947{
948 return rtl_loop_wait(tp, c, msleep, d, n, true);
949}
950
951static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
952 const struct rtl_cond *c,
953 unsigned int d, int n)
954{
955 return rtl_loop_wait(tp, c, msleep, d, n, false);
956}
957
958#define DECLARE_RTL_COND(name) \
959static bool name ## _check(struct rtl8169_private *); \
960 \
961static const struct rtl_cond name = { \
962 .check = name ## _check, \
963 .msg = #name \
964}; \
965 \
966static bool name ## _check(struct rtl8169_private *tp)
967
Hayes Wangc5583862012-07-02 17:23:22 +0800968static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
969{
970 if (reg & 0xffff0001) {
971 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
972 return true;
973 }
974 return false;
975}
976
977DECLARE_RTL_COND(rtl_ocp_gphy_cond)
978{
979 void __iomem *ioaddr = tp->mmio_addr;
980
981 return RTL_R32(GPHY_OCP) & OCPAR_FLAG;
982}
983
984static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
985{
986 void __iomem *ioaddr = tp->mmio_addr;
987
988 if (rtl_ocp_reg_failure(tp, reg))
989 return;
990
991 RTL_W32(GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
992
993 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
994}
995
996static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
997{
998 void __iomem *ioaddr = tp->mmio_addr;
999
1000 if (rtl_ocp_reg_failure(tp, reg))
1001 return 0;
1002
1003 RTL_W32(GPHY_OCP, reg << 15);
1004
1005 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
1006 (RTL_R32(GPHY_OCP) & 0xffff) : ~0;
1007}
1008
Hayes Wangc5583862012-07-02 17:23:22 +08001009static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
1010{
1011 void __iomem *ioaddr = tp->mmio_addr;
1012
1013 if (rtl_ocp_reg_failure(tp, reg))
1014 return;
1015
1016 RTL_W32(OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +08001017}
1018
1019static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
1020{
1021 void __iomem *ioaddr = tp->mmio_addr;
1022
1023 if (rtl_ocp_reg_failure(tp, reg))
1024 return 0;
1025
1026 RTL_W32(OCPDR, reg << 15);
1027
Hayes Wang3a83ad12012-07-11 20:31:56 +08001028 return RTL_R32(OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +08001029}
1030
1031#define OCP_STD_PHY_BASE 0xa400
1032
1033static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
1034{
1035 if (reg == 0x1f) {
1036 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
1037 return;
1038 }
1039
1040 if (tp->ocp_base != OCP_STD_PHY_BASE)
1041 reg -= 0x10;
1042
1043 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
1044}
1045
1046static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
1047{
1048 if (tp->ocp_base != OCP_STD_PHY_BASE)
1049 reg -= 0x10;
1050
1051 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
1052}
1053
hayeswangeee37862013-04-01 22:23:38 +00001054static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
1055{
1056 if (reg == 0x1f) {
1057 tp->ocp_base = value << 4;
1058 return;
1059 }
1060
1061 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
1062}
1063
1064static int mac_mcu_read(struct rtl8169_private *tp, int reg)
1065{
1066 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
1067}
1068
Francois Romieuffc46952012-07-06 14:19:23 +02001069DECLARE_RTL_COND(rtl_phyar_cond)
1070{
1071 void __iomem *ioaddr = tp->mmio_addr;
1072
1073 return RTL_R32(PHYAR) & 0x80000000;
1074}
1075
Francois Romieu24192212012-07-06 20:19:42 +02001076static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077{
Francois Romieu24192212012-07-06 20:19:42 +02001078 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079
Francois Romieu24192212012-07-06 20:19:42 +02001080 RTL_W32(PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081
Francois Romieuffc46952012-07-06 14:19:23 +02001082 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -07001083 /*
Timo Teräs81a95f02010-06-09 17:31:48 -07001084 * According to hardware specs a 20us delay is required after write
1085 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -07001086 */
Timo Teräs81a95f02010-06-09 17:31:48 -07001087 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088}
1089
Francois Romieu24192212012-07-06 20:19:42 +02001090static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091{
Francois Romieu24192212012-07-06 20:19:42 +02001092 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieuffc46952012-07-06 14:19:23 +02001093 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094
Francois Romieu24192212012-07-06 20:19:42 +02001095 RTL_W32(PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096
Francois Romieuffc46952012-07-06 14:19:23 +02001097 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
1098 RTL_R32(PHYAR) & 0xffff : ~0;
1099
Timo Teräs81a95f02010-06-09 17:31:48 -07001100 /*
1101 * According to hardware specs a 20us delay is required after read
1102 * complete indication, but before sending next command.
1103 */
1104 udelay(20);
1105
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106 return value;
1107}
1108
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001109DECLARE_RTL_COND(rtl_ocpar_cond)
1110{
1111 void __iomem *ioaddr = tp->mmio_addr;
1112
1113 return RTL_R32(OCPAR) & OCPAR_FLAG;
1114}
1115
Francois Romieu24192212012-07-06 20:19:42 +02001116static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001117{
Francois Romieu24192212012-07-06 20:19:42 +02001118 void __iomem *ioaddr = tp->mmio_addr;
françois romieuc0e45c12011-01-03 15:08:04 +00001119
Francois Romieu24192212012-07-06 20:19:42 +02001120 RTL_W32(OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
françois romieuc0e45c12011-01-03 15:08:04 +00001121 RTL_W32(OCPAR, OCPAR_GPHY_WRITE_CMD);
1122 RTL_W32(EPHY_RXER_NUM, 0);
1123
Francois Romieuffc46952012-07-06 14:19:23 +02001124 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001125}
1126
Francois Romieu24192212012-07-06 20:19:42 +02001127static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001128{
Francois Romieu24192212012-07-06 20:19:42 +02001129 r8168dp_1_mdio_access(tp, reg,
1130 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001131}
1132
Francois Romieu24192212012-07-06 20:19:42 +02001133static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001134{
Francois Romieu24192212012-07-06 20:19:42 +02001135 void __iomem *ioaddr = tp->mmio_addr;
françois romieuc0e45c12011-01-03 15:08:04 +00001136
Francois Romieu24192212012-07-06 20:19:42 +02001137 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001138
1139 mdelay(1);
1140 RTL_W32(OCPAR, OCPAR_GPHY_READ_CMD);
1141 RTL_W32(EPHY_RXER_NUM, 0);
1142
Francois Romieuffc46952012-07-06 14:19:23 +02001143 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
1144 RTL_R32(OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001145}
1146
françois romieue6de30d2011-01-03 15:08:37 +00001147#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1148
1149static void r8168dp_2_mdio_start(void __iomem *ioaddr)
1150{
1151 RTL_W32(0xd0, RTL_R32(0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
1152}
1153
1154static void r8168dp_2_mdio_stop(void __iomem *ioaddr)
1155{
1156 RTL_W32(0xd0, RTL_R32(0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
1157}
1158
Francois Romieu24192212012-07-06 20:19:42 +02001159static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001160{
Francois Romieu24192212012-07-06 20:19:42 +02001161 void __iomem *ioaddr = tp->mmio_addr;
1162
françois romieue6de30d2011-01-03 15:08:37 +00001163 r8168dp_2_mdio_start(ioaddr);
1164
Francois Romieu24192212012-07-06 20:19:42 +02001165 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001166
1167 r8168dp_2_mdio_stop(ioaddr);
1168}
1169
Francois Romieu24192212012-07-06 20:19:42 +02001170static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001171{
Francois Romieu24192212012-07-06 20:19:42 +02001172 void __iomem *ioaddr = tp->mmio_addr;
françois romieue6de30d2011-01-03 15:08:37 +00001173 int value;
1174
1175 r8168dp_2_mdio_start(ioaddr);
1176
Francois Romieu24192212012-07-06 20:19:42 +02001177 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001178
1179 r8168dp_2_mdio_stop(ioaddr);
1180
1181 return value;
1182}
1183
françois romieu4da19632011-01-03 15:07:55 +00001184static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001185{
Francois Romieu24192212012-07-06 20:19:42 +02001186 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001187}
1188
françois romieu4da19632011-01-03 15:07:55 +00001189static int rtl_readphy(struct rtl8169_private *tp, int location)
1190{
Francois Romieu24192212012-07-06 20:19:42 +02001191 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001192}
1193
1194static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1195{
1196 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1197}
1198
Chun-Hao Lin76564422014-10-01 23:17:17 +08001199static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001200{
1201 int val;
1202
françois romieu4da19632011-01-03 15:07:55 +00001203 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001204 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001205}
1206
Francois Romieuccdffb92008-07-26 14:26:06 +02001207static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
1208 int val)
1209{
1210 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001211
françois romieu4da19632011-01-03 15:07:55 +00001212 rtl_writephy(tp, location, val);
Francois Romieuccdffb92008-07-26 14:26:06 +02001213}
1214
1215static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
1216{
1217 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001218
françois romieu4da19632011-01-03 15:07:55 +00001219 return rtl_readphy(tp, location);
Francois Romieuccdffb92008-07-26 14:26:06 +02001220}
1221
Francois Romieuffc46952012-07-06 14:19:23 +02001222DECLARE_RTL_COND(rtl_ephyar_cond)
1223{
1224 void __iomem *ioaddr = tp->mmio_addr;
1225
1226 return RTL_R32(EPHYAR) & EPHYAR_FLAG;
1227}
1228
Francois Romieufdf6fc02012-07-06 22:40:38 +02001229static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001230{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001231 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieudacf8152008-08-02 20:44:13 +02001232
1233 RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1234 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1235
Francois Romieuffc46952012-07-06 14:19:23 +02001236 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1237
1238 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001239}
1240
Francois Romieufdf6fc02012-07-06 22:40:38 +02001241static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001242{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001243 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieudacf8152008-08-02 20:44:13 +02001244
1245 RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1246
Francois Romieuffc46952012-07-06 14:19:23 +02001247 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1248 RTL_R32(EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001249}
1250
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001251DECLARE_RTL_COND(rtl_eriar_cond)
1252{
1253 void __iomem *ioaddr = tp->mmio_addr;
1254
1255 return RTL_R32(ERIAR) & ERIAR_FLAG;
1256}
1257
Francois Romieufdf6fc02012-07-06 22:40:38 +02001258static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1259 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001260{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001261 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang133ac402011-07-06 15:58:05 +08001262
1263 BUG_ON((addr & 3) || (mask == 0));
1264 RTL_W32(ERIDR, val);
1265 RTL_W32(ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
1266
Francois Romieuffc46952012-07-06 14:19:23 +02001267 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001268}
1269
Francois Romieufdf6fc02012-07-06 22:40:38 +02001270static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001271{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001272 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang133ac402011-07-06 15:58:05 +08001273
1274 RTL_W32(ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
1275
Francois Romieuffc46952012-07-06 14:19:23 +02001276 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1277 RTL_R32(ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001278}
1279
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001280static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001281 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001282{
1283 u32 val;
1284
Francois Romieufdf6fc02012-07-06 22:40:38 +02001285 val = rtl_eri_read(tp, addr, type);
1286 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001287}
1288
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001289static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1290{
1291 void __iomem *ioaddr = tp->mmio_addr;
1292
1293 RTL_W32(OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
1294 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
1295 RTL_R32(OCPDR) : ~0;
1296}
1297
1298static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1299{
1300 return rtl_eri_read(tp, reg, ERIAR_OOB);
1301}
1302
1303static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1304{
1305 switch (tp->mac_version) {
1306 case RTL_GIGA_MAC_VER_27:
1307 case RTL_GIGA_MAC_VER_28:
1308 case RTL_GIGA_MAC_VER_31:
1309 return r8168dp_ocp_read(tp, mask, reg);
1310 case RTL_GIGA_MAC_VER_49:
1311 case RTL_GIGA_MAC_VER_50:
1312 case RTL_GIGA_MAC_VER_51:
1313 return r8168ep_ocp_read(tp, mask, reg);
1314 default:
1315 BUG();
1316 return ~0;
1317 }
1318}
1319
1320static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1321 u32 data)
1322{
1323 void __iomem *ioaddr = tp->mmio_addr;
1324
1325 RTL_W32(OCPDR, data);
1326 RTL_W32(OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
1327 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1328}
1329
1330static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1331 u32 data)
1332{
1333 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1334 data, ERIAR_OOB);
1335}
1336
1337static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
1338{
1339 switch (tp->mac_version) {
1340 case RTL_GIGA_MAC_VER_27:
1341 case RTL_GIGA_MAC_VER_28:
1342 case RTL_GIGA_MAC_VER_31:
1343 r8168dp_ocp_write(tp, mask, reg, data);
1344 break;
1345 case RTL_GIGA_MAC_VER_49:
1346 case RTL_GIGA_MAC_VER_50:
1347 case RTL_GIGA_MAC_VER_51:
1348 r8168ep_ocp_write(tp, mask, reg, data);
1349 break;
1350 default:
1351 BUG();
1352 break;
1353 }
1354}
1355
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001356static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1357{
1358 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1359
1360 ocp_write(tp, 0x1, 0x30, 0x00000001);
1361}
1362
1363#define OOB_CMD_RESET 0x00
1364#define OOB_CMD_DRIVER_START 0x05
1365#define OOB_CMD_DRIVER_STOP 0x06
1366
1367static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1368{
1369 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1370}
1371
1372DECLARE_RTL_COND(rtl_ocp_read_cond)
1373{
1374 u16 reg;
1375
1376 reg = rtl8168_get_ocp_reg(tp);
1377
1378 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1379}
1380
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001381DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1382{
1383 return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1384}
1385
1386DECLARE_RTL_COND(rtl_ocp_tx_cond)
1387{
1388 void __iomem *ioaddr = tp->mmio_addr;
1389
1390 return RTL_R8(IBISR0) & 0x02;
1391}
1392
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001393static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1394{
1395 void __iomem *ioaddr = tp->mmio_addr;
1396
1397 RTL_W8(IBCR2, RTL_R8(IBCR2) & ~0x01);
1398 rtl_msleep_loop_wait_low(tp, &rtl_ocp_tx_cond, 50, 2000);
1399 RTL_W8(IBISR0, RTL_R8(IBISR0) | 0x20);
1400 RTL_W8(IBCR0, RTL_R8(IBCR0) & ~0x01);
1401}
1402
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001403static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001404{
1405 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001406 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1407}
1408
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001409static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1410{
1411 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1412 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1413 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1414}
1415
1416static void rtl8168_driver_start(struct rtl8169_private *tp)
1417{
1418 switch (tp->mac_version) {
1419 case RTL_GIGA_MAC_VER_27:
1420 case RTL_GIGA_MAC_VER_28:
1421 case RTL_GIGA_MAC_VER_31:
1422 rtl8168dp_driver_start(tp);
1423 break;
1424 case RTL_GIGA_MAC_VER_49:
1425 case RTL_GIGA_MAC_VER_50:
1426 case RTL_GIGA_MAC_VER_51:
1427 rtl8168ep_driver_start(tp);
1428 break;
1429 default:
1430 BUG();
1431 break;
1432 }
1433}
1434
1435static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1436{
1437 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1438 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1439}
1440
1441static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1442{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001443 rtl8168ep_stop_cmac(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001444 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1445 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1446 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1447}
1448
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001449static void rtl8168_driver_stop(struct rtl8169_private *tp)
1450{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001451 switch (tp->mac_version) {
1452 case RTL_GIGA_MAC_VER_27:
1453 case RTL_GIGA_MAC_VER_28:
1454 case RTL_GIGA_MAC_VER_31:
1455 rtl8168dp_driver_stop(tp);
1456 break;
1457 case RTL_GIGA_MAC_VER_49:
1458 case RTL_GIGA_MAC_VER_50:
1459 case RTL_GIGA_MAC_VER_51:
1460 rtl8168ep_driver_stop(tp);
1461 break;
1462 default:
1463 BUG();
1464 break;
1465 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001466}
1467
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001468static int r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001469{
1470 u16 reg = rtl8168_get_ocp_reg(tp);
1471
1472 return (ocp_read(tp, 0x0f, reg) & 0x00008000) ? 1 : 0;
1473}
1474
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001475static int r8168ep_check_dash(struct rtl8169_private *tp)
1476{
1477 return (ocp_read(tp, 0x0f, 0x128) & 0x00000001) ? 1 : 0;
1478}
1479
1480static int r8168_check_dash(struct rtl8169_private *tp)
1481{
1482 switch (tp->mac_version) {
1483 case RTL_GIGA_MAC_VER_27:
1484 case RTL_GIGA_MAC_VER_28:
1485 case RTL_GIGA_MAC_VER_31:
1486 return r8168dp_check_dash(tp);
1487 case RTL_GIGA_MAC_VER_49:
1488 case RTL_GIGA_MAC_VER_50:
1489 case RTL_GIGA_MAC_VER_51:
1490 return r8168ep_check_dash(tp);
1491 default:
1492 return 0;
1493 }
1494}
1495
françois romieuc28aa382011-08-02 03:53:43 +00001496struct exgmac_reg {
1497 u16 addr;
1498 u16 mask;
1499 u32 val;
1500};
1501
Francois Romieufdf6fc02012-07-06 22:40:38 +02001502static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001503 const struct exgmac_reg *r, int len)
1504{
1505 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001506 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001507 r++;
1508 }
1509}
1510
Francois Romieuffc46952012-07-06 14:19:23 +02001511DECLARE_RTL_COND(rtl_efusear_cond)
1512{
1513 void __iomem *ioaddr = tp->mmio_addr;
1514
1515 return RTL_R32(EFUSEAR) & EFUSEAR_FLAG;
1516}
1517
Francois Romieufdf6fc02012-07-06 22:40:38 +02001518static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001519{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001520 void __iomem *ioaddr = tp->mmio_addr;
françois romieudaf9df62009-10-07 12:44:20 +00001521
1522 RTL_W32(EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1523
Francois Romieuffc46952012-07-06 14:19:23 +02001524 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1525 RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001526}
1527
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001528static u16 rtl_get_events(struct rtl8169_private *tp)
1529{
1530 void __iomem *ioaddr = tp->mmio_addr;
1531
1532 return RTL_R16(IntrStatus);
1533}
1534
1535static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1536{
1537 void __iomem *ioaddr = tp->mmio_addr;
1538
1539 RTL_W16(IntrStatus, bits);
1540 mmiowb();
1541}
1542
1543static void rtl_irq_disable(struct rtl8169_private *tp)
1544{
1545 void __iomem *ioaddr = tp->mmio_addr;
1546
1547 RTL_W16(IntrMask, 0);
1548 mmiowb();
1549}
1550
Francois Romieu3e990ff2012-01-26 12:50:01 +01001551static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1552{
1553 void __iomem *ioaddr = tp->mmio_addr;
1554
1555 RTL_W16(IntrMask, bits);
1556}
1557
Francois Romieuda78dbf2012-01-26 14:18:23 +01001558#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1559#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1560#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1561
1562static void rtl_irq_enable_all(struct rtl8169_private *tp)
1563{
1564 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1565}
1566
françois romieu811fd302011-12-04 20:30:45 +00001567static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568{
françois romieu811fd302011-12-04 20:30:45 +00001569 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001571 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001572 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
françois romieu811fd302011-12-04 20:30:45 +00001573 RTL_R8(ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574}
1575
françois romieu4da19632011-01-03 15:07:55 +00001576static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577{
françois romieu4da19632011-01-03 15:07:55 +00001578 void __iomem *ioaddr = tp->mmio_addr;
1579
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 return RTL_R32(TBICSR) & TBIReset;
1581}
1582
françois romieu4da19632011-01-03 15:07:55 +00001583static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584{
françois romieu4da19632011-01-03 15:07:55 +00001585 return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586}
1587
1588static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
1589{
1590 return RTL_R32(TBICSR) & TBILinkOk;
1591}
1592
1593static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
1594{
1595 return RTL_R8(PHYstatus) & LinkStatus;
1596}
1597
françois romieu4da19632011-01-03 15:07:55 +00001598static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599{
françois romieu4da19632011-01-03 15:07:55 +00001600 void __iomem *ioaddr = tp->mmio_addr;
1601
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
1603}
1604
françois romieu4da19632011-01-03 15:07:55 +00001605static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606{
1607 unsigned int val;
1608
françois romieu4da19632011-01-03 15:07:55 +00001609 val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
1610 rtl_writephy(tp, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611}
1612
Hayes Wang70090422011-07-06 15:58:06 +08001613static void rtl_link_chg_patch(struct rtl8169_private *tp)
1614{
1615 void __iomem *ioaddr = tp->mmio_addr;
1616 struct net_device *dev = tp->dev;
1617
1618 if (!netif_running(dev))
1619 return;
1620
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001621 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1622 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Hayes Wang70090422011-07-06 15:58:06 +08001623 if (RTL_R8(PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001624 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1625 ERIAR_EXGMAC);
1626 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1627 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001628 } else if (RTL_R8(PHYstatus) & _100bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001629 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1630 ERIAR_EXGMAC);
1631 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1632 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001633 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001634 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1635 ERIAR_EXGMAC);
1636 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1637 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001638 }
1639 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001640 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001641 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001642 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001643 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001644 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1645 tp->mac_version == RTL_GIGA_MAC_VER_36) {
1646 if (RTL_R8(PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001647 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1648 ERIAR_EXGMAC);
1649 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1650 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001651 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001652 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1653 ERIAR_EXGMAC);
1654 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1655 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001656 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001657 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1658 if (RTL_R8(PHYstatus) & _10bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001659 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1660 ERIAR_EXGMAC);
1661 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1662 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001663 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001664 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1665 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001666 }
Hayes Wang70090422011-07-06 15:58:06 +08001667 }
1668}
1669
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001670static void __rtl8169_check_link_status(struct net_device *dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02001671 struct rtl8169_private *tp,
1672 void __iomem *ioaddr, bool pm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 if (tp->link_ok(ioaddr)) {
Hayes Wang70090422011-07-06 15:58:06 +08001675 rtl_link_chg_patch(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001676 /* This is to cancel a scheduled suspend if there's one. */
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001677 if (pm)
1678 pm_request_resume(&tp->pci_dev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679 netif_carrier_on(dev);
Francois Romieu1519e572011-02-03 12:02:36 +01001680 if (net_ratelimit())
1681 netif_info(tp, ifup, dev, "link up\n");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001682 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683 netif_carrier_off(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +00001684 netif_info(tp, ifdown, dev, "link down\n");
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001685 if (pm)
hayeswang10953db2011-11-07 20:44:37 +00001686 pm_schedule_suspend(&tp->pci_dev->dev, 5000);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001687 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688}
1689
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001690static void rtl8169_check_link_status(struct net_device *dev,
1691 struct rtl8169_private *tp,
1692 void __iomem *ioaddr)
1693{
1694 __rtl8169_check_link_status(dev, tp, ioaddr, false);
1695}
1696
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001697#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1698
1699static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1700{
1701 void __iomem *ioaddr = tp->mmio_addr;
1702 u8 options;
1703 u32 wolopts = 0;
1704
1705 options = RTL_R8(Config1);
1706 if (!(options & PMEnable))
1707 return 0;
1708
1709 options = RTL_R8(Config3);
1710 if (options & LinkUp)
1711 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001712 switch (tp->mac_version) {
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001713 case RTL_GIGA_MAC_VER_34:
1714 case RTL_GIGA_MAC_VER_35:
1715 case RTL_GIGA_MAC_VER_36:
1716 case RTL_GIGA_MAC_VER_37:
1717 case RTL_GIGA_MAC_VER_38:
1718 case RTL_GIGA_MAC_VER_40:
1719 case RTL_GIGA_MAC_VER_41:
1720 case RTL_GIGA_MAC_VER_42:
1721 case RTL_GIGA_MAC_VER_43:
1722 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001723 case RTL_GIGA_MAC_VER_45:
1724 case RTL_GIGA_MAC_VER_46:
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001725 case RTL_GIGA_MAC_VER_47:
1726 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001727 case RTL_GIGA_MAC_VER_49:
1728 case RTL_GIGA_MAC_VER_50:
1729 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001730 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1731 wolopts |= WAKE_MAGIC;
1732 break;
1733 default:
1734 if (options & MagicPacket)
1735 wolopts |= WAKE_MAGIC;
1736 break;
1737 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001738
1739 options = RTL_R8(Config5);
1740 if (options & UWF)
1741 wolopts |= WAKE_UCAST;
1742 if (options & BWF)
1743 wolopts |= WAKE_BCAST;
1744 if (options & MWF)
1745 wolopts |= WAKE_MCAST;
1746
1747 return wolopts;
1748}
1749
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001750static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1751{
1752 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001753 struct device *d = &tp->pci_dev->dev;
1754
1755 pm_runtime_get_noresume(d);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001756
Francois Romieuda78dbf2012-01-26 14:18:23 +01001757 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001758
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001759 wol->supported = WAKE_ANY;
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001760 if (pm_runtime_active(d))
1761 wol->wolopts = __rtl8169_get_wol(tp);
1762 else
1763 wol->wolopts = tp->saved_wolopts;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001764
Francois Romieuda78dbf2012-01-26 14:18:23 +01001765 rtl_unlock_work(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001766
1767 pm_runtime_put_noidle(d);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001768}
1769
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001770static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001771{
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001772 void __iomem *ioaddr = tp->mmio_addr;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001773 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001774 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001775 u32 opt;
1776 u16 reg;
1777 u8 mask;
1778 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001779 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001780 { WAKE_UCAST, Config5, UWF },
1781 { WAKE_BCAST, Config5, BWF },
1782 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001783 { WAKE_ANY, Config5, LanWake },
1784 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001785 };
Francois Romieu851e6022012-04-17 11:10:11 +02001786 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001787
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001788 RTL_W8(Cfg9346, Cfg9346_Unlock);
1789
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001790 switch (tp->mac_version) {
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001791 case RTL_GIGA_MAC_VER_34:
1792 case RTL_GIGA_MAC_VER_35:
1793 case RTL_GIGA_MAC_VER_36:
1794 case RTL_GIGA_MAC_VER_37:
1795 case RTL_GIGA_MAC_VER_38:
1796 case RTL_GIGA_MAC_VER_40:
1797 case RTL_GIGA_MAC_VER_41:
1798 case RTL_GIGA_MAC_VER_42:
1799 case RTL_GIGA_MAC_VER_43:
1800 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001801 case RTL_GIGA_MAC_VER_45:
1802 case RTL_GIGA_MAC_VER_46:
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001803 case RTL_GIGA_MAC_VER_47:
1804 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001805 case RTL_GIGA_MAC_VER_49:
1806 case RTL_GIGA_MAC_VER_50:
1807 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001808 tmp = ARRAY_SIZE(cfg) - 1;
1809 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001810 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001811 0x0dc,
1812 ERIAR_MASK_0100,
1813 MagicPacket_v2,
1814 0x0000,
1815 ERIAR_EXGMAC);
1816 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001817 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001818 0x0dc,
1819 ERIAR_MASK_0100,
1820 0x0000,
1821 MagicPacket_v2,
1822 ERIAR_EXGMAC);
1823 break;
1824 default:
1825 tmp = ARRAY_SIZE(cfg);
1826 break;
1827 }
1828
1829 for (i = 0; i < tmp; i++) {
Francois Romieu851e6022012-04-17 11:10:11 +02001830 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001831 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001832 options |= cfg[i].mask;
1833 RTL_W8(cfg[i].reg, options);
1834 }
1835
Francois Romieu851e6022012-04-17 11:10:11 +02001836 switch (tp->mac_version) {
1837 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
1838 options = RTL_R8(Config1) & ~PMEnable;
1839 if (wolopts)
1840 options |= PMEnable;
1841 RTL_W8(Config1, options);
1842 break;
1843 default:
Francois Romieud387b422012-04-17 11:12:01 +02001844 options = RTL_R8(Config2) & ~PME_SIGNAL;
1845 if (wolopts)
1846 options |= PME_SIGNAL;
1847 RTL_W8(Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001848 break;
1849 }
1850
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001851 RTL_W8(Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001852}
1853
1854static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1855{
1856 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001857 struct device *d = &tp->pci_dev->dev;
1858
1859 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001860
Francois Romieuda78dbf2012-01-26 14:18:23 +01001861 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001862
Francois Romieuf23e7fd2007-10-04 22:36:14 +02001863 if (wol->wolopts)
1864 tp->features |= RTL_FEATURE_WOL;
1865 else
1866 tp->features &= ~RTL_FEATURE_WOL;
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001867 if (pm_runtime_active(d))
1868 __rtl8169_set_wol(tp, wol->wolopts);
1869 else
1870 tp->saved_wolopts = wol->wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001871
1872 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001873
françois romieuea809072010-11-08 13:23:58 +00001874 device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
1875
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001876 pm_runtime_put_noidle(d);
1877
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001878 return 0;
1879}
1880
Francois Romieu31bd2042011-04-26 18:58:59 +02001881static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1882{
Francois Romieu85bffe62011-04-27 08:22:39 +02001883 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001884}
1885
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886static void rtl8169_get_drvinfo(struct net_device *dev,
1887 struct ethtool_drvinfo *info)
1888{
1889 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001890 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891
Rick Jones68aad782011-11-07 13:29:27 +00001892 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
1893 strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
1894 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001895 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001896 if (!IS_ERR_OR_NULL(rtl_fw))
1897 strlcpy(info->fw_version, rtl_fw->version,
1898 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899}
1900
1901static int rtl8169_get_regs_len(struct net_device *dev)
1902{
1903 return R8169_REGS_SIZE;
1904}
1905
1906static int rtl8169_set_speed_tbi(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001907 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908{
1909 struct rtl8169_private *tp = netdev_priv(dev);
1910 void __iomem *ioaddr = tp->mmio_addr;
1911 int ret = 0;
1912 u32 reg;
1913
1914 reg = RTL_R32(TBICSR);
1915 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
1916 (duplex == DUPLEX_FULL)) {
1917 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
1918 } else if (autoneg == AUTONEG_ENABLE)
1919 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
1920 else {
Joe Perchesbf82c182010-02-09 11:49:50 +00001921 netif_warn(tp, link, dev,
1922 "incorrect speed setting refused in TBI mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923 ret = -EOPNOTSUPP;
1924 }
1925
1926 return ret;
1927}
1928
1929static int rtl8169_set_speed_xmii(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001930 u8 autoneg, u16 speed, u8 duplex, u32 adv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931{
1932 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu3577aa12009-05-19 10:46:48 +00001933 int giga_ctrl, bmcr;
Oliver Neukum54405cd2011-01-06 21:55:13 +01001934 int rc = -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935
Hayes Wang716b50a2011-02-22 17:26:18 +08001936 rtl_writephy(tp, 0x1f, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937
1938 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +00001939 int auto_nego;
1940
françois romieu4da19632011-01-03 15:07:55 +00001941 auto_nego = rtl_readphy(tp, MII_ADVERTISE);
Oliver Neukum54405cd2011-01-06 21:55:13 +01001942 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
1943 ADVERTISE_100HALF | ADVERTISE_100FULL);
1944
1945 if (adv & ADVERTISED_10baseT_Half)
1946 auto_nego |= ADVERTISE_10HALF;
1947 if (adv & ADVERTISED_10baseT_Full)
1948 auto_nego |= ADVERTISE_10FULL;
1949 if (adv & ADVERTISED_100baseT_Half)
1950 auto_nego |= ADVERTISE_100HALF;
1951 if (adv & ADVERTISED_100baseT_Full)
1952 auto_nego |= ADVERTISE_100FULL;
1953
françois romieu3577aa12009-05-19 10:46:48 +00001954 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1955
françois romieu4da19632011-01-03 15:07:55 +00001956 giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
françois romieu3577aa12009-05-19 10:46:48 +00001957 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1958
1959 /* The 8100e/8101e/8102e do Fast Ethernet only. */
Francois Romieu826e6cb2011-03-11 20:30:24 +01001960 if (tp->mii.supports_gmii) {
Oliver Neukum54405cd2011-01-06 21:55:13 +01001961 if (adv & ADVERTISED_1000baseT_Half)
1962 giga_ctrl |= ADVERTISE_1000HALF;
1963 if (adv & ADVERTISED_1000baseT_Full)
1964 giga_ctrl |= ADVERTISE_1000FULL;
1965 } else if (adv & (ADVERTISED_1000baseT_Half |
1966 ADVERTISED_1000baseT_Full)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00001967 netif_info(tp, link, dev,
1968 "PHY does not support 1000Mbps\n");
Oliver Neukum54405cd2011-01-06 21:55:13 +01001969 goto out;
Francois Romieubcf0bf92006-07-26 23:14:13 +02001970 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971
françois romieu3577aa12009-05-19 10:46:48 +00001972 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +02001973
françois romieu4da19632011-01-03 15:07:55 +00001974 rtl_writephy(tp, MII_ADVERTISE, auto_nego);
1975 rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
françois romieu3577aa12009-05-19 10:46:48 +00001976 } else {
1977 giga_ctrl = 0;
1978
1979 if (speed == SPEED_10)
1980 bmcr = 0;
1981 else if (speed == SPEED_100)
1982 bmcr = BMCR_SPEED100;
1983 else
Oliver Neukum54405cd2011-01-06 21:55:13 +01001984 goto out;
françois romieu3577aa12009-05-19 10:46:48 +00001985
1986 if (duplex == DUPLEX_FULL)
1987 bmcr |= BMCR_FULLDPLX;
Roger So2584fbc2007-07-31 23:52:42 +02001988 }
1989
françois romieu4da19632011-01-03 15:07:55 +00001990 rtl_writephy(tp, MII_BMCR, bmcr);
françois romieu3577aa12009-05-19 10:46:48 +00001991
Francois Romieucecb5fd2011-04-01 10:21:07 +02001992 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
1993 tp->mac_version == RTL_GIGA_MAC_VER_03) {
françois romieu3577aa12009-05-19 10:46:48 +00001994 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
françois romieu4da19632011-01-03 15:07:55 +00001995 rtl_writephy(tp, 0x17, 0x2138);
1996 rtl_writephy(tp, 0x0e, 0x0260);
françois romieu3577aa12009-05-19 10:46:48 +00001997 } else {
françois romieu4da19632011-01-03 15:07:55 +00001998 rtl_writephy(tp, 0x17, 0x2108);
1999 rtl_writephy(tp, 0x0e, 0x0000);
françois romieu3577aa12009-05-19 10:46:48 +00002000 }
2001 }
2002
Oliver Neukum54405cd2011-01-06 21:55:13 +01002003 rc = 0;
2004out:
2005 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006}
2007
2008static int rtl8169_set_speed(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01002009 u8 autoneg, u16 speed, u8 duplex, u32 advertising)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010{
2011 struct rtl8169_private *tp = netdev_priv(dev);
2012 int ret;
2013
Oliver Neukum54405cd2011-01-06 21:55:13 +01002014 ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
Francois Romieu4876cc12011-03-11 21:07:11 +01002015 if (ret < 0)
2016 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017
Francois Romieu4876cc12011-03-11 21:07:11 +01002018 if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
Chun-Hao Linc4556972016-03-11 14:21:14 +08002019 (advertising & ADVERTISED_1000baseT_Full) &&
2020 !pci_is_pcie(tp->pci_dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
Francois Romieu4876cc12011-03-11 21:07:11 +01002022 }
2023out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024 return ret;
2025}
2026
2027static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2028{
2029 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030 int ret;
2031
Francois Romieu4876cc12011-03-11 21:07:11 +01002032 del_timer_sync(&tp->timer);
2033
Francois Romieuda78dbf2012-01-26 14:18:23 +01002034 rtl_lock_work(tp);
Francois Romieucecb5fd2011-04-01 10:21:07 +02002035 ret = rtl8169_set_speed(dev, cmd->autoneg, ethtool_cmd_speed(cmd),
David Decotigny25db0332011-04-27 18:32:39 +00002036 cmd->duplex, cmd->advertising);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002037 rtl_unlock_work(tp);
Francois Romieu5b0384f2006-08-16 16:00:01 +02002038
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039 return ret;
2040}
2041
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002042static netdev_features_t rtl8169_fix_features(struct net_device *dev,
2043 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044{
Francois Romieud58d46b2011-05-03 16:38:29 +02002045 struct rtl8169_private *tp = netdev_priv(dev);
2046
Francois Romieu2b7b4312011-04-18 22:53:24 -07002047 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00002048 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049
Francois Romieud58d46b2011-05-03 16:38:29 +02002050 if (dev->mtu > JUMBO_1K &&
2051 !rtl_chip_infos[tp->mac_version].jumbo_tx_csum)
2052 features &= ~NETIF_F_IP_CSUM;
2053
Michał Mirosław350fb322011-04-08 06:35:56 +00002054 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055}
2056
Francois Romieuda78dbf2012-01-26 14:18:23 +01002057static void __rtl8169_set_features(struct net_device *dev,
2058 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059{
2060 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002061 void __iomem *ioaddr = tp->mmio_addr;
hayeswang929a0312014-09-16 11:40:47 +08002062 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063
hayeswang929a0312014-09-16 11:40:47 +08002064 rx_config = RTL_R32(RxConfig);
2065 if (features & NETIF_F_RXALL)
2066 rx_config |= (AcceptErr | AcceptRunt);
2067 else
2068 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069
hayeswang929a0312014-09-16 11:40:47 +08002070 RTL_W32(RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00002071
hayeswang929a0312014-09-16 11:40:47 +08002072 if (features & NETIF_F_RXCSUM)
2073 tp->cp_cmd |= RxChkSum;
2074 else
2075 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00002076
hayeswang929a0312014-09-16 11:40:47 +08002077 if (features & NETIF_F_HW_VLAN_CTAG_RX)
2078 tp->cp_cmd |= RxVlan;
2079 else
2080 tp->cp_cmd &= ~RxVlan;
2081
2082 tp->cp_cmd |= RTL_R16(CPlusCmd) & ~(RxVlan | RxChkSum);
2083
2084 RTL_W16(CPlusCmd, tp->cp_cmd);
2085 RTL_R16(CPlusCmd);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002086}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087
Francois Romieuda78dbf2012-01-26 14:18:23 +01002088static int rtl8169_set_features(struct net_device *dev,
2089 netdev_features_t features)
2090{
2091 struct rtl8169_private *tp = netdev_priv(dev);
2092
hayeswang929a0312014-09-16 11:40:47 +08002093 features &= NETIF_F_RXALL | NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX;
2094
Francois Romieuda78dbf2012-01-26 14:18:23 +01002095 rtl_lock_work(tp);
Dan Carpenter85911d72014-09-19 13:40:25 +03002096 if (features ^ dev->features)
hayeswang929a0312014-09-16 11:40:47 +08002097 __rtl8169_set_features(dev, features);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002098 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099
2100 return 0;
2101}
2102
Francois Romieuda78dbf2012-01-26 14:18:23 +01002103
Kirill Smelkov810f4892012-11-10 21:11:02 +04002104static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002106 return (skb_vlan_tag_present(skb)) ?
2107 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108}
2109
Francois Romieu7a8fc772011-03-01 17:18:33 +01002110static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111{
2112 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113
Francois Romieu7a8fc772011-03-01 17:18:33 +01002114 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00002115 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116}
2117
Francois Romieuccdffb92008-07-26 14:26:06 +02002118static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119{
2120 struct rtl8169_private *tp = netdev_priv(dev);
2121 void __iomem *ioaddr = tp->mmio_addr;
2122 u32 status;
2123
2124 cmd->supported =
2125 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
2126 cmd->port = PORT_FIBRE;
2127 cmd->transceiver = XCVR_INTERNAL;
2128
2129 status = RTL_R32(TBICSR);
2130 cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
2131 cmd->autoneg = !!(status & TBINwEnable);
2132
David Decotigny70739492011-04-27 18:32:40 +00002133 ethtool_cmd_speed_set(cmd, SPEED_1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134 cmd->duplex = DUPLEX_FULL; /* Always set */
Francois Romieuccdffb92008-07-26 14:26:06 +02002135
2136 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137}
2138
Francois Romieuccdffb92008-07-26 14:26:06 +02002139static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140{
2141 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142
Francois Romieuccdffb92008-07-26 14:26:06 +02002143 return mii_ethtool_gset(&tp->mii, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144}
2145
2146static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2147{
2148 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02002149 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150
Francois Romieuda78dbf2012-01-26 14:18:23 +01002151 rtl_lock_work(tp);
Francois Romieuccdffb92008-07-26 14:26:06 +02002152 rc = tp->get_settings(dev, cmd);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002153 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154
Francois Romieuccdffb92008-07-26 14:26:06 +02002155 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156}
2157
2158static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2159 void *p)
2160{
Francois Romieu5b0384f2006-08-16 16:00:01 +02002161 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02002162 u32 __iomem *data = tp->mmio_addr;
2163 u32 *dw = p;
2164 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165
Francois Romieuda78dbf2012-01-26 14:18:23 +01002166 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02002167 for (i = 0; i < R8169_REGS_SIZE; i += 4)
2168 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002169 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170}
2171
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002172static u32 rtl8169_get_msglevel(struct net_device *dev)
2173{
2174 struct rtl8169_private *tp = netdev_priv(dev);
2175
2176 return tp->msg_enable;
2177}
2178
2179static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
2180{
2181 struct rtl8169_private *tp = netdev_priv(dev);
2182
2183 tp->msg_enable = value;
2184}
2185
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002186static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
2187 "tx_packets",
2188 "rx_packets",
2189 "tx_errors",
2190 "rx_errors",
2191 "rx_missed",
2192 "align_errors",
2193 "tx_single_collisions",
2194 "tx_multi_collisions",
2195 "unicast",
2196 "broadcast",
2197 "multicast",
2198 "tx_aborted",
2199 "tx_underrun",
2200};
2201
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002202static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002203{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002204 switch (sset) {
2205 case ETH_SS_STATS:
2206 return ARRAY_SIZE(rtl8169_gstrings);
2207 default:
2208 return -EOPNOTSUPP;
2209 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002210}
2211
Corinna Vinschen42020322015-09-10 10:47:35 +02002212DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002213{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002214 void __iomem *ioaddr = tp->mmio_addr;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002215
Corinna Vinschen42020322015-09-10 10:47:35 +02002216 return RTL_R32(CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002217}
2218
Corinna Vinschen42020322015-09-10 10:47:35 +02002219static bool rtl8169_do_counters(struct net_device *dev, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002220{
2221 struct rtl8169_private *tp = netdev_priv(dev);
2222 void __iomem *ioaddr = tp->mmio_addr;
Corinna Vinschen42020322015-09-10 10:47:35 +02002223 dma_addr_t paddr = tp->counters_phys_addr;
2224 u32 cmd;
2225 bool ret;
2226
2227 RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
2228 cmd = (u64)paddr & DMA_BIT_MASK(32);
2229 RTL_W32(CounterAddrLow, cmd);
2230 RTL_W32(CounterAddrLow, cmd | counter_cmd);
2231
2232 ret = rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002233
2234 RTL_W32(CounterAddrLow, 0);
2235 RTL_W32(CounterAddrHigh, 0);
2236
Corinna Vinschen42020322015-09-10 10:47:35 +02002237 return ret;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002238}
2239
2240static bool rtl8169_reset_counters(struct net_device *dev)
2241{
2242 struct rtl8169_private *tp = netdev_priv(dev);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002243
2244 /*
2245 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
2246 * tally counters.
2247 */
2248 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
2249 return true;
2250
Corinna Vinschen42020322015-09-10 10:47:35 +02002251 return rtl8169_do_counters(dev, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02002252}
2253
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002254static bool rtl8169_update_counters(struct net_device *dev)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002255{
2256 struct rtl8169_private *tp = netdev_priv(dev);
2257 void __iomem *ioaddr = tp->mmio_addr;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002258
Ivan Vecera355423d2009-02-06 21:49:57 -08002259 /*
2260 * Some chips are unable to dump tally counters when the receiver
2261 * is disabled.
2262 */
2263 if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002264 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002265
Corinna Vinschen42020322015-09-10 10:47:35 +02002266 return rtl8169_do_counters(dev, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002267}
2268
2269static bool rtl8169_init_counter_offsets(struct net_device *dev)
2270{
2271 struct rtl8169_private *tp = netdev_priv(dev);
Corinna Vinschen42020322015-09-10 10:47:35 +02002272 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002273 bool ret = false;
2274
2275 /*
2276 * rtl8169_init_counter_offsets is called from rtl_open. On chip
2277 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
2278 * reset by a power cycle, while the counter values collected by the
2279 * driver are reset at every driver unload/load cycle.
2280 *
2281 * To make sure the HW values returned by @get_stats64 match the SW
2282 * values, we collect the initial values at first open(*) and use them
2283 * as offsets to normalize the values returned by @get_stats64.
2284 *
2285 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
2286 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
2287 * set at open time by rtl_hw_start.
2288 */
2289
2290 if (tp->tc_offset.inited)
2291 return true;
2292
2293 /* If both, reset and update fail, propagate to caller. */
2294 if (rtl8169_reset_counters(dev))
2295 ret = true;
2296
2297 if (rtl8169_update_counters(dev))
2298 ret = true;
2299
Corinna Vinschen42020322015-09-10 10:47:35 +02002300 tp->tc_offset.tx_errors = counters->tx_errors;
2301 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
2302 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002303 tp->tc_offset.inited = true;
2304
2305 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002306}
2307
Ivan Vecera355423d2009-02-06 21:49:57 -08002308static void rtl8169_get_ethtool_stats(struct net_device *dev,
2309 struct ethtool_stats *stats, u64 *data)
2310{
2311 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Line0636232016-07-29 16:37:55 +08002312 struct device *d = &tp->pci_dev->dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02002313 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08002314
2315 ASSERT_RTNL();
2316
Chun-Hao Line0636232016-07-29 16:37:55 +08002317 pm_runtime_get_noresume(d);
2318
2319 if (pm_runtime_active(d))
2320 rtl8169_update_counters(dev);
2321
2322 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08002323
Corinna Vinschen42020322015-09-10 10:47:35 +02002324 data[0] = le64_to_cpu(counters->tx_packets);
2325 data[1] = le64_to_cpu(counters->rx_packets);
2326 data[2] = le64_to_cpu(counters->tx_errors);
2327 data[3] = le32_to_cpu(counters->rx_errors);
2328 data[4] = le16_to_cpu(counters->rx_missed);
2329 data[5] = le16_to_cpu(counters->align_errors);
2330 data[6] = le32_to_cpu(counters->tx_one_collision);
2331 data[7] = le32_to_cpu(counters->tx_multi_collision);
2332 data[8] = le64_to_cpu(counters->rx_unicast);
2333 data[9] = le64_to_cpu(counters->rx_broadcast);
2334 data[10] = le32_to_cpu(counters->rx_multicast);
2335 data[11] = le16_to_cpu(counters->tx_aborted);
2336 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08002337}
2338
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002339static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2340{
2341 switch(stringset) {
2342 case ETH_SS_STATS:
2343 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
2344 break;
2345 }
2346}
2347
Jeff Garzik7282d492006-09-13 14:30:00 -04002348static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349 .get_drvinfo = rtl8169_get_drvinfo,
2350 .get_regs_len = rtl8169_get_regs_len,
2351 .get_link = ethtool_op_get_link,
2352 .get_settings = rtl8169_get_settings,
2353 .set_settings = rtl8169_set_settings,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002354 .get_msglevel = rtl8169_get_msglevel,
2355 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002357 .get_wol = rtl8169_get_wol,
2358 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002359 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002360 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002361 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002362 .get_ts_info = ethtool_op_get_ts_info,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002363};
2364
Francois Romieu07d3f512007-02-21 22:40:46 +01002365static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Francois Romieu5d320a22011-05-08 17:47:36 +02002366 struct net_device *dev, u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367{
Francois Romieu5d320a22011-05-08 17:47:36 +02002368 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu0e485152007-02-20 00:00:26 +01002369 /*
2370 * The driver currently handles the 8168Bf and the 8168Be identically
2371 * but they can be identified more specifically through the test below
2372 * if needed:
2373 *
2374 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002375 *
2376 * Same thing for the 8101Eb and the 8101Ec:
2377 *
2378 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002379 */
Francois Romieu37441002011-06-17 22:58:54 +02002380 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002381 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002382 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383 int mac_version;
2384 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002385 /* 8168EP family. */
2386 { 0x7cf00000, 0x50200000, RTL_GIGA_MAC_VER_51 },
2387 { 0x7cf00000, 0x50100000, RTL_GIGA_MAC_VER_50 },
2388 { 0x7cf00000, 0x50000000, RTL_GIGA_MAC_VER_49 },
2389
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002390 /* 8168H family. */
2391 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2392 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2393
Hayes Wangc5583862012-07-02 17:23:22 +08002394 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002395 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002396 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002397 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2398 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2399
Hayes Wangc2218922011-09-06 16:55:18 +08002400 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002401 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002402 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2403 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2404
hayeswang01dc7fe2011-03-21 01:50:28 +00002405 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002406 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002407 { 0x7cf00000, 0x2c200000, RTL_GIGA_MAC_VER_33 },
2408 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2409 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2410
Francois Romieu5b538df2008-07-20 16:22:45 +02002411 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002412 { 0x7cf00000, 0x28300000, RTL_GIGA_MAC_VER_26 },
2413 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002414 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002415
françois romieue6de30d2011-01-03 15:08:37 +00002416 /* 8168DP family. */
2417 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2418 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002419 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002420
Francois Romieuef808d52008-06-29 13:10:54 +02002421 /* 8168C family. */
Francois Romieu17c99292010-07-11 17:10:09 -07002422 { 0x7cf00000, 0x3cb00000, RTL_GIGA_MAC_VER_24 },
Francois Romieuef3386f2008-06-29 12:24:30 +02002423 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002424 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002425 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002426 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2427 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002428 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieu6fb07052008-06-29 11:54:28 +02002429 { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
Francois Romieuef808d52008-06-29 13:10:54 +02002430 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002431
2432 /* 8168B family. */
2433 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
2434 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
2435 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2436 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2437
2438 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002439 { 0x7cf00000, 0x44900000, RTL_GIGA_MAC_VER_39 },
2440 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002441 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
hayeswang36a0e6c2011-03-21 01:50:30 +00002442 { 0x7cf00000, 0x40b00000, RTL_GIGA_MAC_VER_30 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002443 { 0x7cf00000, 0x40a00000, RTL_GIGA_MAC_VER_30 },
2444 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2445 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002446 { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
2447 { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
2448 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2449 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2450 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2451 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002452 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002453 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002454 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002455 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2456 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002457 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2458 /* FIXME: where did these entries come from ? -- FR */
2459 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2460 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2461
2462 /* 8110 family. */
2463 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2464 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2465 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2466 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2467 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2468 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2469
Jean Delvaref21b75e2009-05-26 20:54:48 -07002470 /* Catch-all */
2471 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002472 };
2473 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474 u32 reg;
2475
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002476 reg = RTL_R32(TxConfig);
2477 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478 p++;
2479 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002480
2481 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2482 netif_notice(tp, probe, dev,
2483 "unknown MAC, using family default\n");
2484 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002485 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
2486 tp->mac_version = tp->mii.supports_gmii ?
2487 RTL_GIGA_MAC_VER_42 :
2488 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002489 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
2490 tp->mac_version = tp->mii.supports_gmii ?
2491 RTL_GIGA_MAC_VER_45 :
2492 RTL_GIGA_MAC_VER_47;
2493 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
2494 tp->mac_version = tp->mii.supports_gmii ?
2495 RTL_GIGA_MAC_VER_46 :
2496 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002497 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498}
2499
2500static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2501{
Francois Romieubcf0bf92006-07-26 23:14:13 +02002502 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002503}
2504
Francois Romieu867763c2007-08-17 18:21:58 +02002505struct phy_reg {
2506 u16 reg;
2507 u16 val;
2508};
2509
françois romieu4da19632011-01-03 15:07:55 +00002510static void rtl_writephy_batch(struct rtl8169_private *tp,
2511 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002512{
2513 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002514 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002515 regs++;
2516 }
2517}
2518
françois romieubca03d52011-01-03 15:07:31 +00002519#define PHY_READ 0x00000000
2520#define PHY_DATA_OR 0x10000000
2521#define PHY_DATA_AND 0x20000000
2522#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002523#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002524#define PHY_CLEAR_READCOUNT 0x70000000
2525#define PHY_WRITE 0x80000000
2526#define PHY_READCOUNT_EQ_SKIP 0x90000000
2527#define PHY_COMP_EQ_SKIPN 0xa0000000
2528#define PHY_COMP_NEQ_SKIPN 0xb0000000
2529#define PHY_WRITE_PREVIOUS 0xc0000000
2530#define PHY_SKIPN 0xd0000000
2531#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002532
Hayes Wang960aee62011-06-18 11:37:48 +02002533struct fw_info {
2534 u32 magic;
2535 char version[RTL_VER_SIZE];
2536 __le32 fw_start;
2537 __le32 fw_len;
2538 u8 chksum;
2539} __packed;
2540
Francois Romieu1c361ef2011-06-17 17:16:24 +02002541#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2542
2543static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002544{
Francois Romieub6ffd972011-06-17 17:00:05 +02002545 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002546 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002547 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2548 char *version = rtl_fw->version;
2549 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002550
Francois Romieu1c361ef2011-06-17 17:16:24 +02002551 if (fw->size < FW_OPCODE_SIZE)
2552 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002553
2554 if (!fw_info->magic) {
2555 size_t i, size, start;
2556 u8 checksum = 0;
2557
2558 if (fw->size < sizeof(*fw_info))
2559 goto out;
2560
2561 for (i = 0; i < fw->size; i++)
2562 checksum += fw->data[i];
2563 if (checksum != 0)
2564 goto out;
2565
2566 start = le32_to_cpu(fw_info->fw_start);
2567 if (start > fw->size)
2568 goto out;
2569
2570 size = le32_to_cpu(fw_info->fw_len);
2571 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2572 goto out;
2573
2574 memcpy(version, fw_info->version, RTL_VER_SIZE);
2575
2576 pa->code = (__le32 *)(fw->data + start);
2577 pa->size = size;
2578 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002579 if (fw->size % FW_OPCODE_SIZE)
2580 goto out;
2581
2582 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2583
2584 pa->code = (__le32 *)fw->data;
2585 pa->size = fw->size / FW_OPCODE_SIZE;
2586 }
2587 version[RTL_VER_SIZE - 1] = 0;
2588
2589 rc = true;
2590out:
2591 return rc;
2592}
2593
Francois Romieufd112f22011-06-18 00:10:29 +02002594static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2595 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002596{
Francois Romieufd112f22011-06-18 00:10:29 +02002597 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002598 size_t index;
2599
Francois Romieu1c361ef2011-06-17 17:16:24 +02002600 for (index = 0; index < pa->size; index++) {
2601 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002602 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002603
hayeswang42b82dc2011-01-10 02:07:25 +00002604 switch(action & 0xf0000000) {
2605 case PHY_READ:
2606 case PHY_DATA_OR:
2607 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002608 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002609 case PHY_CLEAR_READCOUNT:
2610 case PHY_WRITE:
2611 case PHY_WRITE_PREVIOUS:
2612 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002613 break;
2614
hayeswang42b82dc2011-01-10 02:07:25 +00002615 case PHY_BJMPN:
2616 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002617 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002618 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002619 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002620 }
2621 break;
2622 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002623 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002624 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002625 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002626 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002627 }
2628 break;
2629 case PHY_COMP_EQ_SKIPN:
2630 case PHY_COMP_NEQ_SKIPN:
2631 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002632 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002633 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002634 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002635 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002636 }
2637 break;
2638
hayeswang42b82dc2011-01-10 02:07:25 +00002639 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002640 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002641 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002642 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002643 }
2644 }
Francois Romieufd112f22011-06-18 00:10:29 +02002645 rc = true;
2646out:
2647 return rc;
2648}
françois romieubca03d52011-01-03 15:07:31 +00002649
Francois Romieufd112f22011-06-18 00:10:29 +02002650static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2651{
2652 struct net_device *dev = tp->dev;
2653 int rc = -EINVAL;
2654
2655 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002656 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002657 goto out;
2658 }
2659
2660 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2661 rc = 0;
2662out:
2663 return rc;
2664}
2665
2666static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2667{
2668 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002669 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002670 u32 predata, count;
2671 size_t index;
2672
2673 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002674 org.write = ops->write;
2675 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002676
Francois Romieu1c361ef2011-06-17 17:16:24 +02002677 for (index = 0; index < pa->size; ) {
2678 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002679 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002680 u32 regno = (action & 0x0fff0000) >> 16;
2681
2682 if (!action)
2683 break;
françois romieubca03d52011-01-03 15:07:31 +00002684
2685 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002686 case PHY_READ:
2687 predata = rtl_readphy(tp, regno);
2688 count++;
2689 index++;
françois romieubca03d52011-01-03 15:07:31 +00002690 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002691 case PHY_DATA_OR:
2692 predata |= data;
2693 index++;
2694 break;
2695 case PHY_DATA_AND:
2696 predata &= data;
2697 index++;
2698 break;
2699 case PHY_BJMPN:
2700 index -= regno;
2701 break;
hayeswangeee37862013-04-01 22:23:38 +00002702 case PHY_MDIO_CHG:
2703 if (data == 0) {
2704 ops->write = org.write;
2705 ops->read = org.read;
2706 } else if (data == 1) {
2707 ops->write = mac_mcu_write;
2708 ops->read = mac_mcu_read;
2709 }
2710
hayeswang42b82dc2011-01-10 02:07:25 +00002711 index++;
2712 break;
2713 case PHY_CLEAR_READCOUNT:
2714 count = 0;
2715 index++;
2716 break;
2717 case PHY_WRITE:
2718 rtl_writephy(tp, regno, data);
2719 index++;
2720 break;
2721 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002722 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002723 break;
2724 case PHY_COMP_EQ_SKIPN:
2725 if (predata == data)
2726 index += regno;
2727 index++;
2728 break;
2729 case PHY_COMP_NEQ_SKIPN:
2730 if (predata != data)
2731 index += regno;
2732 index++;
2733 break;
2734 case PHY_WRITE_PREVIOUS:
2735 rtl_writephy(tp, regno, predata);
2736 index++;
2737 break;
2738 case PHY_SKIPN:
2739 index += regno + 1;
2740 break;
2741 case PHY_DELAY_MS:
2742 mdelay(data);
2743 index++;
2744 break;
2745
françois romieubca03d52011-01-03 15:07:31 +00002746 default:
2747 BUG();
2748 }
2749 }
hayeswangeee37862013-04-01 22:23:38 +00002750
2751 ops->write = org.write;
2752 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002753}
2754
françois romieuf1e02ed2011-01-13 13:07:53 +00002755static void rtl_release_firmware(struct rtl8169_private *tp)
2756{
Francois Romieub6ffd972011-06-17 17:00:05 +02002757 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2758 release_firmware(tp->rtl_fw->fw);
2759 kfree(tp->rtl_fw);
2760 }
2761 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002762}
2763
François Romieu953a12c2011-04-24 17:38:48 +02002764static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002765{
Francois Romieub6ffd972011-06-17 17:00:05 +02002766 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002767
2768 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002769 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002770 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002771}
2772
2773static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2774{
2775 if (rtl_readphy(tp, reg) != val)
2776 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2777 else
2778 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002779}
2780
françois romieu4da19632011-01-03 15:07:55 +00002781static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002782{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002783 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002784 { 0x1f, 0x0001 },
2785 { 0x06, 0x006e },
2786 { 0x08, 0x0708 },
2787 { 0x15, 0x4000 },
2788 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002789
françois romieu0b9b5712009-08-10 19:44:56 +00002790 { 0x1f, 0x0001 },
2791 { 0x03, 0x00a1 },
2792 { 0x02, 0x0008 },
2793 { 0x01, 0x0120 },
2794 { 0x00, 0x1000 },
2795 { 0x04, 0x0800 },
2796 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797
françois romieu0b9b5712009-08-10 19:44:56 +00002798 { 0x03, 0xff41 },
2799 { 0x02, 0xdf60 },
2800 { 0x01, 0x0140 },
2801 { 0x00, 0x0077 },
2802 { 0x04, 0x7800 },
2803 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002804
françois romieu0b9b5712009-08-10 19:44:56 +00002805 { 0x03, 0x802f },
2806 { 0x02, 0x4f02 },
2807 { 0x01, 0x0409 },
2808 { 0x00, 0xf0f9 },
2809 { 0x04, 0x9800 },
2810 { 0x04, 0x9000 },
2811
2812 { 0x03, 0xdf01 },
2813 { 0x02, 0xdf20 },
2814 { 0x01, 0xff95 },
2815 { 0x00, 0xba00 },
2816 { 0x04, 0xa800 },
2817 { 0x04, 0xa000 },
2818
2819 { 0x03, 0xff41 },
2820 { 0x02, 0xdf20 },
2821 { 0x01, 0x0140 },
2822 { 0x00, 0x00bb },
2823 { 0x04, 0xb800 },
2824 { 0x04, 0xb000 },
2825
2826 { 0x03, 0xdf41 },
2827 { 0x02, 0xdc60 },
2828 { 0x01, 0x6340 },
2829 { 0x00, 0x007d },
2830 { 0x04, 0xd800 },
2831 { 0x04, 0xd000 },
2832
2833 { 0x03, 0xdf01 },
2834 { 0x02, 0xdf20 },
2835 { 0x01, 0x100a },
2836 { 0x00, 0xa0ff },
2837 { 0x04, 0xf800 },
2838 { 0x04, 0xf000 },
2839
2840 { 0x1f, 0x0000 },
2841 { 0x0b, 0x0000 },
2842 { 0x00, 0x9200 }
2843 };
2844
françois romieu4da19632011-01-03 15:07:55 +00002845 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846}
2847
françois romieu4da19632011-01-03 15:07:55 +00002848static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002849{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002850 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002851 { 0x1f, 0x0002 },
2852 { 0x01, 0x90d0 },
2853 { 0x1f, 0x0000 }
2854 };
2855
françois romieu4da19632011-01-03 15:07:55 +00002856 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002857}
2858
françois romieu4da19632011-01-03 15:07:55 +00002859static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002860{
2861 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002862
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002863 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2864 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002865 return;
2866
françois romieu4da19632011-01-03 15:07:55 +00002867 rtl_writephy(tp, 0x1f, 0x0001);
2868 rtl_writephy(tp, 0x10, 0xf01b);
2869 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002870}
2871
françois romieu4da19632011-01-03 15:07:55 +00002872static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002873{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002874 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002875 { 0x1f, 0x0001 },
2876 { 0x04, 0x0000 },
2877 { 0x03, 0x00a1 },
2878 { 0x02, 0x0008 },
2879 { 0x01, 0x0120 },
2880 { 0x00, 0x1000 },
2881 { 0x04, 0x0800 },
2882 { 0x04, 0x9000 },
2883 { 0x03, 0x802f },
2884 { 0x02, 0x4f02 },
2885 { 0x01, 0x0409 },
2886 { 0x00, 0xf099 },
2887 { 0x04, 0x9800 },
2888 { 0x04, 0xa000 },
2889 { 0x03, 0xdf01 },
2890 { 0x02, 0xdf20 },
2891 { 0x01, 0xff95 },
2892 { 0x00, 0xba00 },
2893 { 0x04, 0xa800 },
2894 { 0x04, 0xf000 },
2895 { 0x03, 0xdf01 },
2896 { 0x02, 0xdf20 },
2897 { 0x01, 0x101a },
2898 { 0x00, 0xa0ff },
2899 { 0x04, 0xf800 },
2900 { 0x04, 0x0000 },
2901 { 0x1f, 0x0000 },
2902
2903 { 0x1f, 0x0001 },
2904 { 0x10, 0xf41b },
2905 { 0x14, 0xfb54 },
2906 { 0x18, 0xf5c7 },
2907 { 0x1f, 0x0000 },
2908
2909 { 0x1f, 0x0001 },
2910 { 0x17, 0x0cc0 },
2911 { 0x1f, 0x0000 }
2912 };
2913
françois romieu4da19632011-01-03 15:07:55 +00002914 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002915
françois romieu4da19632011-01-03 15:07:55 +00002916 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002917}
2918
françois romieu4da19632011-01-03 15:07:55 +00002919static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002920{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002921 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002922 { 0x1f, 0x0001 },
2923 { 0x04, 0x0000 },
2924 { 0x03, 0x00a1 },
2925 { 0x02, 0x0008 },
2926 { 0x01, 0x0120 },
2927 { 0x00, 0x1000 },
2928 { 0x04, 0x0800 },
2929 { 0x04, 0x9000 },
2930 { 0x03, 0x802f },
2931 { 0x02, 0x4f02 },
2932 { 0x01, 0x0409 },
2933 { 0x00, 0xf099 },
2934 { 0x04, 0x9800 },
2935 { 0x04, 0xa000 },
2936 { 0x03, 0xdf01 },
2937 { 0x02, 0xdf20 },
2938 { 0x01, 0xff95 },
2939 { 0x00, 0xba00 },
2940 { 0x04, 0xa800 },
2941 { 0x04, 0xf000 },
2942 { 0x03, 0xdf01 },
2943 { 0x02, 0xdf20 },
2944 { 0x01, 0x101a },
2945 { 0x00, 0xa0ff },
2946 { 0x04, 0xf800 },
2947 { 0x04, 0x0000 },
2948 { 0x1f, 0x0000 },
2949
2950 { 0x1f, 0x0001 },
2951 { 0x0b, 0x8480 },
2952 { 0x1f, 0x0000 },
2953
2954 { 0x1f, 0x0001 },
2955 { 0x18, 0x67c7 },
2956 { 0x04, 0x2000 },
2957 { 0x03, 0x002f },
2958 { 0x02, 0x4360 },
2959 { 0x01, 0x0109 },
2960 { 0x00, 0x3022 },
2961 { 0x04, 0x2800 },
2962 { 0x1f, 0x0000 },
2963
2964 { 0x1f, 0x0001 },
2965 { 0x17, 0x0cc0 },
2966 { 0x1f, 0x0000 }
2967 };
2968
françois romieu4da19632011-01-03 15:07:55 +00002969 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002970}
2971
françois romieu4da19632011-01-03 15:07:55 +00002972static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002973{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002974 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002975 { 0x10, 0xf41b },
2976 { 0x1f, 0x0000 }
2977 };
2978
françois romieu4da19632011-01-03 15:07:55 +00002979 rtl_writephy(tp, 0x1f, 0x0001);
2980 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002981
françois romieu4da19632011-01-03 15:07:55 +00002982 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002983}
2984
françois romieu4da19632011-01-03 15:07:55 +00002985static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002986{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002987 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002988 { 0x1f, 0x0001 },
2989 { 0x10, 0xf41b },
2990 { 0x1f, 0x0000 }
2991 };
2992
françois romieu4da19632011-01-03 15:07:55 +00002993 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002994}
2995
françois romieu4da19632011-01-03 15:07:55 +00002996static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002997{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002998 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002999 { 0x1f, 0x0000 },
3000 { 0x1d, 0x0f00 },
3001 { 0x1f, 0x0002 },
3002 { 0x0c, 0x1ec8 },
3003 { 0x1f, 0x0000 }
3004 };
3005
françois romieu4da19632011-01-03 15:07:55 +00003006 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02003007}
3008
françois romieu4da19632011-01-03 15:07:55 +00003009static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02003010{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003011 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02003012 { 0x1f, 0x0001 },
3013 { 0x1d, 0x3d98 },
3014 { 0x1f, 0x0000 }
3015 };
3016
françois romieu4da19632011-01-03 15:07:55 +00003017 rtl_writephy(tp, 0x1f, 0x0000);
3018 rtl_patchphy(tp, 0x14, 1 << 5);
3019 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02003020
françois romieu4da19632011-01-03 15:07:55 +00003021 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02003022}
3023
françois romieu4da19632011-01-03 15:07:55 +00003024static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02003025{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003026 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02003027 { 0x1f, 0x0001 },
3028 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02003029 { 0x1f, 0x0002 },
3030 { 0x00, 0x88d4 },
3031 { 0x01, 0x82b1 },
3032 { 0x03, 0x7002 },
3033 { 0x08, 0x9e30 },
3034 { 0x09, 0x01f0 },
3035 { 0x0a, 0x5500 },
3036 { 0x0c, 0x00c8 },
3037 { 0x1f, 0x0003 },
3038 { 0x12, 0xc096 },
3039 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02003040 { 0x1f, 0x0000 },
3041 { 0x1f, 0x0000 },
3042 { 0x09, 0x2000 },
3043 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02003044 };
3045
françois romieu4da19632011-01-03 15:07:55 +00003046 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02003047
françois romieu4da19632011-01-03 15:07:55 +00003048 rtl_patchphy(tp, 0x14, 1 << 5);
3049 rtl_patchphy(tp, 0x0d, 1 << 5);
3050 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02003051}
3052
françois romieu4da19632011-01-03 15:07:55 +00003053static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02003054{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003055 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02003056 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003057 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02003058 { 0x03, 0x802f },
3059 { 0x02, 0x4f02 },
3060 { 0x01, 0x0409 },
3061 { 0x00, 0xf099 },
3062 { 0x04, 0x9800 },
3063 { 0x04, 0x9000 },
3064 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003065 { 0x1f, 0x0002 },
3066 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02003067 { 0x06, 0x0761 },
3068 { 0x1f, 0x0003 },
3069 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003070 { 0x1f, 0x0000 }
3071 };
3072
françois romieu4da19632011-01-03 15:07:55 +00003073 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02003074
françois romieu4da19632011-01-03 15:07:55 +00003075 rtl_patchphy(tp, 0x16, 1 << 0);
3076 rtl_patchphy(tp, 0x14, 1 << 5);
3077 rtl_patchphy(tp, 0x0d, 1 << 5);
3078 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02003079}
3080
françois romieu4da19632011-01-03 15:07:55 +00003081static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02003082{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003083 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02003084 { 0x1f, 0x0001 },
3085 { 0x12, 0x2300 },
3086 { 0x1d, 0x3d98 },
3087 { 0x1f, 0x0002 },
3088 { 0x0c, 0x7eb8 },
3089 { 0x06, 0x5461 },
3090 { 0x1f, 0x0003 },
3091 { 0x16, 0x0f0a },
3092 { 0x1f, 0x0000 }
3093 };
3094
françois romieu4da19632011-01-03 15:07:55 +00003095 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02003096
françois romieu4da19632011-01-03 15:07:55 +00003097 rtl_patchphy(tp, 0x16, 1 << 0);
3098 rtl_patchphy(tp, 0x14, 1 << 5);
3099 rtl_patchphy(tp, 0x0d, 1 << 5);
3100 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02003101}
3102
françois romieu4da19632011-01-03 15:07:55 +00003103static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02003104{
françois romieu4da19632011-01-03 15:07:55 +00003105 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02003106}
3107
françois romieubca03d52011-01-03 15:07:31 +00003108static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02003109{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003110 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003111 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02003112 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00003113 { 0x06, 0x4064 },
3114 { 0x07, 0x2863 },
3115 { 0x08, 0x059c },
3116 { 0x09, 0x26b4 },
3117 { 0x0a, 0x6a19 },
3118 { 0x0b, 0xdcc8 },
3119 { 0x10, 0xf06d },
3120 { 0x14, 0x7f68 },
3121 { 0x18, 0x7fd9 },
3122 { 0x1c, 0xf0ff },
3123 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02003124 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00003125 { 0x12, 0xf49f },
3126 { 0x13, 0x070b },
3127 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00003128 { 0x14, 0x94c0 },
3129
3130 /*
3131 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003132 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003133 */
Francois Romieu5b538df2008-07-20 16:22:45 +02003134 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00003135 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02003136 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003137 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003138 { 0x06, 0x5561 },
3139
3140 /*
3141 * Can not link to 1Gbps with bad cable
3142 * Decrease SNR threshold form 21.07dB to 19.04dB
3143 */
3144 { 0x1f, 0x0001 },
3145 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003146
3147 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003148 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003149 };
3150
françois romieu4da19632011-01-03 15:07:55 +00003151 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02003152
françois romieubca03d52011-01-03 15:07:31 +00003153 /*
3154 * Rx Error Issue
3155 * Fine Tune Switching regulator parameter
3156 */
françois romieu4da19632011-01-03 15:07:55 +00003157 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003158 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
3159 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00003160
Francois Romieufdf6fc02012-07-06 22:40:38 +02003161 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003162 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003163 { 0x1f, 0x0002 },
3164 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02003165 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003166 { 0x05, 0x8330 },
3167 { 0x06, 0x669a },
3168 { 0x1f, 0x0002 }
3169 };
3170 int val;
3171
françois romieu4da19632011-01-03 15:07:55 +00003172 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003173
françois romieu4da19632011-01-03 15:07:55 +00003174 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003175
3176 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003177 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003178 0x0065, 0x0066, 0x0067, 0x0068,
3179 0x0069, 0x006a, 0x006b, 0x006c
3180 };
3181 int i;
3182
françois romieu4da19632011-01-03 15:07:55 +00003183 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003184
3185 val &= 0xff00;
3186 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003187 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003188 }
3189 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003190 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003191 { 0x1f, 0x0002 },
3192 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02003193 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003194 { 0x05, 0x8330 },
3195 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003196 };
3197
françois romieu4da19632011-01-03 15:07:55 +00003198 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003199 }
3200
françois romieubca03d52011-01-03 15:07:31 +00003201 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00003202 rtl_writephy(tp, 0x1f, 0x0002);
3203 rtl_patchphy(tp, 0x0d, 0x0300);
3204 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00003205
françois romieubca03d52011-01-03 15:07:31 +00003206 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003207 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003208 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3209 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003210
françois romieu4da19632011-01-03 15:07:55 +00003211 rtl_writephy(tp, 0x1f, 0x0005);
3212 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003213
3214 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00003215
françois romieu4da19632011-01-03 15:07:55 +00003216 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003217}
3218
françois romieubca03d52011-01-03 15:07:31 +00003219static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003220{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003221 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003222 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00003223 { 0x1f, 0x0001 },
3224 { 0x06, 0x4064 },
3225 { 0x07, 0x2863 },
3226 { 0x08, 0x059c },
3227 { 0x09, 0x26b4 },
3228 { 0x0a, 0x6a19 },
3229 { 0x0b, 0xdcc8 },
3230 { 0x10, 0xf06d },
3231 { 0x14, 0x7f68 },
3232 { 0x18, 0x7fd9 },
3233 { 0x1c, 0xf0ff },
3234 { 0x1d, 0x3d9c },
3235 { 0x1f, 0x0003 },
3236 { 0x12, 0xf49f },
3237 { 0x13, 0x070b },
3238 { 0x1a, 0x05ad },
3239 { 0x14, 0x94c0 },
3240
françois romieubca03d52011-01-03 15:07:31 +00003241 /*
3242 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003243 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003244 */
françois romieudaf9df62009-10-07 12:44:20 +00003245 { 0x1f, 0x0002 },
3246 { 0x06, 0x5561 },
3247 { 0x1f, 0x0005 },
3248 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003249 { 0x06, 0x5561 },
3250
3251 /*
3252 * Can not link to 1Gbps with bad cable
3253 * Decrease SNR threshold form 21.07dB to 19.04dB
3254 */
3255 { 0x1f, 0x0001 },
3256 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003257
3258 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003259 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00003260 };
3261
françois romieu4da19632011-01-03 15:07:55 +00003262 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00003263
Francois Romieufdf6fc02012-07-06 22:40:38 +02003264 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003265 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003266 { 0x1f, 0x0002 },
3267 { 0x05, 0x669a },
3268 { 0x1f, 0x0005 },
3269 { 0x05, 0x8330 },
3270 { 0x06, 0x669a },
3271
3272 { 0x1f, 0x0002 }
3273 };
3274 int val;
3275
françois romieu4da19632011-01-03 15:07:55 +00003276 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003277
françois romieu4da19632011-01-03 15:07:55 +00003278 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003279 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003280 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003281 0x0065, 0x0066, 0x0067, 0x0068,
3282 0x0069, 0x006a, 0x006b, 0x006c
3283 };
3284 int i;
3285
françois romieu4da19632011-01-03 15:07:55 +00003286 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003287
3288 val &= 0xff00;
3289 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003290 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003291 }
3292 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003293 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003294 { 0x1f, 0x0002 },
3295 { 0x05, 0x2642 },
3296 { 0x1f, 0x0005 },
3297 { 0x05, 0x8330 },
3298 { 0x06, 0x2642 }
3299 };
3300
françois romieu4da19632011-01-03 15:07:55 +00003301 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003302 }
3303
françois romieubca03d52011-01-03 15:07:31 +00003304 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003305 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003306 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3307 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003308
françois romieubca03d52011-01-03 15:07:31 +00003309 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003310 rtl_writephy(tp, 0x1f, 0x0002);
3311 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003312
françois romieu4da19632011-01-03 15:07:55 +00003313 rtl_writephy(tp, 0x1f, 0x0005);
3314 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003315
3316 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003317
françois romieu4da19632011-01-03 15:07:55 +00003318 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003319}
3320
françois romieu4da19632011-01-03 15:07:55 +00003321static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003322{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003323 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003324 { 0x1f, 0x0002 },
3325 { 0x10, 0x0008 },
3326 { 0x0d, 0x006c },
3327
3328 { 0x1f, 0x0000 },
3329 { 0x0d, 0xf880 },
3330
3331 { 0x1f, 0x0001 },
3332 { 0x17, 0x0cc0 },
3333
3334 { 0x1f, 0x0001 },
3335 { 0x0b, 0xa4d8 },
3336 { 0x09, 0x281c },
3337 { 0x07, 0x2883 },
3338 { 0x0a, 0x6b35 },
3339 { 0x1d, 0x3da4 },
3340 { 0x1c, 0xeffd },
3341 { 0x14, 0x7f52 },
3342 { 0x18, 0x7fc6 },
3343 { 0x08, 0x0601 },
3344 { 0x06, 0x4063 },
3345 { 0x10, 0xf074 },
3346 { 0x1f, 0x0003 },
3347 { 0x13, 0x0789 },
3348 { 0x12, 0xf4bd },
3349 { 0x1a, 0x04fd },
3350 { 0x14, 0x84b0 },
3351 { 0x1f, 0x0000 },
3352 { 0x00, 0x9200 },
3353
3354 { 0x1f, 0x0005 },
3355 { 0x01, 0x0340 },
3356 { 0x1f, 0x0001 },
3357 { 0x04, 0x4000 },
3358 { 0x03, 0x1d21 },
3359 { 0x02, 0x0c32 },
3360 { 0x01, 0x0200 },
3361 { 0x00, 0x5554 },
3362 { 0x04, 0x4800 },
3363 { 0x04, 0x4000 },
3364 { 0x04, 0xf000 },
3365 { 0x03, 0xdf01 },
3366 { 0x02, 0xdf20 },
3367 { 0x01, 0x101a },
3368 { 0x00, 0xa0ff },
3369 { 0x04, 0xf800 },
3370 { 0x04, 0xf000 },
3371 { 0x1f, 0x0000 },
3372
3373 { 0x1f, 0x0007 },
3374 { 0x1e, 0x0023 },
3375 { 0x16, 0x0000 },
3376 { 0x1f, 0x0000 }
3377 };
3378
françois romieu4da19632011-01-03 15:07:55 +00003379 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003380}
3381
françois romieue6de30d2011-01-03 15:08:37 +00003382static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3383{
3384 static const struct phy_reg phy_reg_init[] = {
3385 { 0x1f, 0x0001 },
3386 { 0x17, 0x0cc0 },
3387
3388 { 0x1f, 0x0007 },
3389 { 0x1e, 0x002d },
3390 { 0x18, 0x0040 },
3391 { 0x1f, 0x0000 }
3392 };
3393
3394 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3395 rtl_patchphy(tp, 0x0d, 1 << 5);
3396}
3397
Hayes Wang70090422011-07-06 15:58:06 +08003398static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003399{
3400 static const struct phy_reg phy_reg_init[] = {
3401 /* Enable Delay cap */
3402 { 0x1f, 0x0005 },
3403 { 0x05, 0x8b80 },
3404 { 0x06, 0xc896 },
3405 { 0x1f, 0x0000 },
3406
3407 /* Channel estimation fine tune */
3408 { 0x1f, 0x0001 },
3409 { 0x0b, 0x6c20 },
3410 { 0x07, 0x2872 },
3411 { 0x1c, 0xefff },
3412 { 0x1f, 0x0003 },
3413 { 0x14, 0x6420 },
3414 { 0x1f, 0x0000 },
3415
3416 /* Update PFM & 10M TX idle timer */
3417 { 0x1f, 0x0007 },
3418 { 0x1e, 0x002f },
3419 { 0x15, 0x1919 },
3420 { 0x1f, 0x0000 },
3421
3422 { 0x1f, 0x0007 },
3423 { 0x1e, 0x00ac },
3424 { 0x18, 0x0006 },
3425 { 0x1f, 0x0000 }
3426 };
3427
Francois Romieu15ecd032011-04-27 13:52:22 -07003428 rtl_apply_firmware(tp);
3429
hayeswang01dc7fe2011-03-21 01:50:28 +00003430 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3431
3432 /* DCO enable for 10M IDLE Power */
3433 rtl_writephy(tp, 0x1f, 0x0007);
3434 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003435 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003436 rtl_writephy(tp, 0x1f, 0x0000);
3437
3438 /* For impedance matching */
3439 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003440 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003441 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003442
3443 /* PHY auto speed down */
3444 rtl_writephy(tp, 0x1f, 0x0007);
3445 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003446 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003447 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003448 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003449
3450 rtl_writephy(tp, 0x1f, 0x0005);
3451 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003452 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003453 rtl_writephy(tp, 0x1f, 0x0000);
3454
3455 rtl_writephy(tp, 0x1f, 0x0005);
3456 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003457 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003458 rtl_writephy(tp, 0x1f, 0x0007);
3459 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003460 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003461 rtl_writephy(tp, 0x1f, 0x0006);
3462 rtl_writephy(tp, 0x00, 0x5a00);
3463 rtl_writephy(tp, 0x1f, 0x0000);
3464 rtl_writephy(tp, 0x0d, 0x0007);
3465 rtl_writephy(tp, 0x0e, 0x003c);
3466 rtl_writephy(tp, 0x0d, 0x4007);
3467 rtl_writephy(tp, 0x0e, 0x0000);
3468 rtl_writephy(tp, 0x0d, 0x0000);
3469}
3470
françois romieu9ecb9aa2012-12-07 11:20:21 +00003471static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3472{
3473 const u16 w[] = {
3474 addr[0] | (addr[1] << 8),
3475 addr[2] | (addr[3] << 8),
3476 addr[4] | (addr[5] << 8)
3477 };
3478 const struct exgmac_reg e[] = {
3479 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3480 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3481 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3482 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3483 };
3484
3485 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3486}
3487
Hayes Wang70090422011-07-06 15:58:06 +08003488static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3489{
3490 static const struct phy_reg phy_reg_init[] = {
3491 /* Enable Delay cap */
3492 { 0x1f, 0x0004 },
3493 { 0x1f, 0x0007 },
3494 { 0x1e, 0x00ac },
3495 { 0x18, 0x0006 },
3496 { 0x1f, 0x0002 },
3497 { 0x1f, 0x0000 },
3498 { 0x1f, 0x0000 },
3499
3500 /* Channel estimation fine tune */
3501 { 0x1f, 0x0003 },
3502 { 0x09, 0xa20f },
3503 { 0x1f, 0x0000 },
3504 { 0x1f, 0x0000 },
3505
3506 /* Green Setting */
3507 { 0x1f, 0x0005 },
3508 { 0x05, 0x8b5b },
3509 { 0x06, 0x9222 },
3510 { 0x05, 0x8b6d },
3511 { 0x06, 0x8000 },
3512 { 0x05, 0x8b76 },
3513 { 0x06, 0x8000 },
3514 { 0x1f, 0x0000 }
3515 };
3516
3517 rtl_apply_firmware(tp);
3518
3519 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3520
3521 /* For 4-corner performance improve */
3522 rtl_writephy(tp, 0x1f, 0x0005);
3523 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003524 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003525 rtl_writephy(tp, 0x1f, 0x0000);
3526
3527 /* PHY auto speed down */
3528 rtl_writephy(tp, 0x1f, 0x0004);
3529 rtl_writephy(tp, 0x1f, 0x0007);
3530 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003531 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003532 rtl_writephy(tp, 0x1f, 0x0002);
3533 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003534 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003535
3536 /* improve 10M EEE waveform */
3537 rtl_writephy(tp, 0x1f, 0x0005);
3538 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003539 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003540 rtl_writephy(tp, 0x1f, 0x0000);
3541
3542 /* Improve 2-pair detection performance */
3543 rtl_writephy(tp, 0x1f, 0x0005);
3544 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003545 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003546 rtl_writephy(tp, 0x1f, 0x0000);
3547
3548 /* EEE setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003549 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0000, 0x0003, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003550 rtl_writephy(tp, 0x1f, 0x0005);
3551 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003552 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wang70090422011-07-06 15:58:06 +08003553 rtl_writephy(tp, 0x1f, 0x0004);
3554 rtl_writephy(tp, 0x1f, 0x0007);
3555 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003556 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wang70090422011-07-06 15:58:06 +08003557 rtl_writephy(tp, 0x1f, 0x0002);
3558 rtl_writephy(tp, 0x1f, 0x0000);
3559 rtl_writephy(tp, 0x0d, 0x0007);
3560 rtl_writephy(tp, 0x0e, 0x003c);
3561 rtl_writephy(tp, 0x0d, 0x4007);
3562 rtl_writephy(tp, 0x0e, 0x0000);
3563 rtl_writephy(tp, 0x0d, 0x0000);
3564
3565 /* Green feature */
3566 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003567 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3568 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wang70090422011-07-06 15:58:06 +08003569 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003570
françois romieu9ecb9aa2012-12-07 11:20:21 +00003571 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3572 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003573}
3574
Hayes Wang5f886e02012-03-30 14:33:03 +08003575static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3576{
3577 /* For 4-corner performance improve */
3578 rtl_writephy(tp, 0x1f, 0x0005);
3579 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003580 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003581 rtl_writephy(tp, 0x1f, 0x0000);
3582
3583 /* PHY auto speed down */
3584 rtl_writephy(tp, 0x1f, 0x0007);
3585 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003586 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003587 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003588 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003589
3590 /* Improve 10M EEE waveform */
3591 rtl_writephy(tp, 0x1f, 0x0005);
3592 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003593 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003594 rtl_writephy(tp, 0x1f, 0x0000);
3595}
3596
Hayes Wangc2218922011-09-06 16:55:18 +08003597static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3598{
3599 static const struct phy_reg phy_reg_init[] = {
3600 /* Channel estimation fine tune */
3601 { 0x1f, 0x0003 },
3602 { 0x09, 0xa20f },
3603 { 0x1f, 0x0000 },
3604
3605 /* Modify green table for giga & fnet */
3606 { 0x1f, 0x0005 },
3607 { 0x05, 0x8b55 },
3608 { 0x06, 0x0000 },
3609 { 0x05, 0x8b5e },
3610 { 0x06, 0x0000 },
3611 { 0x05, 0x8b67 },
3612 { 0x06, 0x0000 },
3613 { 0x05, 0x8b70 },
3614 { 0x06, 0x0000 },
3615 { 0x1f, 0x0000 },
3616 { 0x1f, 0x0007 },
3617 { 0x1e, 0x0078 },
3618 { 0x17, 0x0000 },
3619 { 0x19, 0x00fb },
3620 { 0x1f, 0x0000 },
3621
3622 /* Modify green table for 10M */
3623 { 0x1f, 0x0005 },
3624 { 0x05, 0x8b79 },
3625 { 0x06, 0xaa00 },
3626 { 0x1f, 0x0000 },
3627
3628 /* Disable hiimpedance detection (RTCT) */
3629 { 0x1f, 0x0003 },
3630 { 0x01, 0x328a },
3631 { 0x1f, 0x0000 }
3632 };
3633
3634 rtl_apply_firmware(tp);
3635
3636 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3637
Hayes Wang5f886e02012-03-30 14:33:03 +08003638 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003639
3640 /* Improve 2-pair detection performance */
3641 rtl_writephy(tp, 0x1f, 0x0005);
3642 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003643 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003644 rtl_writephy(tp, 0x1f, 0x0000);
3645}
3646
3647static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3648{
3649 rtl_apply_firmware(tp);
3650
Hayes Wang5f886e02012-03-30 14:33:03 +08003651 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003652}
3653
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003654static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3655{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003656 static const struct phy_reg phy_reg_init[] = {
3657 /* Channel estimation fine tune */
3658 { 0x1f, 0x0003 },
3659 { 0x09, 0xa20f },
3660 { 0x1f, 0x0000 },
3661
3662 /* Modify green table for giga & fnet */
3663 { 0x1f, 0x0005 },
3664 { 0x05, 0x8b55 },
3665 { 0x06, 0x0000 },
3666 { 0x05, 0x8b5e },
3667 { 0x06, 0x0000 },
3668 { 0x05, 0x8b67 },
3669 { 0x06, 0x0000 },
3670 { 0x05, 0x8b70 },
3671 { 0x06, 0x0000 },
3672 { 0x1f, 0x0000 },
3673 { 0x1f, 0x0007 },
3674 { 0x1e, 0x0078 },
3675 { 0x17, 0x0000 },
3676 { 0x19, 0x00aa },
3677 { 0x1f, 0x0000 },
3678
3679 /* Modify green table for 10M */
3680 { 0x1f, 0x0005 },
3681 { 0x05, 0x8b79 },
3682 { 0x06, 0xaa00 },
3683 { 0x1f, 0x0000 },
3684
3685 /* Disable hiimpedance detection (RTCT) */
3686 { 0x1f, 0x0003 },
3687 { 0x01, 0x328a },
3688 { 0x1f, 0x0000 }
3689 };
3690
3691
3692 rtl_apply_firmware(tp);
3693
3694 rtl8168f_hw_phy_config(tp);
3695
3696 /* Improve 2-pair detection performance */
3697 rtl_writephy(tp, 0x1f, 0x0005);
3698 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003699 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003700 rtl_writephy(tp, 0x1f, 0x0000);
3701
3702 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3703
3704 /* Modify green table for giga */
3705 rtl_writephy(tp, 0x1f, 0x0005);
3706 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003707 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003708 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003709 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003710 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003711 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003712 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003713 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003714 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003715 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003716 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003717 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003718 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003719 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003720 rtl_writephy(tp, 0x1f, 0x0000);
3721
3722 /* uc same-seed solution */
3723 rtl_writephy(tp, 0x1f, 0x0005);
3724 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003725 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003726 rtl_writephy(tp, 0x1f, 0x0000);
3727
3728 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003729 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003730 rtl_writephy(tp, 0x1f, 0x0005);
3731 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003732 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003733 rtl_writephy(tp, 0x1f, 0x0004);
3734 rtl_writephy(tp, 0x1f, 0x0007);
3735 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003736 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003737 rtl_writephy(tp, 0x1f, 0x0000);
3738 rtl_writephy(tp, 0x0d, 0x0007);
3739 rtl_writephy(tp, 0x0e, 0x003c);
3740 rtl_writephy(tp, 0x0d, 0x4007);
3741 rtl_writephy(tp, 0x0e, 0x0000);
3742 rtl_writephy(tp, 0x0d, 0x0000);
3743
3744 /* Green feature */
3745 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003746 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3747 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003748 rtl_writephy(tp, 0x1f, 0x0000);
3749}
3750
Hayes Wangc5583862012-07-02 17:23:22 +08003751static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3752{
Hayes Wangc5583862012-07-02 17:23:22 +08003753 rtl_apply_firmware(tp);
3754
hayeswang41f44d12013-04-01 22:23:36 +00003755 rtl_writephy(tp, 0x1f, 0x0a46);
3756 if (rtl_readphy(tp, 0x10) & 0x0100) {
3757 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003758 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003759 } else {
3760 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003761 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003762 }
Hayes Wangc5583862012-07-02 17:23:22 +08003763
hayeswang41f44d12013-04-01 22:23:36 +00003764 rtl_writephy(tp, 0x1f, 0x0a46);
3765 if (rtl_readphy(tp, 0x13) & 0x0100) {
3766 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003767 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003768 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003769 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003770 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003771 }
Hayes Wangc5583862012-07-02 17:23:22 +08003772
hayeswang41f44d12013-04-01 22:23:36 +00003773 /* Enable PHY auto speed down */
3774 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003775 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003776
hayeswangfe7524c2013-04-01 22:23:37 +00003777 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003778 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003779 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003780 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003781 rtl_writephy(tp, 0x1f, 0x0a43);
3782 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003783 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3784 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003785
hayeswang41f44d12013-04-01 22:23:36 +00003786 /* EEE auto-fallback function */
3787 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003788 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003789
hayeswang41f44d12013-04-01 22:23:36 +00003790 /* Enable UC LPF tune function */
3791 rtl_writephy(tp, 0x1f, 0x0a43);
3792 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003793 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003794
3795 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003796 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003797
hayeswangfe7524c2013-04-01 22:23:37 +00003798 /* Improve SWR Efficiency */
3799 rtl_writephy(tp, 0x1f, 0x0bcd);
3800 rtl_writephy(tp, 0x14, 0x5065);
3801 rtl_writephy(tp, 0x14, 0xd065);
3802 rtl_writephy(tp, 0x1f, 0x0bc8);
3803 rtl_writephy(tp, 0x11, 0x5655);
3804 rtl_writephy(tp, 0x1f, 0x0bcd);
3805 rtl_writephy(tp, 0x14, 0x1065);
3806 rtl_writephy(tp, 0x14, 0x9065);
3807 rtl_writephy(tp, 0x14, 0x1065);
3808
David Chang1bac1072013-11-27 15:48:36 +08003809 /* Check ALDPS bit, disable it if enabled */
3810 rtl_writephy(tp, 0x1f, 0x0a43);
3811 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003812 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003813
hayeswang41f44d12013-04-01 22:23:36 +00003814 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003815}
3816
hayeswang57538c42013-04-01 22:23:40 +00003817static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3818{
3819 rtl_apply_firmware(tp);
3820}
3821
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003822static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3823{
3824 u16 dout_tapbin;
3825 u32 data;
3826
3827 rtl_apply_firmware(tp);
3828
3829 /* CHN EST parameters adjust - giga master */
3830 rtl_writephy(tp, 0x1f, 0x0a43);
3831 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003832 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003833 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003834 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003835 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003836 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003837 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003838 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003839 rtl_writephy(tp, 0x1f, 0x0000);
3840
3841 /* CHN EST parameters adjust - giga slave */
3842 rtl_writephy(tp, 0x1f, 0x0a43);
3843 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003844 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003845 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003846 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003847 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003848 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003849 rtl_writephy(tp, 0x1f, 0x0000);
3850
3851 /* CHN EST parameters adjust - fnet */
3852 rtl_writephy(tp, 0x1f, 0x0a43);
3853 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003854 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003855 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003856 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003857 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003858 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003859 rtl_writephy(tp, 0x1f, 0x0000);
3860
3861 /* enable R-tune & PGA-retune function */
3862 dout_tapbin = 0;
3863 rtl_writephy(tp, 0x1f, 0x0a46);
3864 data = rtl_readphy(tp, 0x13);
3865 data &= 3;
3866 data <<= 2;
3867 dout_tapbin |= data;
3868 data = rtl_readphy(tp, 0x12);
3869 data &= 0xc000;
3870 data >>= 14;
3871 dout_tapbin |= data;
3872 dout_tapbin = ~(dout_tapbin^0x08);
3873 dout_tapbin <<= 12;
3874 dout_tapbin &= 0xf000;
3875 rtl_writephy(tp, 0x1f, 0x0a43);
3876 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003877 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003878 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003879 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003880 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003881 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003882 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003883 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003884
3885 rtl_writephy(tp, 0x1f, 0x0a43);
3886 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003887 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003888 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003889 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003890 rtl_writephy(tp, 0x1f, 0x0000);
3891
3892 /* enable GPHY 10M */
3893 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003894 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003895 rtl_writephy(tp, 0x1f, 0x0000);
3896
3897 /* SAR ADC performance */
3898 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003899 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003900 rtl_writephy(tp, 0x1f, 0x0000);
3901
3902 rtl_writephy(tp, 0x1f, 0x0a43);
3903 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003904 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003905 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003906 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003907 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003908 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003909 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003910 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003911 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003912 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003913 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003914 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003915 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003916 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003917 rtl_writephy(tp, 0x1f, 0x0000);
3918
3919 /* disable phy pfm mode */
3920 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003921 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003922 rtl_writephy(tp, 0x1f, 0x0000);
3923
3924 /* Check ALDPS bit, disable it if enabled */
3925 rtl_writephy(tp, 0x1f, 0x0a43);
3926 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003927 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003928
3929 rtl_writephy(tp, 0x1f, 0x0000);
3930}
3931
3932static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3933{
3934 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3935 u16 rlen;
3936 u32 data;
3937
3938 rtl_apply_firmware(tp);
3939
3940 /* CHIN EST parameter update */
3941 rtl_writephy(tp, 0x1f, 0x0a43);
3942 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003943 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003944 rtl_writephy(tp, 0x1f, 0x0000);
3945
3946 /* enable R-tune & PGA-retune function */
3947 rtl_writephy(tp, 0x1f, 0x0a43);
3948 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003949 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003950 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003951 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003952 rtl_writephy(tp, 0x1f, 0x0000);
3953
3954 /* enable GPHY 10M */
3955 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003956 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003957 rtl_writephy(tp, 0x1f, 0x0000);
3958
3959 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3960 data = r8168_mac_ocp_read(tp, 0xdd02);
3961 ioffset_p3 = ((data & 0x80)>>7);
3962 ioffset_p3 <<= 3;
3963
3964 data = r8168_mac_ocp_read(tp, 0xdd00);
3965 ioffset_p3 |= ((data & (0xe000))>>13);
3966 ioffset_p2 = ((data & (0x1e00))>>9);
3967 ioffset_p1 = ((data & (0x01e0))>>5);
3968 ioffset_p0 = ((data & 0x0010)>>4);
3969 ioffset_p0 <<= 3;
3970 ioffset_p0 |= (data & (0x07));
3971 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3972
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003973 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003974 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003975 rtl_writephy(tp, 0x1f, 0x0bcf);
3976 rtl_writephy(tp, 0x16, data);
3977 rtl_writephy(tp, 0x1f, 0x0000);
3978 }
3979
3980 /* Modify rlen (TX LPF corner frequency) level */
3981 rtl_writephy(tp, 0x1f, 0x0bcd);
3982 data = rtl_readphy(tp, 0x16);
3983 data &= 0x000f;
3984 rlen = 0;
3985 if (data > 3)
3986 rlen = data - 3;
3987 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3988 rtl_writephy(tp, 0x17, data);
3989 rtl_writephy(tp, 0x1f, 0x0bcd);
3990 rtl_writephy(tp, 0x1f, 0x0000);
3991
3992 /* disable phy pfm mode */
3993 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003994 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003995 rtl_writephy(tp, 0x1f, 0x0000);
3996
3997 /* Check ALDPS bit, disable it if enabled */
3998 rtl_writephy(tp, 0x1f, 0x0a43);
3999 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08004000 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004001
4002 rtl_writephy(tp, 0x1f, 0x0000);
4003}
4004
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004005static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
4006{
4007 /* Enable PHY auto speed down */
4008 rtl_writephy(tp, 0x1f, 0x0a44);
4009 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
4010 rtl_writephy(tp, 0x1f, 0x0000);
4011
4012 /* patch 10M & ALDPS */
4013 rtl_writephy(tp, 0x1f, 0x0bcc);
4014 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
4015 rtl_writephy(tp, 0x1f, 0x0a44);
4016 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
4017 rtl_writephy(tp, 0x1f, 0x0a43);
4018 rtl_writephy(tp, 0x13, 0x8084);
4019 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
4020 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
4021 rtl_writephy(tp, 0x1f, 0x0000);
4022
4023 /* Enable EEE auto-fallback function */
4024 rtl_writephy(tp, 0x1f, 0x0a4b);
4025 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
4026 rtl_writephy(tp, 0x1f, 0x0000);
4027
4028 /* Enable UC LPF tune function */
4029 rtl_writephy(tp, 0x1f, 0x0a43);
4030 rtl_writephy(tp, 0x13, 0x8012);
4031 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
4032 rtl_writephy(tp, 0x1f, 0x0000);
4033
4034 /* set rg_sel_sdm_rate */
4035 rtl_writephy(tp, 0x1f, 0x0c42);
4036 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
4037 rtl_writephy(tp, 0x1f, 0x0000);
4038
4039 /* Check ALDPS bit, disable it if enabled */
4040 rtl_writephy(tp, 0x1f, 0x0a43);
4041 if (rtl_readphy(tp, 0x10) & 0x0004)
4042 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4043
4044 rtl_writephy(tp, 0x1f, 0x0000);
4045}
4046
4047static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
4048{
4049 /* patch 10M & ALDPS */
4050 rtl_writephy(tp, 0x1f, 0x0bcc);
4051 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
4052 rtl_writephy(tp, 0x1f, 0x0a44);
4053 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
4054 rtl_writephy(tp, 0x1f, 0x0a43);
4055 rtl_writephy(tp, 0x13, 0x8084);
4056 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
4057 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
4058 rtl_writephy(tp, 0x1f, 0x0000);
4059
4060 /* Enable UC LPF tune function */
4061 rtl_writephy(tp, 0x1f, 0x0a43);
4062 rtl_writephy(tp, 0x13, 0x8012);
4063 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
4064 rtl_writephy(tp, 0x1f, 0x0000);
4065
4066 /* Set rg_sel_sdm_rate */
4067 rtl_writephy(tp, 0x1f, 0x0c42);
4068 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
4069 rtl_writephy(tp, 0x1f, 0x0000);
4070
4071 /* Channel estimation parameters */
4072 rtl_writephy(tp, 0x1f, 0x0a43);
4073 rtl_writephy(tp, 0x13, 0x80f3);
4074 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
4075 rtl_writephy(tp, 0x13, 0x80f0);
4076 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
4077 rtl_writephy(tp, 0x13, 0x80ef);
4078 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
4079 rtl_writephy(tp, 0x13, 0x80f6);
4080 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
4081 rtl_writephy(tp, 0x13, 0x80ec);
4082 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
4083 rtl_writephy(tp, 0x13, 0x80ed);
4084 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
4085 rtl_writephy(tp, 0x13, 0x80f2);
4086 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
4087 rtl_writephy(tp, 0x13, 0x80f4);
4088 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
4089 rtl_writephy(tp, 0x1f, 0x0a43);
4090 rtl_writephy(tp, 0x13, 0x8110);
4091 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
4092 rtl_writephy(tp, 0x13, 0x810f);
4093 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
4094 rtl_writephy(tp, 0x13, 0x8111);
4095 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
4096 rtl_writephy(tp, 0x13, 0x8113);
4097 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
4098 rtl_writephy(tp, 0x13, 0x8115);
4099 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
4100 rtl_writephy(tp, 0x13, 0x810e);
4101 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
4102 rtl_writephy(tp, 0x13, 0x810c);
4103 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
4104 rtl_writephy(tp, 0x13, 0x810b);
4105 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
4106 rtl_writephy(tp, 0x1f, 0x0a43);
4107 rtl_writephy(tp, 0x13, 0x80d1);
4108 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
4109 rtl_writephy(tp, 0x13, 0x80cd);
4110 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
4111 rtl_writephy(tp, 0x13, 0x80d3);
4112 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
4113 rtl_writephy(tp, 0x13, 0x80d5);
4114 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
4115 rtl_writephy(tp, 0x13, 0x80d7);
4116 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
4117
4118 /* Force PWM-mode */
4119 rtl_writephy(tp, 0x1f, 0x0bcd);
4120 rtl_writephy(tp, 0x14, 0x5065);
4121 rtl_writephy(tp, 0x14, 0xd065);
4122 rtl_writephy(tp, 0x1f, 0x0bc8);
4123 rtl_writephy(tp, 0x12, 0x00ed);
4124 rtl_writephy(tp, 0x1f, 0x0bcd);
4125 rtl_writephy(tp, 0x14, 0x1065);
4126 rtl_writephy(tp, 0x14, 0x9065);
4127 rtl_writephy(tp, 0x14, 0x1065);
4128 rtl_writephy(tp, 0x1f, 0x0000);
4129
4130 /* Check ALDPS bit, disable it if enabled */
4131 rtl_writephy(tp, 0x1f, 0x0a43);
4132 if (rtl_readphy(tp, 0x10) & 0x0004)
4133 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4134
4135 rtl_writephy(tp, 0x1f, 0x0000);
4136}
4137
françois romieu4da19632011-01-03 15:07:55 +00004138static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02004139{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004140 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02004141 { 0x1f, 0x0003 },
4142 { 0x08, 0x441d },
4143 { 0x01, 0x9100 },
4144 { 0x1f, 0x0000 }
4145 };
4146
françois romieu4da19632011-01-03 15:07:55 +00004147 rtl_writephy(tp, 0x1f, 0x0000);
4148 rtl_patchphy(tp, 0x11, 1 << 12);
4149 rtl_patchphy(tp, 0x19, 1 << 13);
4150 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004151
françois romieu4da19632011-01-03 15:07:55 +00004152 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02004153}
4154
Hayes Wang5a5e4442011-02-22 17:26:21 +08004155static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
4156{
4157 static const struct phy_reg phy_reg_init[] = {
4158 { 0x1f, 0x0005 },
4159 { 0x1a, 0x0000 },
4160 { 0x1f, 0x0000 },
4161
4162 { 0x1f, 0x0004 },
4163 { 0x1c, 0x0000 },
4164 { 0x1f, 0x0000 },
4165
4166 { 0x1f, 0x0001 },
4167 { 0x15, 0x7701 },
4168 { 0x1f, 0x0000 }
4169 };
4170
4171 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01004172 rtl_writephy(tp, 0x1f, 0x0000);
4173 rtl_writephy(tp, 0x18, 0x0310);
4174 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08004175
François Romieu953a12c2011-04-24 17:38:48 +02004176 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08004177
4178 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4179}
4180
Hayes Wang7e18dca2012-03-30 14:33:02 +08004181static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
4182{
Hayes Wang7e18dca2012-03-30 14:33:02 +08004183 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01004184 rtl_writephy(tp, 0x1f, 0x0000);
4185 rtl_writephy(tp, 0x18, 0x0310);
4186 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004187
4188 rtl_apply_firmware(tp);
4189
4190 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02004191 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004192 rtl_writephy(tp, 0x1f, 0x0004);
4193 rtl_writephy(tp, 0x10, 0x401f);
4194 rtl_writephy(tp, 0x19, 0x7030);
4195 rtl_writephy(tp, 0x1f, 0x0000);
4196}
4197
Hayes Wang5598bfe2012-07-02 17:23:21 +08004198static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
4199{
Hayes Wang5598bfe2012-07-02 17:23:21 +08004200 static const struct phy_reg phy_reg_init[] = {
4201 { 0x1f, 0x0004 },
4202 { 0x10, 0xc07f },
4203 { 0x19, 0x7030 },
4204 { 0x1f, 0x0000 }
4205 };
4206
4207 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01004208 rtl_writephy(tp, 0x1f, 0x0000);
4209 rtl_writephy(tp, 0x18, 0x0310);
4210 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004211
4212 rtl_apply_firmware(tp);
4213
Francois Romieufdf6fc02012-07-06 22:40:38 +02004214 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004215 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4216
Francois Romieufdf6fc02012-07-06 22:40:38 +02004217 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004218}
4219
Francois Romieu5615d9f2007-08-17 17:50:46 +02004220static void rtl_hw_phy_config(struct net_device *dev)
4221{
4222 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004223
4224 rtl8169_print_mac_version(tp);
4225
4226 switch (tp->mac_version) {
4227 case RTL_GIGA_MAC_VER_01:
4228 break;
4229 case RTL_GIGA_MAC_VER_02:
4230 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00004231 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004232 break;
4233 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00004234 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004235 break;
françois romieu2e9558562009-08-10 19:44:19 +00004236 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00004237 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00004238 break;
françois romieu8c7006a2009-08-10 19:43:29 +00004239 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00004240 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00004241 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02004242 case RTL_GIGA_MAC_VER_07:
4243 case RTL_GIGA_MAC_VER_08:
4244 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00004245 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004246 break;
Francois Romieu236b8082008-05-30 16:11:48 +02004247 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00004248 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004249 break;
4250 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00004251 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004252 break;
4253 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00004254 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004255 break;
Francois Romieu867763c2007-08-17 18:21:58 +02004256 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00004257 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004258 break;
4259 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00004260 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004261 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02004262 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00004263 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02004264 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004265 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00004266 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004267 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004268 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00004269 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004270 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004271 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004272 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00004273 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004274 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004275 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00004276 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004277 break;
4278 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00004279 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004280 break;
4281 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00004282 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004283 break;
françois romieue6de30d2011-01-03 15:08:37 +00004284 case RTL_GIGA_MAC_VER_28:
4285 rtl8168d_4_hw_phy_config(tp);
4286 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004287 case RTL_GIGA_MAC_VER_29:
4288 case RTL_GIGA_MAC_VER_30:
4289 rtl8105e_hw_phy_config(tp);
4290 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004291 case RTL_GIGA_MAC_VER_31:
4292 /* None. */
4293 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00004294 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00004295 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004296 rtl8168e_1_hw_phy_config(tp);
4297 break;
4298 case RTL_GIGA_MAC_VER_34:
4299 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004300 break;
Hayes Wangc2218922011-09-06 16:55:18 +08004301 case RTL_GIGA_MAC_VER_35:
4302 rtl8168f_1_hw_phy_config(tp);
4303 break;
4304 case RTL_GIGA_MAC_VER_36:
4305 rtl8168f_2_hw_phy_config(tp);
4306 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004307
Hayes Wang7e18dca2012-03-30 14:33:02 +08004308 case RTL_GIGA_MAC_VER_37:
4309 rtl8402_hw_phy_config(tp);
4310 break;
4311
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004312 case RTL_GIGA_MAC_VER_38:
4313 rtl8411_hw_phy_config(tp);
4314 break;
4315
Hayes Wang5598bfe2012-07-02 17:23:21 +08004316 case RTL_GIGA_MAC_VER_39:
4317 rtl8106e_hw_phy_config(tp);
4318 break;
4319
Hayes Wangc5583862012-07-02 17:23:22 +08004320 case RTL_GIGA_MAC_VER_40:
4321 rtl8168g_1_hw_phy_config(tp);
4322 break;
hayeswang57538c42013-04-01 22:23:40 +00004323 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004324 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004325 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004326 rtl8168g_2_hw_phy_config(tp);
4327 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004328 case RTL_GIGA_MAC_VER_45:
4329 case RTL_GIGA_MAC_VER_47:
4330 rtl8168h_1_hw_phy_config(tp);
4331 break;
4332 case RTL_GIGA_MAC_VER_46:
4333 case RTL_GIGA_MAC_VER_48:
4334 rtl8168h_2_hw_phy_config(tp);
4335 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004336
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004337 case RTL_GIGA_MAC_VER_49:
4338 rtl8168ep_1_hw_phy_config(tp);
4339 break;
4340 case RTL_GIGA_MAC_VER_50:
4341 case RTL_GIGA_MAC_VER_51:
4342 rtl8168ep_2_hw_phy_config(tp);
4343 break;
4344
Hayes Wangc5583862012-07-02 17:23:22 +08004345 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004346 default:
4347 break;
4348 }
4349}
4350
Francois Romieuda78dbf2012-01-26 14:18:23 +01004351static void rtl_phy_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004352{
Linus Torvalds1da177e2005-04-16 15:20:36 -07004353 struct timer_list *timer = &tp->timer;
4354 void __iomem *ioaddr = tp->mmio_addr;
4355 unsigned long timeout = RTL8169_PHY_TIMEOUT;
4356
Francois Romieubcf0bf92006-07-26 23:14:13 +02004357 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004358
françois romieu4da19632011-01-03 15:07:55 +00004359 if (tp->phy_reset_pending(tp)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02004360 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004361 * A busy loop could burn quite a few cycles on nowadays CPU.
4362 * Let's delay the execution of the timer for a few ticks.
4363 */
4364 timeout = HZ/10;
4365 goto out_mod_timer;
4366 }
4367
4368 if (tp->link_ok(ioaddr))
Francois Romieuda78dbf2012-01-26 14:18:23 +01004369 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004370
Lekensteyn9bb8eeb2013-08-02 10:36:55 +02004371 netif_dbg(tp, link, tp->dev, "PHY reset until link up\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004372
françois romieu4da19632011-01-03 15:07:55 +00004373 tp->phy_reset_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004374
4375out_mod_timer:
4376 mod_timer(timer, jiffies + timeout);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004377}
4378
4379static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4380{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004381 if (!test_and_set_bit(flag, tp->wk.flags))
4382 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004383}
4384
4385static void rtl8169_phy_timer(unsigned long __opaque)
4386{
4387 struct net_device *dev = (struct net_device *)__opaque;
4388 struct rtl8169_private *tp = netdev_priv(dev);
4389
Francois Romieu98ddf982012-01-31 10:47:34 +01004390 rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004391}
4392
Linus Torvalds1da177e2005-04-16 15:20:36 -07004393static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
4394 void __iomem *ioaddr)
4395{
4396 iounmap(ioaddr);
4397 pci_release_regions(pdev);
françois romieu87aeec72010-04-26 11:42:06 +00004398 pci_clear_mwi(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004399 pci_disable_device(pdev);
4400 free_netdev(dev);
4401}
4402
Francois Romieuffc46952012-07-06 14:19:23 +02004403DECLARE_RTL_COND(rtl_phy_reset_cond)
4404{
4405 return tp->phy_reset_pending(tp);
4406}
4407
Francois Romieubf793292006-11-01 00:53:05 +01004408static void rtl8169_phy_reset(struct net_device *dev,
4409 struct rtl8169_private *tp)
4410{
françois romieu4da19632011-01-03 15:07:55 +00004411 tp->phy_reset_enable(tp);
Francois Romieuffc46952012-07-06 14:19:23 +02004412 rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
Francois Romieubf793292006-11-01 00:53:05 +01004413}
4414
David S. Miller8decf862011-09-22 03:23:13 -04004415static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4416{
4417 void __iomem *ioaddr = tp->mmio_addr;
4418
4419 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
4420 (RTL_R8(PHYstatus) & TBI_Enable);
4421}
4422
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004423static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004424{
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004425 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004426
Francois Romieu5615d9f2007-08-17 17:50:46 +02004427 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004428
Marcus Sundberg773328942008-07-10 21:28:08 +02004429 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
4430 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4431 RTL_W8(0x82, 0x01);
4432 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004433
Francois Romieu6dccd162007-02-13 23:38:05 +01004434 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4435
4436 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
4437 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004438
Francois Romieubcf0bf92006-07-26 23:14:13 +02004439 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004440 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
4441 RTL_W8(0x82, 0x01);
4442 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00004443 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004444 }
4445
Francois Romieubf793292006-11-01 00:53:05 +01004446 rtl8169_phy_reset(dev, tp);
4447
Oliver Neukum54405cd2011-01-06 21:55:13 +01004448 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
Francois Romieucecb5fd2011-04-01 10:21:07 +02004449 ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4450 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4451 (tp->mii.supports_gmii ?
4452 ADVERTISED_1000baseT_Half |
4453 ADVERTISED_1000baseT_Full : 0));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004454
David S. Miller8decf862011-09-22 03:23:13 -04004455 if (rtl_tbi_enabled(tp))
Joe Perchesbf82c182010-02-09 11:49:50 +00004456 netif_info(tp, link, dev, "TBI auto-negotiating\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004457}
4458
Francois Romieu773d2022007-01-31 23:47:43 +01004459static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4460{
4461 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu773d2022007-01-31 23:47:43 +01004462
Francois Romieuda78dbf2012-01-26 14:18:23 +01004463 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004464
4465 RTL_W8(Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00004466
françois romieu9ecb9aa2012-12-07 11:20:21 +00004467 RTL_W32(MAC4, addr[4] | addr[5] << 8);
françois romieu908ba2b2010-04-26 11:42:58 +00004468 RTL_R32(MAC4);
4469
françois romieu9ecb9aa2012-12-07 11:20:21 +00004470 RTL_W32(MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
françois romieu908ba2b2010-04-26 11:42:58 +00004471 RTL_R32(MAC0);
4472
françois romieu9ecb9aa2012-12-07 11:20:21 +00004473 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4474 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004475
Francois Romieu773d2022007-01-31 23:47:43 +01004476 RTL_W8(Cfg9346, Cfg9346_Lock);
4477
Francois Romieuda78dbf2012-01-26 14:18:23 +01004478 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004479}
4480
4481static int rtl_set_mac_address(struct net_device *dev, void *p)
4482{
4483 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004484 struct device *d = &tp->pci_dev->dev;
Francois Romieu773d2022007-01-31 23:47:43 +01004485 struct sockaddr *addr = p;
4486
4487 if (!is_valid_ether_addr(addr->sa_data))
4488 return -EADDRNOTAVAIL;
4489
4490 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
4491
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004492 pm_runtime_get_noresume(d);
4493
4494 if (pm_runtime_active(d))
4495 rtl_rar_set(tp, dev->dev_addr);
4496
4497 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004498
4499 return 0;
4500}
4501
Francois Romieu5f787a12006-08-17 13:02:36 +02004502static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
4503{
4504 struct rtl8169_private *tp = netdev_priv(dev);
4505 struct mii_ioctl_data *data = if_mii(ifr);
4506
Francois Romieu8b4ab282008-11-19 22:05:25 -08004507 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
4508}
Francois Romieu5f787a12006-08-17 13:02:36 +02004509
Francois Romieucecb5fd2011-04-01 10:21:07 +02004510static int rtl_xmii_ioctl(struct rtl8169_private *tp,
4511 struct mii_ioctl_data *data, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004512{
Francois Romieu5f787a12006-08-17 13:02:36 +02004513 switch (cmd) {
4514 case SIOCGMIIPHY:
4515 data->phy_id = 32; /* Internal PHY */
4516 return 0;
4517
4518 case SIOCGMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004519 data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
Francois Romieu5f787a12006-08-17 13:02:36 +02004520 return 0;
4521
4522 case SIOCSMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004523 rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
Francois Romieu5f787a12006-08-17 13:02:36 +02004524 return 0;
4525 }
4526 return -EOPNOTSUPP;
4527}
4528
Francois Romieu8b4ab282008-11-19 22:05:25 -08004529static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
4530{
4531 return -EOPNOTSUPP;
4532}
4533
Francois Romieufbac58f2007-10-04 22:51:38 +02004534static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
4535{
4536 if (tp->features & RTL_FEATURE_MSI) {
4537 pci_disable_msi(pdev);
4538 tp->features &= ~RTL_FEATURE_MSI;
4539 }
4540}
4541
Bill Pembertonbaf63292012-12-03 09:23:28 -05004542static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004543{
4544 struct mdio_ops *ops = &tp->mdio_ops;
4545
4546 switch (tp->mac_version) {
4547 case RTL_GIGA_MAC_VER_27:
4548 ops->write = r8168dp_1_mdio_write;
4549 ops->read = r8168dp_1_mdio_read;
4550 break;
françois romieue6de30d2011-01-03 15:08:37 +00004551 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004552 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004553 ops->write = r8168dp_2_mdio_write;
4554 ops->read = r8168dp_2_mdio_read;
4555 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004556 case RTL_GIGA_MAC_VER_40:
4557 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004558 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004559 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004560 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004561 case RTL_GIGA_MAC_VER_45:
4562 case RTL_GIGA_MAC_VER_46:
4563 case RTL_GIGA_MAC_VER_47:
4564 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004565 case RTL_GIGA_MAC_VER_49:
4566 case RTL_GIGA_MAC_VER_50:
4567 case RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004568 ops->write = r8168g_mdio_write;
4569 ops->read = r8168g_mdio_read;
4570 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004571 default:
4572 ops->write = r8169_mdio_write;
4573 ops->read = r8169_mdio_read;
4574 break;
4575 }
4576}
4577
hayeswange2409d82013-03-31 17:02:04 +00004578static void rtl_speed_down(struct rtl8169_private *tp)
4579{
4580 u32 adv;
4581 int lpa;
4582
4583 rtl_writephy(tp, 0x1f, 0x0000);
4584 lpa = rtl_readphy(tp, MII_LPA);
4585
4586 if (lpa & (LPA_10HALF | LPA_10FULL))
4587 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
4588 else if (lpa & (LPA_100HALF | LPA_100FULL))
4589 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4590 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4591 else
4592 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4593 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4594 (tp->mii.supports_gmii ?
4595 ADVERTISED_1000baseT_Half |
4596 ADVERTISED_1000baseT_Full : 0);
4597
4598 rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
4599 adv);
4600}
4601
David S. Miller1805b2f2011-10-24 18:18:09 -04004602static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4603{
4604 void __iomem *ioaddr = tp->mmio_addr;
4605
4606 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004607 case RTL_GIGA_MAC_VER_25:
4608 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004609 case RTL_GIGA_MAC_VER_29:
4610 case RTL_GIGA_MAC_VER_30:
4611 case RTL_GIGA_MAC_VER_32:
4612 case RTL_GIGA_MAC_VER_33:
4613 case RTL_GIGA_MAC_VER_34:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004614 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004615 case RTL_GIGA_MAC_VER_38:
Hayes Wang5598bfe2012-07-02 17:23:21 +08004616 case RTL_GIGA_MAC_VER_39:
Hayes Wangc5583862012-07-02 17:23:22 +08004617 case RTL_GIGA_MAC_VER_40:
4618 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004619 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004620 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004621 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004622 case RTL_GIGA_MAC_VER_45:
4623 case RTL_GIGA_MAC_VER_46:
4624 case RTL_GIGA_MAC_VER_47:
4625 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004626 case RTL_GIGA_MAC_VER_49:
4627 case RTL_GIGA_MAC_VER_50:
4628 case RTL_GIGA_MAC_VER_51:
David S. Miller1805b2f2011-10-24 18:18:09 -04004629 RTL_W32(RxConfig, RTL_R32(RxConfig) |
4630 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4631 break;
4632 default:
4633 break;
4634 }
4635}
4636
4637static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4638{
4639 if (!(__rtl8169_get_wol(tp) & WAKE_ANY))
4640 return false;
4641
hayeswange2409d82013-03-31 17:02:04 +00004642 rtl_speed_down(tp);
David S. Miller1805b2f2011-10-24 18:18:09 -04004643 rtl_wol_suspend_quirk(tp);
4644
4645 return true;
4646}
4647
françois romieu065c27c2011-01-03 15:08:12 +00004648static void r810x_phy_power_down(struct rtl8169_private *tp)
4649{
4650 rtl_writephy(tp, 0x1f, 0x0000);
4651 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
4652}
4653
4654static void r810x_phy_power_up(struct rtl8169_private *tp)
4655{
4656 rtl_writephy(tp, 0x1f, 0x0000);
4657 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
4658}
4659
4660static void r810x_pll_power_down(struct rtl8169_private *tp)
4661{
Hayes Wang00042992012-03-30 14:33:00 +08004662 void __iomem *ioaddr = tp->mmio_addr;
4663
David S. Miller1805b2f2011-10-24 18:18:09 -04004664 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004665 return;
françois romieu065c27c2011-01-03 15:08:12 +00004666
4667 r810x_phy_power_down(tp);
Hayes Wang00042992012-03-30 14:33:00 +08004668
4669 switch (tp->mac_version) {
4670 case RTL_GIGA_MAC_VER_07:
4671 case RTL_GIGA_MAC_VER_08:
4672 case RTL_GIGA_MAC_VER_09:
4673 case RTL_GIGA_MAC_VER_10:
4674 case RTL_GIGA_MAC_VER_13:
4675 case RTL_GIGA_MAC_VER_16:
4676 break;
4677 default:
4678 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
4679 break;
4680 }
françois romieu065c27c2011-01-03 15:08:12 +00004681}
4682
4683static void r810x_pll_power_up(struct rtl8169_private *tp)
4684{
Hayes Wang00042992012-03-30 14:33:00 +08004685 void __iomem *ioaddr = tp->mmio_addr;
4686
françois romieu065c27c2011-01-03 15:08:12 +00004687 r810x_phy_power_up(tp);
Hayes Wang00042992012-03-30 14:33:00 +08004688
4689 switch (tp->mac_version) {
4690 case RTL_GIGA_MAC_VER_07:
4691 case RTL_GIGA_MAC_VER_08:
4692 case RTL_GIGA_MAC_VER_09:
4693 case RTL_GIGA_MAC_VER_10:
4694 case RTL_GIGA_MAC_VER_13:
4695 case RTL_GIGA_MAC_VER_16:
4696 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004697 case RTL_GIGA_MAC_VER_47:
4698 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08004699 RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004700 break;
Hayes Wang00042992012-03-30 14:33:00 +08004701 default:
4702 RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
4703 break;
4704 }
françois romieu065c27c2011-01-03 15:08:12 +00004705}
4706
4707static void r8168_phy_power_up(struct rtl8169_private *tp)
4708{
4709 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00004710 switch (tp->mac_version) {
4711 case RTL_GIGA_MAC_VER_11:
4712 case RTL_GIGA_MAC_VER_12:
4713 case RTL_GIGA_MAC_VER_17:
4714 case RTL_GIGA_MAC_VER_18:
4715 case RTL_GIGA_MAC_VER_19:
4716 case RTL_GIGA_MAC_VER_20:
4717 case RTL_GIGA_MAC_VER_21:
4718 case RTL_GIGA_MAC_VER_22:
4719 case RTL_GIGA_MAC_VER_23:
4720 case RTL_GIGA_MAC_VER_24:
4721 case RTL_GIGA_MAC_VER_25:
4722 case RTL_GIGA_MAC_VER_26:
4723 case RTL_GIGA_MAC_VER_27:
4724 case RTL_GIGA_MAC_VER_28:
4725 case RTL_GIGA_MAC_VER_31:
4726 rtl_writephy(tp, 0x0e, 0x0000);
4727 break;
4728 default:
4729 break;
4730 }
françois romieu065c27c2011-01-03 15:08:12 +00004731 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
4732}
4733
4734static void r8168_phy_power_down(struct rtl8169_private *tp)
4735{
4736 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00004737 switch (tp->mac_version) {
4738 case RTL_GIGA_MAC_VER_32:
4739 case RTL_GIGA_MAC_VER_33:
hayeswangbeb330a2013-04-01 22:23:39 +00004740 case RTL_GIGA_MAC_VER_40:
4741 case RTL_GIGA_MAC_VER_41:
hayeswang01dc7fe2011-03-21 01:50:28 +00004742 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
4743 break;
4744
4745 case RTL_GIGA_MAC_VER_11:
4746 case RTL_GIGA_MAC_VER_12:
4747 case RTL_GIGA_MAC_VER_17:
4748 case RTL_GIGA_MAC_VER_18:
4749 case RTL_GIGA_MAC_VER_19:
4750 case RTL_GIGA_MAC_VER_20:
4751 case RTL_GIGA_MAC_VER_21:
4752 case RTL_GIGA_MAC_VER_22:
4753 case RTL_GIGA_MAC_VER_23:
4754 case RTL_GIGA_MAC_VER_24:
4755 case RTL_GIGA_MAC_VER_25:
4756 case RTL_GIGA_MAC_VER_26:
4757 case RTL_GIGA_MAC_VER_27:
4758 case RTL_GIGA_MAC_VER_28:
4759 case RTL_GIGA_MAC_VER_31:
4760 rtl_writephy(tp, 0x0e, 0x0200);
4761 default:
4762 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
4763 break;
4764 }
françois romieu065c27c2011-01-03 15:08:12 +00004765}
4766
4767static void r8168_pll_power_down(struct rtl8169_private *tp)
4768{
4769 void __iomem *ioaddr = tp->mmio_addr;
4770
Francois Romieucecb5fd2011-04-01 10:21:07 +02004771 if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
4772 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004773 tp->mac_version == RTL_GIGA_MAC_VER_31 ||
4774 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
4775 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
4776 tp->mac_version == RTL_GIGA_MAC_VER_51) &&
Chun-Hao Lin2f8c0402014-10-01 23:17:19 +08004777 r8168_check_dash(tp)) {
françois romieu065c27c2011-01-03 15:08:12 +00004778 return;
Hayes Wang5d2e1952011-02-22 17:26:22 +08004779 }
françois romieu065c27c2011-01-03 15:08:12 +00004780
Francois Romieucecb5fd2011-04-01 10:21:07 +02004781 if ((tp->mac_version == RTL_GIGA_MAC_VER_23 ||
4782 tp->mac_version == RTL_GIGA_MAC_VER_24) &&
françois romieu065c27c2011-01-03 15:08:12 +00004783 (RTL_R16(CPlusCmd) & ASF)) {
4784 return;
4785 }
4786
hayeswang01dc7fe2011-03-21 01:50:28 +00004787 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4788 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004789 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004790
David S. Miller1805b2f2011-10-24 18:18:09 -04004791 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004792 return;
françois romieu065c27c2011-01-03 15:08:12 +00004793
4794 r8168_phy_power_down(tp);
4795
4796 switch (tp->mac_version) {
4797 case RTL_GIGA_MAC_VER_25:
4798 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004799 case RTL_GIGA_MAC_VER_27:
4800 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004801 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004802 case RTL_GIGA_MAC_VER_32:
4803 case RTL_GIGA_MAC_VER_33:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004804 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004805 case RTL_GIGA_MAC_VER_45:
4806 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004807 case RTL_GIGA_MAC_VER_50:
4808 case RTL_GIGA_MAC_VER_51:
françois romieu065c27c2011-01-03 15:08:12 +00004809 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
4810 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004811 case RTL_GIGA_MAC_VER_40:
4812 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004813 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004814 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004815 0xfc000000, ERIAR_EXGMAC);
Chun-Hao Linb8e5e6a2014-10-01 23:17:13 +08004816 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004817 break;
françois romieu065c27c2011-01-03 15:08:12 +00004818 }
4819}
4820
4821static void r8168_pll_power_up(struct rtl8169_private *tp)
4822{
4823 void __iomem *ioaddr = tp->mmio_addr;
4824
françois romieu065c27c2011-01-03 15:08:12 +00004825 switch (tp->mac_version) {
4826 case RTL_GIGA_MAC_VER_25:
4827 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004828 case RTL_GIGA_MAC_VER_27:
4829 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004830 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004831 case RTL_GIGA_MAC_VER_32:
4832 case RTL_GIGA_MAC_VER_33:
françois romieu065c27c2011-01-03 15:08:12 +00004833 RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
4834 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004835 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004836 case RTL_GIGA_MAC_VER_45:
4837 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004838 case RTL_GIGA_MAC_VER_50:
4839 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08004840 RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004841 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004842 case RTL_GIGA_MAC_VER_40:
4843 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004844 case RTL_GIGA_MAC_VER_49:
Chun-Hao Linb8e5e6a2014-10-01 23:17:13 +08004845 RTL_W8(PMCH, RTL_R8(PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004846 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004847 0x00000000, ERIAR_EXGMAC);
4848 break;
françois romieu065c27c2011-01-03 15:08:12 +00004849 }
4850
4851 r8168_phy_power_up(tp);
4852}
4853
Francois Romieud58d46b2011-05-03 16:38:29 +02004854static void rtl_generic_op(struct rtl8169_private *tp,
4855 void (*op)(struct rtl8169_private *))
françois romieu065c27c2011-01-03 15:08:12 +00004856{
4857 if (op)
4858 op(tp);
4859}
4860
4861static void rtl_pll_power_down(struct rtl8169_private *tp)
4862{
Francois Romieud58d46b2011-05-03 16:38:29 +02004863 rtl_generic_op(tp, tp->pll_power_ops.down);
françois romieu065c27c2011-01-03 15:08:12 +00004864}
4865
4866static void rtl_pll_power_up(struct rtl8169_private *tp)
4867{
Francois Romieud58d46b2011-05-03 16:38:29 +02004868 rtl_generic_op(tp, tp->pll_power_ops.up);
françois romieu065c27c2011-01-03 15:08:12 +00004869}
4870
Bill Pembertonbaf63292012-12-03 09:23:28 -05004871static void rtl_init_pll_power_ops(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00004872{
4873 struct pll_power_ops *ops = &tp->pll_power_ops;
4874
4875 switch (tp->mac_version) {
4876 case RTL_GIGA_MAC_VER_07:
4877 case RTL_GIGA_MAC_VER_08:
4878 case RTL_GIGA_MAC_VER_09:
4879 case RTL_GIGA_MAC_VER_10:
4880 case RTL_GIGA_MAC_VER_16:
Hayes Wang5a5e4442011-02-22 17:26:21 +08004881 case RTL_GIGA_MAC_VER_29:
4882 case RTL_GIGA_MAC_VER_30:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004883 case RTL_GIGA_MAC_VER_37:
Hayes Wang5598bfe2012-07-02 17:23:21 +08004884 case RTL_GIGA_MAC_VER_39:
hayeswang58152cd2013-04-01 22:23:42 +00004885 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004886 case RTL_GIGA_MAC_VER_47:
4887 case RTL_GIGA_MAC_VER_48:
françois romieu065c27c2011-01-03 15:08:12 +00004888 ops->down = r810x_pll_power_down;
4889 ops->up = r810x_pll_power_up;
4890 break;
4891
4892 case RTL_GIGA_MAC_VER_11:
4893 case RTL_GIGA_MAC_VER_12:
4894 case RTL_GIGA_MAC_VER_17:
4895 case RTL_GIGA_MAC_VER_18:
4896 case RTL_GIGA_MAC_VER_19:
4897 case RTL_GIGA_MAC_VER_20:
4898 case RTL_GIGA_MAC_VER_21:
4899 case RTL_GIGA_MAC_VER_22:
4900 case RTL_GIGA_MAC_VER_23:
4901 case RTL_GIGA_MAC_VER_24:
4902 case RTL_GIGA_MAC_VER_25:
4903 case RTL_GIGA_MAC_VER_26:
4904 case RTL_GIGA_MAC_VER_27:
françois romieue6de30d2011-01-03 15:08:37 +00004905 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004906 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004907 case RTL_GIGA_MAC_VER_32:
4908 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004909 case RTL_GIGA_MAC_VER_34:
Hayes Wangc2218922011-09-06 16:55:18 +08004910 case RTL_GIGA_MAC_VER_35:
4911 case RTL_GIGA_MAC_VER_36:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004912 case RTL_GIGA_MAC_VER_38:
Hayes Wangc5583862012-07-02 17:23:22 +08004913 case RTL_GIGA_MAC_VER_40:
4914 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004915 case RTL_GIGA_MAC_VER_42:
hayeswang45dd95c2013-07-08 17:09:01 +08004916 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004917 case RTL_GIGA_MAC_VER_45:
4918 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004919 case RTL_GIGA_MAC_VER_49:
4920 case RTL_GIGA_MAC_VER_50:
4921 case RTL_GIGA_MAC_VER_51:
françois romieu065c27c2011-01-03 15:08:12 +00004922 ops->down = r8168_pll_power_down;
4923 ops->up = r8168_pll_power_up;
4924 break;
4925
4926 default:
4927 ops->down = NULL;
4928 ops->up = NULL;
4929 break;
4930 }
4931}
4932
Hayes Wange542a222011-07-06 15:58:04 +08004933static void rtl_init_rxcfg(struct rtl8169_private *tp)
4934{
4935 void __iomem *ioaddr = tp->mmio_addr;
4936
4937 switch (tp->mac_version) {
4938 case RTL_GIGA_MAC_VER_01:
4939 case RTL_GIGA_MAC_VER_02:
4940 case RTL_GIGA_MAC_VER_03:
4941 case RTL_GIGA_MAC_VER_04:
4942 case RTL_GIGA_MAC_VER_05:
4943 case RTL_GIGA_MAC_VER_06:
4944 case RTL_GIGA_MAC_VER_10:
4945 case RTL_GIGA_MAC_VER_11:
4946 case RTL_GIGA_MAC_VER_12:
4947 case RTL_GIGA_MAC_VER_13:
4948 case RTL_GIGA_MAC_VER_14:
4949 case RTL_GIGA_MAC_VER_15:
4950 case RTL_GIGA_MAC_VER_16:
4951 case RTL_GIGA_MAC_VER_17:
4952 RTL_W32(RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
4953 break;
4954 case RTL_GIGA_MAC_VER_18:
4955 case RTL_GIGA_MAC_VER_19:
4956 case RTL_GIGA_MAC_VER_20:
4957 case RTL_GIGA_MAC_VER_21:
4958 case RTL_GIGA_MAC_VER_22:
4959 case RTL_GIGA_MAC_VER_23:
4960 case RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00004961 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02004962 case RTL_GIGA_MAC_VER_35:
Hayes Wange542a222011-07-06 15:58:04 +08004963 RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
4964 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004965 case RTL_GIGA_MAC_VER_40:
4966 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004967 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004968 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004969 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004970 case RTL_GIGA_MAC_VER_45:
4971 case RTL_GIGA_MAC_VER_46:
4972 case RTL_GIGA_MAC_VER_47:
4973 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004974 case RTL_GIGA_MAC_VER_49:
4975 case RTL_GIGA_MAC_VER_50:
4976 case RTL_GIGA_MAC_VER_51:
Ivan Vecera7ebc4822015-08-04 22:11:43 +02004977 RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004978 break;
Hayes Wange542a222011-07-06 15:58:04 +08004979 default:
4980 RTL_W32(RxConfig, RX128_INT_EN | RX_DMA_BURST);
4981 break;
4982 }
4983}
4984
Hayes Wang92fc43b2011-07-06 15:58:03 +08004985static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4986{
Timo Teräs9fba0812013-01-15 21:01:24 +00004987 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004988}
4989
Francois Romieud58d46b2011-05-03 16:38:29 +02004990static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4991{
françois romieu9c5028e2012-03-02 04:43:14 +00004992 void __iomem *ioaddr = tp->mmio_addr;
4993
4994 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004995 rtl_generic_op(tp, tp->jumbo_ops.enable);
françois romieu9c5028e2012-03-02 04:43:14 +00004996 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004997}
4998
4999static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
5000{
françois romieu9c5028e2012-03-02 04:43:14 +00005001 void __iomem *ioaddr = tp->mmio_addr;
5002
5003 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005004 rtl_generic_op(tp, tp->jumbo_ops.disable);
françois romieu9c5028e2012-03-02 04:43:14 +00005005 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005006}
5007
5008static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
5009{
5010 void __iomem *ioaddr = tp->mmio_addr;
5011
5012 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
5013 RTL_W8(Config4, RTL_R8(Config4) | Jumbo_En1);
Rafał Miłeckif65d5392015-01-26 18:06:31 +01005014 rtl_tx_performance_tweak(tp->pci_dev, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005015}
5016
5017static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
5018{
5019 void __iomem *ioaddr = tp->mmio_addr;
5020
5021 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
5022 RTL_W8(Config4, RTL_R8(Config4) & ~Jumbo_En1);
5023 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
5024}
5025
5026static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
5027{
5028 void __iomem *ioaddr = tp->mmio_addr;
5029
5030 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
5031}
5032
5033static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
5034{
5035 void __iomem *ioaddr = tp->mmio_addr;
5036
5037 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
5038}
5039
5040static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
5041{
5042 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieud58d46b2011-05-03 16:38:29 +02005043
5044 RTL_W8(MaxTxPacketSize, 0x3f);
5045 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
5046 RTL_W8(Config4, RTL_R8(Config4) | 0x01);
Rafał Miłeckif65d5392015-01-26 18:06:31 +01005047 rtl_tx_performance_tweak(tp->pci_dev, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005048}
5049
5050static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
5051{
5052 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieud58d46b2011-05-03 16:38:29 +02005053
5054 RTL_W8(MaxTxPacketSize, 0x0c);
5055 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
5056 RTL_W8(Config4, RTL_R8(Config4) & ~0x01);
Francois Romieu4512ff92011-12-22 18:59:37 +01005057 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieud58d46b2011-05-03 16:38:29 +02005058}
5059
5060static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
5061{
5062 rtl_tx_performance_tweak(tp->pci_dev,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01005063 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02005064}
5065
5066static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
5067{
5068 rtl_tx_performance_tweak(tp->pci_dev,
5069 (0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
5070}
5071
5072static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
5073{
5074 void __iomem *ioaddr = tp->mmio_addr;
5075
5076 r8168b_0_hw_jumbo_enable(tp);
5077
5078 RTL_W8(Config4, RTL_R8(Config4) | (1 << 0));
5079}
5080
5081static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
5082{
5083 void __iomem *ioaddr = tp->mmio_addr;
5084
5085 r8168b_0_hw_jumbo_disable(tp);
5086
5087 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
5088}
5089
Bill Pembertonbaf63292012-12-03 09:23:28 -05005090static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02005091{
5092 struct jumbo_ops *ops = &tp->jumbo_ops;
5093
5094 switch (tp->mac_version) {
5095 case RTL_GIGA_MAC_VER_11:
5096 ops->disable = r8168b_0_hw_jumbo_disable;
5097 ops->enable = r8168b_0_hw_jumbo_enable;
5098 break;
5099 case RTL_GIGA_MAC_VER_12:
5100 case RTL_GIGA_MAC_VER_17:
5101 ops->disable = r8168b_1_hw_jumbo_disable;
5102 ops->enable = r8168b_1_hw_jumbo_enable;
5103 break;
5104 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
5105 case RTL_GIGA_MAC_VER_19:
5106 case RTL_GIGA_MAC_VER_20:
5107 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
5108 case RTL_GIGA_MAC_VER_22:
5109 case RTL_GIGA_MAC_VER_23:
5110 case RTL_GIGA_MAC_VER_24:
5111 case RTL_GIGA_MAC_VER_25:
5112 case RTL_GIGA_MAC_VER_26:
5113 ops->disable = r8168c_hw_jumbo_disable;
5114 ops->enable = r8168c_hw_jumbo_enable;
5115 break;
5116 case RTL_GIGA_MAC_VER_27:
5117 case RTL_GIGA_MAC_VER_28:
5118 ops->disable = r8168dp_hw_jumbo_disable;
5119 ops->enable = r8168dp_hw_jumbo_enable;
5120 break;
5121 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
5122 case RTL_GIGA_MAC_VER_32:
5123 case RTL_GIGA_MAC_VER_33:
5124 case RTL_GIGA_MAC_VER_34:
5125 ops->disable = r8168e_hw_jumbo_disable;
5126 ops->enable = r8168e_hw_jumbo_enable;
5127 break;
5128
5129 /*
5130 * No action needed for jumbo frames with 8169.
5131 * No jumbo for 810x at all.
5132 */
Hayes Wangc5583862012-07-02 17:23:22 +08005133 case RTL_GIGA_MAC_VER_40:
5134 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00005135 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00005136 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08005137 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005138 case RTL_GIGA_MAC_VER_45:
5139 case RTL_GIGA_MAC_VER_46:
5140 case RTL_GIGA_MAC_VER_47:
5141 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005142 case RTL_GIGA_MAC_VER_49:
5143 case RTL_GIGA_MAC_VER_50:
5144 case RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02005145 default:
5146 ops->disable = NULL;
5147 ops->enable = NULL;
5148 break;
5149 }
5150}
5151
Francois Romieuffc46952012-07-06 14:19:23 +02005152DECLARE_RTL_COND(rtl_chipcmd_cond)
5153{
5154 void __iomem *ioaddr = tp->mmio_addr;
5155
5156 return RTL_R8(ChipCmd) & CmdReset;
5157}
5158
Francois Romieu6f43adc2011-04-29 15:05:51 +02005159static void rtl_hw_reset(struct rtl8169_private *tp)
5160{
5161 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu6f43adc2011-04-29 15:05:51 +02005162
Francois Romieu6f43adc2011-04-29 15:05:51 +02005163 RTL_W8(ChipCmd, CmdReset);
5164
Francois Romieuffc46952012-07-06 14:19:23 +02005165 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02005166}
5167
Francois Romieub6ffd972011-06-17 17:00:05 +02005168static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
5169{
5170 struct rtl_fw *rtl_fw;
5171 const char *name;
5172 int rc = -ENOMEM;
5173
5174 name = rtl_lookup_firmware_name(tp);
5175 if (!name)
5176 goto out_no_firmware;
5177
5178 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
5179 if (!rtl_fw)
5180 goto err_warn;
5181
5182 rc = request_firmware(&rtl_fw->fw, name, &tp->pci_dev->dev);
5183 if (rc < 0)
5184 goto err_free;
5185
Francois Romieufd112f22011-06-18 00:10:29 +02005186 rc = rtl_check_firmware(tp, rtl_fw);
5187 if (rc < 0)
5188 goto err_release_firmware;
5189
Francois Romieub6ffd972011-06-17 17:00:05 +02005190 tp->rtl_fw = rtl_fw;
5191out:
5192 return;
5193
Francois Romieufd112f22011-06-18 00:10:29 +02005194err_release_firmware:
5195 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02005196err_free:
5197 kfree(rtl_fw);
5198err_warn:
5199 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
5200 name, rc);
5201out_no_firmware:
5202 tp->rtl_fw = NULL;
5203 goto out;
5204}
5205
François Romieu953a12c2011-04-24 17:38:48 +02005206static void rtl_request_firmware(struct rtl8169_private *tp)
5207{
Francois Romieub6ffd972011-06-17 17:00:05 +02005208 if (IS_ERR(tp->rtl_fw))
5209 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02005210}
5211
Hayes Wang92fc43b2011-07-06 15:58:03 +08005212static void rtl_rx_close(struct rtl8169_private *tp)
5213{
5214 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang92fc43b2011-07-06 15:58:03 +08005215
Francois Romieu1687b562011-07-19 17:21:29 +02005216 RTL_W32(RxConfig, RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08005217}
5218
Francois Romieuffc46952012-07-06 14:19:23 +02005219DECLARE_RTL_COND(rtl_npq_cond)
5220{
5221 void __iomem *ioaddr = tp->mmio_addr;
5222
5223 return RTL_R8(TxPoll) & NPQ;
5224}
5225
5226DECLARE_RTL_COND(rtl_txcfg_empty_cond)
5227{
5228 void __iomem *ioaddr = tp->mmio_addr;
5229
5230 return RTL_R32(TxConfig) & TXCFG_EMPTY;
5231}
5232
françois romieue6de30d2011-01-03 15:08:37 +00005233static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005234{
françois romieue6de30d2011-01-03 15:08:37 +00005235 void __iomem *ioaddr = tp->mmio_addr;
5236
Linus Torvalds1da177e2005-04-16 15:20:36 -07005237 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00005238 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005239
Hayes Wang92fc43b2011-07-06 15:58:03 +08005240 rtl_rx_close(tp);
5241
Hayes Wang5d2e1952011-02-22 17:26:22 +08005242 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
hayeswang4804b3b2011-03-21 01:50:29 +00005243 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
5244 tp->mac_version == RTL_GIGA_MAC_VER_31) {
Francois Romieuffc46952012-07-06 14:19:23 +02005245 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Hayes Wangc2218922011-09-06 16:55:18 +08005246 } else if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005247 tp->mac_version == RTL_GIGA_MAC_VER_35 ||
5248 tp->mac_version == RTL_GIGA_MAC_VER_36 ||
5249 tp->mac_version == RTL_GIGA_MAC_VER_37 ||
5250 tp->mac_version == RTL_GIGA_MAC_VER_38 ||
5251 tp->mac_version == RTL_GIGA_MAC_VER_40 ||
5252 tp->mac_version == RTL_GIGA_MAC_VER_41 ||
5253 tp->mac_version == RTL_GIGA_MAC_VER_42 ||
5254 tp->mac_version == RTL_GIGA_MAC_VER_43 ||
5255 tp->mac_version == RTL_GIGA_MAC_VER_44 ||
5256 tp->mac_version == RTL_GIGA_MAC_VER_45 ||
5257 tp->mac_version == RTL_GIGA_MAC_VER_46 ||
5258 tp->mac_version == RTL_GIGA_MAC_VER_47 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005259 tp->mac_version == RTL_GIGA_MAC_VER_48 ||
5260 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
5261 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
5262 tp->mac_version == RTL_GIGA_MAC_VER_51) {
David S. Miller8decf862011-09-22 03:23:13 -04005263 RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02005264 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Hayes Wang92fc43b2011-07-06 15:58:03 +08005265 } else {
5266 RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
5267 udelay(100);
françois romieue6de30d2011-01-03 15:08:37 +00005268 }
5269
Hayes Wang92fc43b2011-07-06 15:58:03 +08005270 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005271}
5272
Francois Romieu7f796d832007-06-11 23:04:41 +02005273static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01005274{
5275 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu9cb427b2006-11-02 00:10:16 +01005276
5277 /* Set DMA burst size and Interframe Gap Time */
5278 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
5279 (InterFrameGap << TxInterFrameGapShift));
5280}
5281
Francois Romieu07ce4062007-02-23 23:36:39 +01005282static void rtl_hw_start(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005283{
5284 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005285
Francois Romieu07ce4062007-02-23 23:36:39 +01005286 tp->hw_start(dev);
5287
Francois Romieuda78dbf2012-01-26 14:18:23 +01005288 rtl_irq_enable_all(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01005289}
5290
Francois Romieu7f796d832007-06-11 23:04:41 +02005291static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
5292 void __iomem *ioaddr)
5293{
5294 /*
5295 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
5296 * register to be written before TxDescAddrLow to work.
5297 * Switching from MMIO to I/O access fixes the issue as well.
5298 */
5299 RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07005300 RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02005301 RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07005302 RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02005303}
5304
5305static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
5306{
5307 u16 cmd;
5308
5309 cmd = RTL_R16(CPlusCmd);
5310 RTL_W16(CPlusCmd, cmd);
5311 return cmd;
5312}
5313
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07005314static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
Francois Romieu7f796d832007-06-11 23:04:41 +02005315{
5316 /* Low hurts. Let's disable the filtering. */
Raimonds Cicans207d6e872009-10-26 10:52:37 +00005317 RTL_W16(RxMaxSize, rx_buf_sz + 1);
Francois Romieu7f796d832007-06-11 23:04:41 +02005318}
5319
Francois Romieu6dccd162007-02-13 23:38:05 +01005320static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
5321{
Francois Romieu37441002011-06-17 22:58:54 +02005322 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01005323 u32 mac_version;
5324 u32 clk;
5325 u32 val;
5326 } cfg2_info [] = {
5327 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
5328 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
5329 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
5330 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02005331 };
5332 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01005333 unsigned int i;
5334 u32 clk;
5335
5336 clk = RTL_R8(Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01005337 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01005338 if ((p->mac_version == mac_version) && (p->clk == clk)) {
5339 RTL_W32(0x7c, p->val);
5340 break;
5341 }
5342 }
5343}
5344
Francois Romieue6b763e2012-03-08 09:35:39 +01005345static void rtl_set_rx_mode(struct net_device *dev)
5346{
5347 struct rtl8169_private *tp = netdev_priv(dev);
5348 void __iomem *ioaddr = tp->mmio_addr;
5349 u32 mc_filter[2]; /* Multicast hash filter */
5350 int rx_mode;
5351 u32 tmp = 0;
5352
5353 if (dev->flags & IFF_PROMISC) {
5354 /* Unconditionally log net taps. */
5355 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
5356 rx_mode =
5357 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
5358 AcceptAllPhys;
5359 mc_filter[1] = mc_filter[0] = 0xffffffff;
5360 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
5361 (dev->flags & IFF_ALLMULTI)) {
5362 /* Too many to filter perfectly -- accept all multicasts. */
5363 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
5364 mc_filter[1] = mc_filter[0] = 0xffffffff;
5365 } else {
5366 struct netdev_hw_addr *ha;
5367
5368 rx_mode = AcceptBroadcast | AcceptMyPhys;
5369 mc_filter[1] = mc_filter[0] = 0;
5370 netdev_for_each_mc_addr(ha, dev) {
5371 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
5372 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
5373 rx_mode |= AcceptMulticast;
5374 }
5375 }
5376
5377 if (dev->features & NETIF_F_RXALL)
5378 rx_mode |= (AcceptErr | AcceptRunt);
5379
5380 tmp = (RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
5381
5382 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
5383 u32 data = mc_filter[0];
5384
5385 mc_filter[0] = swab32(mc_filter[1]);
5386 mc_filter[1] = swab32(data);
5387 }
5388
Nathan Walp04817762012-11-01 12:08:47 +00005389 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
5390 mc_filter[1] = mc_filter[0] = 0xffffffff;
5391
Francois Romieue6b763e2012-03-08 09:35:39 +01005392 RTL_W32(MAR0 + 4, mc_filter[1]);
5393 RTL_W32(MAR0 + 0, mc_filter[0]);
5394
5395 RTL_W32(RxConfig, tmp);
5396}
5397
Francois Romieu07ce4062007-02-23 23:36:39 +01005398static void rtl_hw_start_8169(struct net_device *dev)
5399{
5400 struct rtl8169_private *tp = netdev_priv(dev);
5401 void __iomem *ioaddr = tp->mmio_addr;
5402 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu07ce4062007-02-23 23:36:39 +01005403
Francois Romieu9cb427b2006-11-02 00:10:16 +01005404 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
5405 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
5406 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
5407 }
5408
Linus Torvalds1da177e2005-04-16 15:20:36 -07005409 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieucecb5fd2011-04-01 10:21:07 +02005410 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
5411 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5412 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
5413 tp->mac_version == RTL_GIGA_MAC_VER_04)
Francois Romieu9cb427b2006-11-02 00:10:16 +01005414 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
5415
Hayes Wange542a222011-07-06 15:58:04 +08005416 rtl_init_rxcfg(tp);
5417
françois romieuf0298f82011-01-03 15:07:42 +00005418 RTL_W8(EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005419
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005420 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005421
Francois Romieucecb5fd2011-04-01 10:21:07 +02005422 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
5423 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5424 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
5425 tp->mac_version == RTL_GIGA_MAC_VER_04)
Francois Romieuc946b302007-10-04 00:42:50 +02005426 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005427
Francois Romieu7f796d832007-06-11 23:04:41 +02005428 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02005429
Francois Romieucecb5fd2011-04-01 10:21:07 +02005430 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5431 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Chun-Hao Lin05b96872014-10-01 23:17:12 +08005432 dprintk("Set MAC Reg C+CR Offset 0xe0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07005433 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02005434 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005435 }
5436
Francois Romieubcf0bf92006-07-26 23:14:13 +02005437 RTL_W16(CPlusCmd, tp->cp_cmd);
5438
Francois Romieu6dccd162007-02-13 23:38:05 +01005439 rtl8169_set_magic_reg(ioaddr, tp->mac_version);
5440
Linus Torvalds1da177e2005-04-16 15:20:36 -07005441 /*
5442 * Undocumented corner. Supposedly:
5443 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
5444 */
5445 RTL_W16(IntrMitigate, 0x0000);
5446
Francois Romieu7f796d832007-06-11 23:04:41 +02005447 rtl_set_rx_tx_desc_registers(tp, ioaddr);
Francois Romieu9cb427b2006-11-02 00:10:16 +01005448
Francois Romieucecb5fd2011-04-01 10:21:07 +02005449 if (tp->mac_version != RTL_GIGA_MAC_VER_01 &&
5450 tp->mac_version != RTL_GIGA_MAC_VER_02 &&
5451 tp->mac_version != RTL_GIGA_MAC_VER_03 &&
5452 tp->mac_version != RTL_GIGA_MAC_VER_04) {
Francois Romieuc946b302007-10-04 00:42:50 +02005453 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
5454 rtl_set_rx_tx_config_registers(tp);
5455 }
5456
Linus Torvalds1da177e2005-04-16 15:20:36 -07005457 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02005458
5459 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
5460 RTL_R8(IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005461
5462 RTL_W32(RxMissed, 0);
5463
Francois Romieu07ce4062007-02-23 23:36:39 +01005464 rtl_set_rx_mode(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005465
5466 /* no early-rx interrupts */
Chun-Hao Lin05b96872014-10-01 23:17:12 +08005467 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Francois Romieu07ce4062007-02-23 23:36:39 +01005468}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005469
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005470static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
5471{
5472 if (tp->csi_ops.write)
Francois Romieu52989f02012-07-06 13:37:00 +02005473 tp->csi_ops.write(tp, addr, value);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005474}
5475
5476static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
5477{
Francois Romieu52989f02012-07-06 13:37:00 +02005478 return tp->csi_ops.read ? tp->csi_ops.read(tp, addr) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005479}
5480
5481static void rtl_csi_access_enable(struct rtl8169_private *tp, u32 bits)
Francois Romieudacf8152008-08-02 20:44:13 +02005482{
5483 u32 csi;
5484
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005485 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
5486 rtl_csi_write(tp, 0x070c, csi | bits);
françois romieu650e8d52011-01-03 15:08:29 +00005487}
5488
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005489static void rtl_csi_access_enable_1(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005490{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005491 rtl_csi_access_enable(tp, 0x17000000);
françois romieue6de30d2011-01-03 15:08:37 +00005492}
5493
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005494static void rtl_csi_access_enable_2(struct rtl8169_private *tp)
françois romieu650e8d52011-01-03 15:08:29 +00005495{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005496 rtl_csi_access_enable(tp, 0x27000000);
5497}
5498
Francois Romieuffc46952012-07-06 14:19:23 +02005499DECLARE_RTL_COND(rtl_csiar_cond)
5500{
5501 void __iomem *ioaddr = tp->mmio_addr;
5502
5503 return RTL_R32(CSIAR) & CSIAR_FLAG;
5504}
5505
Francois Romieu52989f02012-07-06 13:37:00 +02005506static void r8169_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005507{
Francois Romieu52989f02012-07-06 13:37:00 +02005508 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005509
5510 RTL_W32(CSIDR, value);
5511 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
5512 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5513
Francois Romieuffc46952012-07-06 14:19:23 +02005514 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005515}
5516
Francois Romieu52989f02012-07-06 13:37:00 +02005517static u32 r8169_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005518{
Francois Romieu52989f02012-07-06 13:37:00 +02005519 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005520
5521 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
5522 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5523
Francois Romieuffc46952012-07-06 14:19:23 +02005524 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
5525 RTL_R32(CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005526}
5527
Francois Romieu52989f02012-07-06 13:37:00 +02005528static void r8402_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wang7e18dca2012-03-30 14:33:02 +08005529{
Francois Romieu52989f02012-07-06 13:37:00 +02005530 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005531
5532 RTL_W32(CSIDR, value);
5533 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
5534 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
5535 CSIAR_FUNC_NIC);
5536
Francois Romieuffc46952012-07-06 14:19:23 +02005537 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005538}
5539
Francois Romieu52989f02012-07-06 13:37:00 +02005540static u32 r8402_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wang7e18dca2012-03-30 14:33:02 +08005541{
Francois Romieu52989f02012-07-06 13:37:00 +02005542 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005543
5544 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC |
5545 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5546
Francois Romieuffc46952012-07-06 14:19:23 +02005547 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
5548 RTL_R32(CSIDR) : ~0;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005549}
5550
hayeswang45dd95c2013-07-08 17:09:01 +08005551static void r8411_csi_write(struct rtl8169_private *tp, int addr, int value)
5552{
5553 void __iomem *ioaddr = tp->mmio_addr;
5554
5555 RTL_W32(CSIDR, value);
5556 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
5557 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
5558 CSIAR_FUNC_NIC2);
5559
5560 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5561}
5562
5563static u32 r8411_csi_read(struct rtl8169_private *tp, int addr)
5564{
5565 void __iomem *ioaddr = tp->mmio_addr;
5566
5567 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC2 |
5568 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5569
5570 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
5571 RTL_R32(CSIDR) : ~0;
5572}
5573
Bill Pembertonbaf63292012-12-03 09:23:28 -05005574static void rtl_init_csi_ops(struct rtl8169_private *tp)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005575{
5576 struct csi_ops *ops = &tp->csi_ops;
5577
5578 switch (tp->mac_version) {
5579 case RTL_GIGA_MAC_VER_01:
5580 case RTL_GIGA_MAC_VER_02:
5581 case RTL_GIGA_MAC_VER_03:
5582 case RTL_GIGA_MAC_VER_04:
5583 case RTL_GIGA_MAC_VER_05:
5584 case RTL_GIGA_MAC_VER_06:
5585 case RTL_GIGA_MAC_VER_10:
5586 case RTL_GIGA_MAC_VER_11:
5587 case RTL_GIGA_MAC_VER_12:
5588 case RTL_GIGA_MAC_VER_13:
5589 case RTL_GIGA_MAC_VER_14:
5590 case RTL_GIGA_MAC_VER_15:
5591 case RTL_GIGA_MAC_VER_16:
5592 case RTL_GIGA_MAC_VER_17:
5593 ops->write = NULL;
5594 ops->read = NULL;
5595 break;
5596
Hayes Wang7e18dca2012-03-30 14:33:02 +08005597 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005598 case RTL_GIGA_MAC_VER_38:
Hayes Wang7e18dca2012-03-30 14:33:02 +08005599 ops->write = r8402_csi_write;
5600 ops->read = r8402_csi_read;
5601 break;
5602
hayeswang45dd95c2013-07-08 17:09:01 +08005603 case RTL_GIGA_MAC_VER_44:
5604 ops->write = r8411_csi_write;
5605 ops->read = r8411_csi_read;
5606 break;
5607
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005608 default:
5609 ops->write = r8169_csi_write;
5610 ops->read = r8169_csi_read;
5611 break;
5612 }
Francois Romieudacf8152008-08-02 20:44:13 +02005613}
5614
5615struct ephy_info {
5616 unsigned int offset;
5617 u16 mask;
5618 u16 bits;
5619};
5620
Francois Romieufdf6fc02012-07-06 22:40:38 +02005621static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
5622 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02005623{
5624 u16 w;
5625
5626 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02005627 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
5628 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02005629 e++;
5630 }
5631}
5632
Francois Romieub726e492008-06-28 12:22:59 +02005633static void rtl_disable_clock_request(struct pci_dev *pdev)
5634{
Jiang Liu7d7903b2012-07-24 17:20:16 +08005635 pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL,
5636 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02005637}
5638
françois romieue6de30d2011-01-03 15:08:37 +00005639static void rtl_enable_clock_request(struct pci_dev *pdev)
5640{
Jiang Liu7d7903b2012-07-24 17:20:16 +08005641 pcie_capability_set_word(pdev, PCI_EXP_LNKCTL,
5642 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00005643}
5644
hayeswangb51ecea2014-07-09 14:52:51 +08005645static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
5646{
5647 void __iomem *ioaddr = tp->mmio_addr;
5648 u8 data;
5649
5650 data = RTL_R8(Config3);
5651
5652 if (enable)
5653 data |= Rdy_to_L23;
5654 else
5655 data &= ~Rdy_to_L23;
5656
5657 RTL_W8(Config3, data);
5658}
5659
Francois Romieub726e492008-06-28 12:22:59 +02005660#define R8168_CPCMD_QUIRK_MASK (\
5661 EnableBist | \
5662 Mac_dbgo_oe | \
5663 Force_half_dup | \
5664 Force_rxflow_en | \
5665 Force_txflow_en | \
5666 Cxpl_dbg_sel | \
5667 ASF | \
5668 PktCntrDisable | \
5669 Mac_dbgo_sel)
5670
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005671static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005672{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005673 void __iomem *ioaddr = tp->mmio_addr;
5674 struct pci_dev *pdev = tp->pci_dev;
5675
Francois Romieub726e492008-06-28 12:22:59 +02005676 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
5677
5678 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5679
françois romieufaf1e782013-02-27 13:01:57 +00005680 if (tp->dev->mtu <= ETH_DATA_LEN) {
5681 rtl_tx_performance_tweak(pdev, (0x5 << MAX_READ_REQUEST_SHIFT) |
5682 PCI_EXP_DEVCTL_NOSNOOP_EN);
5683 }
Francois Romieu219a1e92008-06-28 11:58:39 +02005684}
5685
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005686static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005687{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005688 void __iomem *ioaddr = tp->mmio_addr;
5689
5690 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005691
françois romieuf0298f82011-01-03 15:07:42 +00005692 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02005693
5694 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02005695}
5696
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005697static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005698{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005699 void __iomem *ioaddr = tp->mmio_addr;
5700 struct pci_dev *pdev = tp->pci_dev;
5701
Francois Romieub726e492008-06-28 12:22:59 +02005702 RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
5703
5704 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
5705
françois romieufaf1e782013-02-27 13:01:57 +00005706 if (tp->dev->mtu <= ETH_DATA_LEN)
5707 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieub726e492008-06-28 12:22:59 +02005708
5709 rtl_disable_clock_request(pdev);
5710
5711 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu219a1e92008-06-28 11:58:39 +02005712}
5713
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005714static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005715{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005716 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005717 { 0x01, 0, 0x0001 },
5718 { 0x02, 0x0800, 0x1000 },
5719 { 0x03, 0, 0x0042 },
5720 { 0x06, 0x0080, 0x0000 },
5721 { 0x07, 0, 0x2000 }
5722 };
5723
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005724 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005725
Francois Romieufdf6fc02012-07-06 22:40:38 +02005726 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02005727
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005728 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005729}
5730
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005731static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02005732{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005733 void __iomem *ioaddr = tp->mmio_addr;
5734 struct pci_dev *pdev = tp->pci_dev;
5735
5736 rtl_csi_access_enable_2(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02005737
5738 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
5739
françois romieufaf1e782013-02-27 13:01:57 +00005740 if (tp->dev->mtu <= ETH_DATA_LEN)
5741 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieuef3386f2008-06-29 12:24:30 +02005742
5743 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5744}
5745
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005746static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005747{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005748 void __iomem *ioaddr = tp->mmio_addr;
5749 struct pci_dev *pdev = tp->pci_dev;
5750
5751 rtl_csi_access_enable_2(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005752
5753 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
5754
5755 /* Magic. */
5756 RTL_W8(DBG_REG, 0x20);
5757
françois romieuf0298f82011-01-03 15:07:42 +00005758 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005759
françois romieufaf1e782013-02-27 13:01:57 +00005760 if (tp->dev->mtu <= ETH_DATA_LEN)
5761 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005762
5763 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5764}
5765
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005766static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005767{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005768 void __iomem *ioaddr = tp->mmio_addr;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005769 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005770 { 0x02, 0x0800, 0x1000 },
5771 { 0x03, 0, 0x0002 },
5772 { 0x06, 0x0080, 0x0000 }
5773 };
5774
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005775 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005776
5777 RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
5778
Francois Romieufdf6fc02012-07-06 22:40:38 +02005779 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02005780
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005781 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005782}
5783
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005784static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005785{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005786 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005787 { 0x01, 0, 0x0001 },
5788 { 0x03, 0x0400, 0x0220 }
5789 };
5790
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005791 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005792
Francois Romieufdf6fc02012-07-06 22:40:38 +02005793 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02005794
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005795 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005796}
5797
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005798static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02005799{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005800 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02005801}
5802
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005803static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02005804{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005805 rtl_csi_access_enable_2(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005806
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005807 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005808}
5809
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005810static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02005811{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005812 void __iomem *ioaddr = tp->mmio_addr;
5813 struct pci_dev *pdev = tp->pci_dev;
5814
5815 rtl_csi_access_enable_2(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005816
5817 rtl_disable_clock_request(pdev);
5818
françois romieuf0298f82011-01-03 15:07:42 +00005819 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02005820
françois romieufaf1e782013-02-27 13:01:57 +00005821 if (tp->dev->mtu <= ETH_DATA_LEN)
5822 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieu5b538df2008-07-20 16:22:45 +02005823
5824 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
5825}
5826
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005827static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00005828{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005829 void __iomem *ioaddr = tp->mmio_addr;
5830 struct pci_dev *pdev = tp->pci_dev;
5831
5832 rtl_csi_access_enable_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005833
françois romieufaf1e782013-02-27 13:01:57 +00005834 if (tp->dev->mtu <= ETH_DATA_LEN)
5835 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
hayeswang4804b3b2011-03-21 01:50:29 +00005836
5837 RTL_W8(MaxTxPacketSize, TxPacketMax);
5838
5839 rtl_disable_clock_request(pdev);
5840}
5841
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005842static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005843{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005844 void __iomem *ioaddr = tp->mmio_addr;
5845 struct pci_dev *pdev = tp->pci_dev;
françois romieue6de30d2011-01-03 15:08:37 +00005846 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005847 { 0x0b, 0x0000, 0x0048 },
5848 { 0x19, 0x0020, 0x0050 },
5849 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00005850 };
françois romieue6de30d2011-01-03 15:08:37 +00005851
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005852 rtl_csi_access_enable_1(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005853
5854 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5855
5856 RTL_W8(MaxTxPacketSize, TxPacketMax);
5857
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005858 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00005859
5860 rtl_enable_clock_request(pdev);
5861}
5862
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005863static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005864{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005865 void __iomem *ioaddr = tp->mmio_addr;
5866 struct pci_dev *pdev = tp->pci_dev;
Hayes Wang70090422011-07-06 15:58:06 +08005867 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005868 { 0x00, 0x0200, 0x0100 },
5869 { 0x00, 0x0000, 0x0004 },
5870 { 0x06, 0x0002, 0x0001 },
5871 { 0x06, 0x0000, 0x0030 },
5872 { 0x07, 0x0000, 0x2000 },
5873 { 0x00, 0x0000, 0x0020 },
5874 { 0x03, 0x5800, 0x2000 },
5875 { 0x03, 0x0000, 0x0001 },
5876 { 0x01, 0x0800, 0x1000 },
5877 { 0x07, 0x0000, 0x4000 },
5878 { 0x1e, 0x0000, 0x2000 },
5879 { 0x19, 0xffff, 0xfe6c },
5880 { 0x0a, 0x0000, 0x0040 }
5881 };
5882
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005883 rtl_csi_access_enable_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005884
Francois Romieufdf6fc02012-07-06 22:40:38 +02005885 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005886
françois romieufaf1e782013-02-27 13:01:57 +00005887 if (tp->dev->mtu <= ETH_DATA_LEN)
5888 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
hayeswang01dc7fe2011-03-21 01:50:28 +00005889
5890 RTL_W8(MaxTxPacketSize, TxPacketMax);
5891
5892 rtl_disable_clock_request(pdev);
5893
5894 /* Reset tx FIFO pointer */
Francois Romieucecb5fd2011-04-01 10:21:07 +02005895 RTL_W32(MISC, RTL_R32(MISC) | TXPLA_RST);
5896 RTL_W32(MISC, RTL_R32(MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005897
Francois Romieucecb5fd2011-04-01 10:21:07 +02005898 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005899}
5900
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005901static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005902{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005903 void __iomem *ioaddr = tp->mmio_addr;
5904 struct pci_dev *pdev = tp->pci_dev;
Hayes Wang70090422011-07-06 15:58:06 +08005905 static const struct ephy_info e_info_8168e_2[] = {
5906 { 0x09, 0x0000, 0x0080 },
5907 { 0x19, 0x0000, 0x0224 }
5908 };
5909
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005910 rtl_csi_access_enable_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005911
Francois Romieufdf6fc02012-07-06 22:40:38 +02005912 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005913
françois romieufaf1e782013-02-27 13:01:57 +00005914 if (tp->dev->mtu <= ETH_DATA_LEN)
5915 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Hayes Wang70090422011-07-06 15:58:06 +08005916
Francois Romieufdf6fc02012-07-06 22:40:38 +02005917 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5918 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5919 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5920 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5921 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5922 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005923 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5924 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005925
Hayes Wang3090bd92011-09-06 16:55:15 +08005926 RTL_W8(MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005927
Francois Romieu4521e1a92012-11-01 16:46:28 +00005928 rtl_disable_clock_request(pdev);
5929
Hayes Wang70090422011-07-06 15:58:06 +08005930 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5931 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
5932
5933 /* Adjust EEE LED frequency */
5934 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
5935
5936 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
5937 RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005938 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
Hayes Wang70090422011-07-06 15:58:06 +08005939}
5940
Hayes Wang5f886e02012-03-30 14:33:03 +08005941static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005942{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005943 void __iomem *ioaddr = tp->mmio_addr;
5944 struct pci_dev *pdev = tp->pci_dev;
Hayes Wangc2218922011-09-06 16:55:18 +08005945
Hayes Wang5f886e02012-03-30 14:33:03 +08005946 rtl_csi_access_enable_2(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005947
5948 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5949
Francois Romieufdf6fc02012-07-06 22:40:38 +02005950 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5951 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5952 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5953 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005954 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5955 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5956 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5957 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005958 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5959 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005960
5961 RTL_W8(MaxTxPacketSize, EarlySize);
5962
Francois Romieu4521e1a92012-11-01 16:46:28 +00005963 rtl_disable_clock_request(pdev);
5964
Hayes Wangc2218922011-09-06 16:55:18 +08005965 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5966 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
Hayes Wangc2218922011-09-06 16:55:18 +08005967 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005968 RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
5969 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005970}
5971
Hayes Wang5f886e02012-03-30 14:33:03 +08005972static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5973{
5974 void __iomem *ioaddr = tp->mmio_addr;
5975 static const struct ephy_info e_info_8168f_1[] = {
5976 { 0x06, 0x00c0, 0x0020 },
5977 { 0x08, 0x0001, 0x0002 },
5978 { 0x09, 0x0000, 0x0080 },
5979 { 0x19, 0x0000, 0x0224 }
5980 };
5981
5982 rtl_hw_start_8168f(tp);
5983
Francois Romieufdf6fc02012-07-06 22:40:38 +02005984 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005985
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005986 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005987
5988 /* Adjust EEE LED frequency */
5989 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
5990}
5991
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005992static void rtl_hw_start_8411(struct rtl8169_private *tp)
5993{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005994 static const struct ephy_info e_info_8168f_1[] = {
5995 { 0x06, 0x00c0, 0x0020 },
5996 { 0x0f, 0xffff, 0x5200 },
5997 { 0x1e, 0x0000, 0x4000 },
5998 { 0x19, 0x0000, 0x0224 }
5999 };
6000
6001 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08006002 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006003
Francois Romieufdf6fc02012-07-06 22:40:38 +02006004 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006005
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006006 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006007}
6008
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006009static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006010{
6011 void __iomem *ioaddr = tp->mmio_addr;
6012 struct pci_dev *pdev = tp->pci_dev;
6013
hayeswangbeb330a2013-04-01 22:23:39 +00006014 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
6015
Hayes Wangc5583862012-07-02 17:23:22 +08006016 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
6017 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
6018 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
6019 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
6020
6021 rtl_csi_access_enable_1(tp);
6022
6023 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
6024
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006025 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6026 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00006027 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08006028
Francois Romieu4521e1a92012-11-01 16:46:28 +00006029 RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08006030 RTL_W8(MaxTxPacketSize, EarlySize);
6031
6032 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6033 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6034
6035 /* Adjust EEE LED frequency */
6036 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
6037
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006038 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
6039 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08006040
6041 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08006042}
6043
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006044static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
6045{
6046 void __iomem *ioaddr = tp->mmio_addr;
6047 static const struct ephy_info e_info_8168g_1[] = {
6048 { 0x00, 0x0000, 0x0008 },
6049 { 0x0c, 0x37d0, 0x0820 },
6050 { 0x1e, 0x0000, 0x0001 },
6051 { 0x19, 0x8000, 0x0000 }
6052 };
6053
6054 rtl_hw_start_8168g(tp);
6055
6056 /* disable aspm and clock request before access ephy */
6057 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
6058 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
6059 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
6060}
6061
hayeswang57538c42013-04-01 22:23:40 +00006062static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
6063{
6064 void __iomem *ioaddr = tp->mmio_addr;
6065 static const struct ephy_info e_info_8168g_2[] = {
6066 { 0x00, 0x0000, 0x0008 },
6067 { 0x0c, 0x3df0, 0x0200 },
6068 { 0x19, 0xffff, 0xfc00 },
6069 { 0x1e, 0xffff, 0x20eb }
6070 };
6071
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006072 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00006073
6074 /* disable aspm and clock request before access ephy */
6075 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
6076 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
6077 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
6078}
6079
hayeswang45dd95c2013-07-08 17:09:01 +08006080static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
6081{
6082 void __iomem *ioaddr = tp->mmio_addr;
6083 static const struct ephy_info e_info_8411_2[] = {
6084 { 0x00, 0x0000, 0x0008 },
6085 { 0x0c, 0x3df0, 0x0200 },
6086 { 0x0f, 0xffff, 0x5200 },
6087 { 0x19, 0x0020, 0x0000 },
6088 { 0x1e, 0x0000, 0x2000 }
6089 };
6090
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006091 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08006092
6093 /* disable aspm and clock request before access ephy */
6094 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
6095 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
6096 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
6097}
6098
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006099static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
6100{
6101 void __iomem *ioaddr = tp->mmio_addr;
6102 struct pci_dev *pdev = tp->pci_dev;
Andrzej Hajda72521ea2015-09-24 16:00:24 +02006103 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006104 u32 data;
6105 static const struct ephy_info e_info_8168h_1[] = {
6106 { 0x1e, 0x0800, 0x0001 },
6107 { 0x1d, 0x0000, 0x0800 },
6108 { 0x05, 0xffff, 0x2089 },
6109 { 0x06, 0xffff, 0x5881 },
6110 { 0x04, 0xffff, 0x154a },
6111 { 0x01, 0xffff, 0x068b }
6112 };
6113
6114 /* disable aspm and clock request before access ephy */
6115 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
6116 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
6117 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
6118
6119 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
6120
6121 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
6122 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
6123 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
6124 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
6125
6126 rtl_csi_access_enable_1(tp);
6127
6128 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
6129
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006130 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6131 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006132
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006133 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006134
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006135 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006136
6137 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
6138
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006139 RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
6140 RTL_W8(MaxTxPacketSize, EarlySize);
6141
6142 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6143 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6144
6145 /* Adjust EEE LED frequency */
6146 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
6147
6148 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
Chun-Hao Lin69f3dc32015-12-29 22:13:37 +08006149 RTL_W8(MISC_1, RTL_R8(MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006150
6151 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~TX_10M_PS_EN);
6152
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006153 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006154
6155 rtl_pcie_state_l2l3_enable(tp, false);
6156
6157 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08006158 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006159 rtl_writephy(tp, 0x1f, 0x0000);
6160 if (rg_saw_cnt > 0) {
6161 u16 sw_cnt_1ms_ini;
6162
6163 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
6164 sw_cnt_1ms_ini &= 0x0fff;
6165 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006166 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006167 data |= sw_cnt_1ms_ini;
6168 r8168_mac_ocp_write(tp, 0xd412, data);
6169 }
6170
6171 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006172 data &= ~0xf0;
6173 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006174 r8168_mac_ocp_write(tp, 0xe056, data);
6175
6176 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006177 data &= ~0x6000;
6178 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006179 r8168_mac_ocp_write(tp, 0xe052, data);
6180
6181 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006182 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006183 data |= 0x017f;
6184 r8168_mac_ocp_write(tp, 0xe0d6, data);
6185
6186 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006187 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006188 data |= 0x047f;
6189 r8168_mac_ocp_write(tp, 0xd420, data);
6190
6191 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
6192 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
6193 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
6194 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
6195}
6196
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006197static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
6198{
6199 void __iomem *ioaddr = tp->mmio_addr;
6200 struct pci_dev *pdev = tp->pci_dev;
6201
Chun-Hao Lin003609d2014-12-02 16:48:31 +08006202 rtl8168ep_stop_cmac(tp);
6203
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006204 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
6205
6206 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
6207 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
6208 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
6209 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
6210
6211 rtl_csi_access_enable_1(tp);
6212
6213 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
6214
6215 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6216 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6217
6218 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
6219
6220 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
6221
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006222 RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
6223 RTL_W8(MaxTxPacketSize, EarlySize);
6224
6225 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6226 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6227
6228 /* Adjust EEE LED frequency */
6229 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
6230
6231 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
6232
6233 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~TX_10M_PS_EN);
6234
6235 rtl_pcie_state_l2l3_enable(tp, false);
6236}
6237
6238static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
6239{
6240 void __iomem *ioaddr = tp->mmio_addr;
6241 static const struct ephy_info e_info_8168ep_1[] = {
6242 { 0x00, 0xffff, 0x10ab },
6243 { 0x06, 0xffff, 0xf030 },
6244 { 0x08, 0xffff, 0x2006 },
6245 { 0x0d, 0xffff, 0x1666 },
6246 { 0x0c, 0x3ff0, 0x0000 }
6247 };
6248
6249 /* disable aspm and clock request before access ephy */
6250 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
6251 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
6252 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
6253
6254 rtl_hw_start_8168ep(tp);
6255}
6256
6257static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
6258{
6259 void __iomem *ioaddr = tp->mmio_addr;
6260 static const struct ephy_info e_info_8168ep_2[] = {
6261 { 0x00, 0xffff, 0x10a3 },
6262 { 0x19, 0xffff, 0xfc00 },
6263 { 0x1e, 0xffff, 0x20ea }
6264 };
6265
6266 /* disable aspm and clock request before access ephy */
6267 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
6268 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
6269 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
6270
6271 rtl_hw_start_8168ep(tp);
6272
6273 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
Chun-Hao Lin69f3dc32015-12-29 22:13:37 +08006274 RTL_W8(MISC_1, RTL_R8(MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006275}
6276
6277static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
6278{
6279 void __iomem *ioaddr = tp->mmio_addr;
6280 u32 data;
6281 static const struct ephy_info e_info_8168ep_3[] = {
6282 { 0x00, 0xffff, 0x10a3 },
6283 { 0x19, 0xffff, 0x7c00 },
6284 { 0x1e, 0xffff, 0x20eb },
6285 { 0x0d, 0xffff, 0x1666 }
6286 };
6287
6288 /* disable aspm and clock request before access ephy */
6289 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
6290 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
6291 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
6292
6293 rtl_hw_start_8168ep(tp);
6294
6295 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
Chun-Hao Lin69f3dc32015-12-29 22:13:37 +08006296 RTL_W8(MISC_1, RTL_R8(MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006297
6298 data = r8168_mac_ocp_read(tp, 0xd3e2);
6299 data &= 0xf000;
6300 data |= 0x0271;
6301 r8168_mac_ocp_write(tp, 0xd3e2, data);
6302
6303 data = r8168_mac_ocp_read(tp, 0xd3e4);
6304 data &= 0xff00;
6305 r8168_mac_ocp_write(tp, 0xd3e4, data);
6306
6307 data = r8168_mac_ocp_read(tp, 0xe860);
6308 data |= 0x0080;
6309 r8168_mac_ocp_write(tp, 0xe860, data);
6310}
6311
Francois Romieu07ce4062007-02-23 23:36:39 +01006312static void rtl_hw_start_8168(struct net_device *dev)
6313{
Francois Romieu2dd99532007-06-11 23:22:52 +02006314 struct rtl8169_private *tp = netdev_priv(dev);
6315 void __iomem *ioaddr = tp->mmio_addr;
6316
6317 RTL_W8(Cfg9346, Cfg9346_Unlock);
6318
françois romieuf0298f82011-01-03 15:07:42 +00006319 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02006320
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006321 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Francois Romieu2dd99532007-06-11 23:22:52 +02006322
Francois Romieu0e485152007-02-20 00:00:26 +01006323 tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02006324
6325 RTL_W16(CPlusCmd, tp->cp_cmd);
6326
Francois Romieu0e485152007-02-20 00:00:26 +01006327 RTL_W16(IntrMitigate, 0x5151);
6328
6329 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00006330 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006331 tp->event_slow |= RxFIFOOver | PCSTimeout;
6332 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01006333 }
Francois Romieu2dd99532007-06-11 23:22:52 +02006334
6335 rtl_set_rx_tx_desc_registers(tp, ioaddr);
6336
hayeswang1a964642013-04-01 22:23:41 +00006337 rtl_set_rx_tx_config_registers(tp);
Francois Romieu2dd99532007-06-11 23:22:52 +02006338
6339 RTL_R8(IntrMask);
6340
Francois Romieu219a1e92008-06-28 11:58:39 +02006341 switch (tp->mac_version) {
6342 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006343 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006344 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006345
6346 case RTL_GIGA_MAC_VER_12:
6347 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006348 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006349 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006350
6351 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006352 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006353 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006354
6355 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006356 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006357 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006358
6359 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006360 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006361 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006362
Francois Romieu197ff762008-06-28 13:16:02 +02006363 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006364 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006365 break;
Francois Romieu197ff762008-06-28 13:16:02 +02006366
Francois Romieu6fb07052008-06-29 11:54:28 +02006367 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006368 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006369 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02006370
Francois Romieuef3386f2008-06-29 12:24:30 +02006371 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006372 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006373 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02006374
Francois Romieu7f3e3d32008-07-20 18:53:20 +02006375 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006376 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006377 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02006378
Francois Romieu5b538df2008-07-20 16:22:45 +02006379 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00006380 case RTL_GIGA_MAC_VER_26:
6381 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006382 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006383 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02006384
françois romieue6de30d2011-01-03 15:08:37 +00006385 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006386 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006387 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02006388
hayeswang4804b3b2011-03-21 01:50:29 +00006389 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006390 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006391 break;
6392
hayeswang01dc7fe2011-03-21 01:50:28 +00006393 case RTL_GIGA_MAC_VER_32:
6394 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006395 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08006396 break;
6397 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006398 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00006399 break;
françois romieue6de30d2011-01-03 15:08:37 +00006400
Hayes Wangc2218922011-09-06 16:55:18 +08006401 case RTL_GIGA_MAC_VER_35:
6402 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006403 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08006404 break;
6405
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006406 case RTL_GIGA_MAC_VER_38:
6407 rtl_hw_start_8411(tp);
6408 break;
6409
Hayes Wangc5583862012-07-02 17:23:22 +08006410 case RTL_GIGA_MAC_VER_40:
6411 case RTL_GIGA_MAC_VER_41:
6412 rtl_hw_start_8168g_1(tp);
6413 break;
hayeswang57538c42013-04-01 22:23:40 +00006414 case RTL_GIGA_MAC_VER_42:
6415 rtl_hw_start_8168g_2(tp);
6416 break;
Hayes Wangc5583862012-07-02 17:23:22 +08006417
hayeswang45dd95c2013-07-08 17:09:01 +08006418 case RTL_GIGA_MAC_VER_44:
6419 rtl_hw_start_8411_2(tp);
6420 break;
6421
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006422 case RTL_GIGA_MAC_VER_45:
6423 case RTL_GIGA_MAC_VER_46:
6424 rtl_hw_start_8168h_1(tp);
6425 break;
6426
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006427 case RTL_GIGA_MAC_VER_49:
6428 rtl_hw_start_8168ep_1(tp);
6429 break;
6430
6431 case RTL_GIGA_MAC_VER_50:
6432 rtl_hw_start_8168ep_2(tp);
6433 break;
6434
6435 case RTL_GIGA_MAC_VER_51:
6436 rtl_hw_start_8168ep_3(tp);
6437 break;
6438
Francois Romieu219a1e92008-06-28 11:58:39 +02006439 default:
6440 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
6441 dev->name, tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00006442 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006443 }
Francois Romieu2dd99532007-06-11 23:22:52 +02006444
hayeswang1a964642013-04-01 22:23:41 +00006445 RTL_W8(Cfg9346, Cfg9346_Lock);
6446
Francois Romieu0e485152007-02-20 00:00:26 +01006447 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
6448
hayeswang1a964642013-04-01 22:23:41 +00006449 rtl_set_rx_mode(dev);
Francois Romieub8363902008-06-01 12:31:57 +02006450
Chun-Hao Lin05b96872014-10-01 23:17:12 +08006451 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Francois Romieu07ce4062007-02-23 23:36:39 +01006452}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006453
Francois Romieu2857ffb2008-08-02 21:08:49 +02006454#define R810X_CPCMD_QUIRK_MASK (\
6455 EnableBist | \
6456 Mac_dbgo_oe | \
6457 Force_half_dup | \
françois romieu5edcc532009-08-10 19:41:52 +00006458 Force_rxflow_en | \
Francois Romieu2857ffb2008-08-02 21:08:49 +02006459 Force_txflow_en | \
6460 Cxpl_dbg_sel | \
6461 ASF | \
6462 PktCntrDisable | \
Hayes Wangd24e9aa2011-02-22 17:26:19 +08006463 Mac_dbgo_sel)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006464
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006465static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006466{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006467 void __iomem *ioaddr = tp->mmio_addr;
6468 struct pci_dev *pdev = tp->pci_dev;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08006469 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02006470 { 0x01, 0, 0x6e65 },
6471 { 0x02, 0, 0x091f },
6472 { 0x03, 0, 0xc2f9 },
6473 { 0x06, 0, 0xafb5 },
6474 { 0x07, 0, 0x0e00 },
6475 { 0x19, 0, 0xec80 },
6476 { 0x01, 0, 0x2e65 },
6477 { 0x01, 0, 0x6e65 }
6478 };
6479 u8 cfg1;
6480
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006481 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006482
6483 RTL_W8(DBG_REG, FIX_NAK_1);
6484
6485 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
6486
6487 RTL_W8(Config1,
6488 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
6489 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
6490
6491 cfg1 = RTL_R8(Config1);
6492 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
6493 RTL_W8(Config1, cfg1 & ~LEDS0);
6494
Francois Romieufdf6fc02012-07-06 22:40:38 +02006495 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02006496}
6497
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006498static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006499{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006500 void __iomem *ioaddr = tp->mmio_addr;
6501 struct pci_dev *pdev = tp->pci_dev;
6502
6503 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006504
6505 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
6506
6507 RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
6508 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006509}
6510
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006511static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006512{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006513 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006514
Francois Romieufdf6fc02012-07-06 22:40:38 +02006515 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006516}
6517
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006518static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08006519{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006520 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang5a5e4442011-02-22 17:26:21 +08006521 static const struct ephy_info e_info_8105e_1[] = {
6522 { 0x07, 0, 0x4000 },
6523 { 0x19, 0, 0x0200 },
6524 { 0x19, 0, 0x0020 },
6525 { 0x1e, 0, 0x2000 },
6526 { 0x03, 0, 0x0001 },
6527 { 0x19, 0, 0x0100 },
6528 { 0x19, 0, 0x0004 },
6529 { 0x0a, 0, 0x0020 }
6530 };
6531
Francois Romieucecb5fd2011-04-01 10:21:07 +02006532 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Hayes Wang5a5e4442011-02-22 17:26:21 +08006533 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
6534
Francois Romieucecb5fd2011-04-01 10:21:07 +02006535 /* Disable Early Tally Counter */
Hayes Wang5a5e4442011-02-22 17:26:21 +08006536 RTL_W32(FuncEvent, RTL_R32(FuncEvent) & ~0x010000);
6537
6538 RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
Hayes Wang4f6b00e52011-07-06 15:58:02 +08006539 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006540
Francois Romieufdf6fc02012-07-06 22:40:38 +02006541 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08006542
6543 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006544}
6545
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006546static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08006547{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006548 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02006549 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006550}
6551
Hayes Wang7e18dca2012-03-30 14:33:02 +08006552static void rtl_hw_start_8402(struct rtl8169_private *tp)
6553{
6554 void __iomem *ioaddr = tp->mmio_addr;
6555 static const struct ephy_info e_info_8402[] = {
6556 { 0x19, 0xffff, 0xff64 },
6557 { 0x1e, 0, 0x4000 }
6558 };
6559
6560 rtl_csi_access_enable_2(tp);
6561
6562 /* Force LAN exit from ASPM if Rx/Tx are not idle */
6563 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
6564
6565 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
6566 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
6567
Francois Romieufdf6fc02012-07-06 22:40:38 +02006568 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08006569
6570 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
6571
Francois Romieufdf6fc02012-07-06 22:40:38 +02006572 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
6573 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006574 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6575 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02006576 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6577 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006578 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08006579
6580 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006581}
6582
Hayes Wang5598bfe2012-07-02 17:23:21 +08006583static void rtl_hw_start_8106(struct rtl8169_private *tp)
6584{
6585 void __iomem *ioaddr = tp->mmio_addr;
6586
6587 /* Force LAN exit from ASPM if Rx/Tx are not idle */
6588 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
6589
Francois Romieu4521e1a92012-11-01 16:46:28 +00006590 RTL_W32(MISC, (RTL_R32(MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
Hayes Wang5598bfe2012-07-02 17:23:21 +08006591 RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
6592 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08006593
6594 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5598bfe2012-07-02 17:23:21 +08006595}
6596
Francois Romieu07ce4062007-02-23 23:36:39 +01006597static void rtl_hw_start_8101(struct net_device *dev)
6598{
Francois Romieucdf1a602007-06-11 23:29:50 +02006599 struct rtl8169_private *tp = netdev_priv(dev);
6600 void __iomem *ioaddr = tp->mmio_addr;
6601 struct pci_dev *pdev = tp->pci_dev;
6602
Francois Romieuda78dbf2012-01-26 14:18:23 +01006603 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
6604 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00006605
Francois Romieucecb5fd2011-04-01 10:21:07 +02006606 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08006607 tp->mac_version == RTL_GIGA_MAC_VER_16)
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06006608 pcie_capability_set_word(pdev, PCI_EXP_DEVCTL,
6609 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02006610
Hayes Wangd24e9aa2011-02-22 17:26:19 +08006611 RTL_W8(Cfg9346, Cfg9346_Unlock);
6612
hayeswang1a964642013-04-01 22:23:41 +00006613 RTL_W8(MaxTxPacketSize, TxPacketMax);
6614
6615 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
6616
6617 tp->cp_cmd &= ~R810X_CPCMD_QUIRK_MASK;
6618 RTL_W16(CPlusCmd, tp->cp_cmd);
6619
6620 rtl_set_rx_tx_desc_registers(tp, ioaddr);
6621
6622 rtl_set_rx_tx_config_registers(tp);
6623
Francois Romieu2857ffb2008-08-02 21:08:49 +02006624 switch (tp->mac_version) {
6625 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006626 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006627 break;
6628
6629 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006630 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006631 break;
6632
6633 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006634 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006635 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08006636
6637 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006638 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006639 break;
6640 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006641 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006642 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08006643
6644 case RTL_GIGA_MAC_VER_37:
6645 rtl_hw_start_8402(tp);
6646 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08006647
6648 case RTL_GIGA_MAC_VER_39:
6649 rtl_hw_start_8106(tp);
6650 break;
hayeswang58152cd2013-04-01 22:23:42 +00006651 case RTL_GIGA_MAC_VER_43:
6652 rtl_hw_start_8168g_2(tp);
6653 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006654 case RTL_GIGA_MAC_VER_47:
6655 case RTL_GIGA_MAC_VER_48:
6656 rtl_hw_start_8168h_1(tp);
6657 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02006658 }
6659
Hayes Wangd24e9aa2011-02-22 17:26:19 +08006660 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieucdf1a602007-06-11 23:29:50 +02006661
Francois Romieucdf1a602007-06-11 23:29:50 +02006662 RTL_W16(IntrMitigate, 0x0000);
6663
Francois Romieucdf1a602007-06-11 23:29:50 +02006664 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieucdf1a602007-06-11 23:29:50 +02006665
Francois Romieucdf1a602007-06-11 23:29:50 +02006666 rtl_set_rx_mode(dev);
6667
hayeswang1a964642013-04-01 22:23:41 +00006668 RTL_R8(IntrMask);
6669
Francois Romieucdf1a602007-06-11 23:29:50 +02006670 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006671}
6672
6673static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
6674{
Francois Romieud58d46b2011-05-03 16:38:29 +02006675 struct rtl8169_private *tp = netdev_priv(dev);
6676
6677 if (new_mtu < ETH_ZLEN ||
6678 new_mtu > rtl_chip_infos[tp->mac_version].jumbo_max)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006679 return -EINVAL;
6680
Francois Romieud58d46b2011-05-03 16:38:29 +02006681 if (new_mtu > ETH_DATA_LEN)
6682 rtl_hw_jumbo_enable(tp);
6683 else
6684 rtl_hw_jumbo_disable(tp);
6685
Linus Torvalds1da177e2005-04-16 15:20:36 -07006686 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00006687 netdev_update_features(dev);
6688
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006689 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006690}
6691
6692static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
6693{
Al Viro95e09182007-12-22 18:55:39 +00006694 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006695 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
6696}
6697
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006698static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
6699 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006700{
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006701 dma_unmap_single(&tp->pci_dev->dev, le64_to_cpu(desc->addr), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00006702 DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006703
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006704 kfree(*data_buff);
6705 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006706 rtl8169_make_unusable_by_asic(desc);
6707}
6708
6709static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
6710{
6711 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
6712
Alexander Duycka0750132014-12-11 15:02:17 -08006713 /* Force memory writes to complete before releasing descriptor */
6714 dma_wmb();
6715
Linus Torvalds1da177e2005-04-16 15:20:36 -07006716 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
6717}
6718
6719static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
6720 u32 rx_buf_sz)
6721{
6722 desc->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006723 rtl8169_mark_to_asic(desc, rx_buf_sz);
6724}
6725
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006726static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006727{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006728 return (void *)ALIGN((long)data, 16);
6729}
6730
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006731static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
6732 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006733{
6734 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006735 dma_addr_t mapping;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006736 struct device *d = &tp->pci_dev->dev;
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006737 struct net_device *dev = tp->dev;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006738 int node = dev->dev.parent ? dev_to_node(dev->dev.parent) : -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006739
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006740 data = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
6741 if (!data)
6742 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01006743
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006744 if (rtl8169_align(data) != data) {
6745 kfree(data);
6746 data = kmalloc_node(rx_buf_sz + 15, GFP_KERNEL, node);
6747 if (!data)
6748 return NULL;
6749 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006750
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006751 mapping = dma_map_single(d, rtl8169_align(data), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00006752 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006753 if (unlikely(dma_mapping_error(d, mapping))) {
6754 if (net_ratelimit())
6755 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006756 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006757 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006758
6759 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006760 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006761
6762err_out:
6763 kfree(data);
6764 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006765}
6766
6767static void rtl8169_rx_clear(struct rtl8169_private *tp)
6768{
Francois Romieu07d3f512007-02-21 22:40:46 +01006769 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006770
6771 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006772 if (tp->Rx_databuff[i]) {
6773 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006774 tp->RxDescArray + i);
6775 }
6776 }
6777}
6778
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006779static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006780{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006781 desc->opts1 |= cpu_to_le32(RingEnd);
6782}
Francois Romieu5b0384f2006-08-16 16:00:01 +02006783
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006784static int rtl8169_rx_fill(struct rtl8169_private *tp)
6785{
6786 unsigned int i;
6787
6788 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006789 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02006790
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006791 if (tp->Rx_databuff[i])
Linus Torvalds1da177e2005-04-16 15:20:36 -07006792 continue;
Francois Romieubcf0bf92006-07-26 23:14:13 +02006793
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006794 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006795 if (!data) {
6796 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006797 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006798 }
6799 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006800 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006801
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006802 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
6803 return 0;
6804
6805err_out:
6806 rtl8169_rx_clear(tp);
6807 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006808}
6809
Linus Torvalds1da177e2005-04-16 15:20:36 -07006810static int rtl8169_init_ring(struct net_device *dev)
6811{
6812 struct rtl8169_private *tp = netdev_priv(dev);
6813
6814 rtl8169_init_ring_indexes(tp);
6815
6816 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006817 memset(tp->Rx_databuff, 0x0, NUM_RX_DESC * sizeof(void *));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006818
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006819 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006820}
6821
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006822static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006823 struct TxDesc *desc)
6824{
6825 unsigned int len = tx_skb->len;
6826
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006827 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
6828
Linus Torvalds1da177e2005-04-16 15:20:36 -07006829 desc->opts1 = 0x00;
6830 desc->opts2 = 0x00;
6831 desc->addr = 0x00;
6832 tx_skb->len = 0;
6833}
6834
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006835static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
6836 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006837{
6838 unsigned int i;
6839
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006840 for (i = 0; i < n; i++) {
6841 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006842 struct ring_info *tx_skb = tp->tx_skb + entry;
6843 unsigned int len = tx_skb->len;
6844
6845 if (len) {
6846 struct sk_buff *skb = tx_skb->skb;
6847
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006848 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006849 tp->TxDescArray + entry);
6850 if (skb) {
Stanislaw Gruszkacac4b222010-10-20 22:25:40 +00006851 tp->dev->stats.tx_dropped++;
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006852 dev_kfree_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006853 tx_skb->skb = NULL;
6854 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006855 }
6856 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006857}
6858
6859static void rtl8169_tx_clear(struct rtl8169_private *tp)
6860{
6861 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006862 tp->cur_tx = tp->dirty_tx = 0;
6863}
6864
Francois Romieu4422bcd2012-01-26 11:23:32 +01006865static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006866{
David Howellsc4028952006-11-22 14:57:56 +00006867 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01006868 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006869
Francois Romieuda78dbf2012-01-26 14:18:23 +01006870 napi_disable(&tp->napi);
6871 netif_stop_queue(dev);
6872 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006873
françois romieuc7c2c392011-12-04 20:30:52 +00006874 rtl8169_hw_reset(tp);
6875
Francois Romieu56de4142011-03-15 17:29:31 +01006876 for (i = 0; i < NUM_RX_DESC; i++)
6877 rtl8169_mark_to_asic(tp->RxDescArray + i, rx_buf_sz);
6878
Linus Torvalds1da177e2005-04-16 15:20:36 -07006879 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00006880 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006881
Francois Romieuda78dbf2012-01-26 14:18:23 +01006882 napi_enable(&tp->napi);
Francois Romieu56de4142011-03-15 17:29:31 +01006883 rtl_hw_start(dev);
6884 netif_wake_queue(dev);
6885 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006886}
6887
6888static void rtl8169_tx_timeout(struct net_device *dev)
6889{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006890 struct rtl8169_private *tp = netdev_priv(dev);
6891
6892 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006893}
6894
6895static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07006896 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006897{
6898 struct skb_shared_info *info = skb_shinfo(skb);
6899 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006900 struct TxDesc *uninitialized_var(txd);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006901 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006902
6903 entry = tp->cur_tx;
6904 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006905 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006906 dma_addr_t mapping;
6907 u32 status, len;
6908 void *addr;
6909
6910 entry = (entry + 1) % NUM_TX_DESC;
6911
6912 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00006913 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00006914 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006915 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006916 if (unlikely(dma_mapping_error(d, mapping))) {
6917 if (net_ratelimit())
6918 netif_err(tp, drv, tp->dev,
6919 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006920 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006921 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006922
Francois Romieucecb5fd2011-04-01 10:21:07 +02006923 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006924 status = opts[0] | len |
6925 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006926
6927 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07006928 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006929 txd->addr = cpu_to_le64(mapping);
6930
6931 tp->tx_skb[entry].len = len;
6932 }
6933
6934 if (cur_frag) {
6935 tp->tx_skb[entry].skb = skb;
6936 txd->opts1 |= cpu_to_le32(LastFrag);
6937 }
6938
6939 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006940
6941err_out:
6942 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6943 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006944}
6945
françois romieub423e9a2013-05-18 01:24:46 +00006946static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6947{
6948 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6949}
6950
hayeswange9746042014-07-11 16:25:58 +08006951static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6952 struct net_device *dev);
6953/* r8169_csum_workaround()
6954 * The hw limites the value the transport offset. When the offset is out of the
6955 * range, calculate the checksum by sw.
6956 */
6957static void r8169_csum_workaround(struct rtl8169_private *tp,
6958 struct sk_buff *skb)
6959{
6960 if (skb_shinfo(skb)->gso_size) {
6961 netdev_features_t features = tp->dev->features;
6962 struct sk_buff *segs, *nskb;
6963
6964 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6965 segs = skb_gso_segment(skb, features);
6966 if (IS_ERR(segs) || !segs)
6967 goto drop;
6968
6969 do {
6970 nskb = segs;
6971 segs = segs->next;
6972 nskb->next = NULL;
6973 rtl8169_start_xmit(nskb, tp->dev);
6974 } while (segs);
6975
Alexander Duyckeb781392015-05-01 10:34:44 -07006976 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006977 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6978 if (skb_checksum_help(skb) < 0)
6979 goto drop;
6980
6981 rtl8169_start_xmit(skb, tp->dev);
6982 } else {
6983 struct net_device_stats *stats;
6984
6985drop:
6986 stats = &tp->dev->stats;
6987 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07006988 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006989 }
6990}
6991
6992/* msdn_giant_send_check()
6993 * According to the document of microsoft, the TCP Pseudo Header excludes the
6994 * packet length for IPv6 TCP large packets.
6995 */
6996static int msdn_giant_send_check(struct sk_buff *skb)
6997{
6998 const struct ipv6hdr *ipv6h;
6999 struct tcphdr *th;
7000 int ret;
7001
7002 ret = skb_cow_head(skb, 0);
7003 if (ret)
7004 return ret;
7005
7006 ipv6h = ipv6_hdr(skb);
7007 th = tcp_hdr(skb);
7008
7009 th->check = 0;
7010 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
7011
7012 return ret;
7013}
7014
7015static inline __be16 get_protocol(struct sk_buff *skb)
7016{
7017 __be16 protocol;
7018
7019 if (skb->protocol == htons(ETH_P_8021Q))
7020 protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
7021 else
7022 protocol = skb->protocol;
7023
7024 return protocol;
7025}
7026
hayeswang5888d3f2014-07-11 16:25:56 +08007027static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
7028 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007029{
Michał Mirosław350fb322011-04-08 06:35:56 +00007030 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007031
Francois Romieu2b7b4312011-04-18 22:53:24 -07007032 if (mss) {
7033 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08007034 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
7035 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
7036 const struct iphdr *ip = ip_hdr(skb);
7037
7038 if (ip->protocol == IPPROTO_TCP)
7039 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
7040 else if (ip->protocol == IPPROTO_UDP)
7041 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
7042 else
7043 WARN_ON_ONCE(1);
7044 }
7045
7046 return true;
7047}
7048
7049static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
7050 struct sk_buff *skb, u32 *opts)
7051{
hayeswangbdfa4ed2014-07-11 16:25:57 +08007052 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08007053 u32 mss = skb_shinfo(skb)->gso_size;
7054
7055 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08007056 if (transport_offset > GTTCPHO_MAX) {
7057 netif_warn(tp, tx_err, tp->dev,
7058 "Invalid transport offset 0x%x for TSO\n",
7059 transport_offset);
7060 return false;
7061 }
7062
7063 switch (get_protocol(skb)) {
7064 case htons(ETH_P_IP):
7065 opts[0] |= TD1_GTSENV4;
7066 break;
7067
7068 case htons(ETH_P_IPV6):
7069 if (msdn_giant_send_check(skb))
7070 return false;
7071
7072 opts[0] |= TD1_GTSENV6;
7073 break;
7074
7075 default:
7076 WARN_ON_ONCE(1);
7077 break;
7078 }
7079
hayeswangbdfa4ed2014-07-11 16:25:57 +08007080 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08007081 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07007082 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08007083 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007084
françois romieub423e9a2013-05-18 01:24:46 +00007085 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08007086 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00007087
hayeswange9746042014-07-11 16:25:58 +08007088 if (transport_offset > TCPHO_MAX) {
7089 netif_warn(tp, tx_err, tp->dev,
7090 "Invalid transport offset 0x%x\n",
7091 transport_offset);
7092 return false;
7093 }
7094
7095 switch (get_protocol(skb)) {
7096 case htons(ETH_P_IP):
7097 opts[1] |= TD1_IPv4_CS;
7098 ip_protocol = ip_hdr(skb)->protocol;
7099 break;
7100
7101 case htons(ETH_P_IPV6):
7102 opts[1] |= TD1_IPv6_CS;
7103 ip_protocol = ipv6_hdr(skb)->nexthdr;
7104 break;
7105
7106 default:
7107 ip_protocol = IPPROTO_RAW;
7108 break;
7109 }
7110
7111 if (ip_protocol == IPPROTO_TCP)
7112 opts[1] |= TD1_TCP_CS;
7113 else if (ip_protocol == IPPROTO_UDP)
7114 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07007115 else
7116 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08007117
7118 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00007119 } else {
7120 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08007121 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007122 }
hayeswang5888d3f2014-07-11 16:25:56 +08007123
françois romieub423e9a2013-05-18 01:24:46 +00007124 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007125}
7126
Stephen Hemminger613573252009-08-31 19:50:58 +00007127static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
7128 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007129{
7130 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007131 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007132 struct TxDesc *txd = tp->TxDescArray + entry;
7133 void __iomem *ioaddr = tp->mmio_addr;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007134 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007135 dma_addr_t mapping;
7136 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07007137 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007138 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02007139
Julien Ducourthial477206a2012-05-09 00:00:06 +02007140 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00007141 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007142 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007143 }
7144
7145 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007146 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007147
françois romieub423e9a2013-05-18 01:24:46 +00007148 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
7149 opts[0] = DescOwn;
7150
hayeswange9746042014-07-11 16:25:58 +08007151 if (!tp->tso_csum(tp, skb, opts)) {
7152 r8169_csum_workaround(tp, skb);
7153 return NETDEV_TX_OK;
7154 }
françois romieub423e9a2013-05-18 01:24:46 +00007155
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007156 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007157 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00007158 if (unlikely(dma_mapping_error(d, mapping))) {
7159 if (net_ratelimit())
7160 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007161 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00007162 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007163
7164 tp->tx_skb[entry].len = len;
7165 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007166
Francois Romieu2b7b4312011-04-18 22:53:24 -07007167 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007168 if (frags < 0)
7169 goto err_dma_1;
7170 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07007171 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007172 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07007173 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007174 tp->tx_skb[entry].skb = skb;
7175 }
7176
Francois Romieu2b7b4312011-04-18 22:53:24 -07007177 txd->opts2 = cpu_to_le32(opts[1]);
7178
Richard Cochran5047fb52012-03-10 07:29:42 +00007179 skb_tx_timestamp(skb);
7180
Alexander Duycka0750132014-12-11 15:02:17 -08007181 /* Force memory writes to complete before releasing descriptor */
7182 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007183
Francois Romieucecb5fd2011-04-01 10:21:07 +02007184 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07007185 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007186 txd->opts1 = cpu_to_le32(status);
7187
Alexander Duycka0750132014-12-11 15:02:17 -08007188 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00007189 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007190
Alexander Duycka0750132014-12-11 15:02:17 -08007191 tp->cur_tx += frags + 1;
7192
David S. Miller87cda7c2015-02-22 15:54:29 -05007193 RTL_W8(TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007194
David S. Miller87cda7c2015-02-22 15:54:29 -05007195 mmiowb();
Francois Romieuda78dbf2012-01-26 14:18:23 +01007196
David S. Miller87cda7c2015-02-22 15:54:29 -05007197 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01007198 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
7199 * not miss a ring update when it notices a stopped queue.
7200 */
7201 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007202 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01007203 /* Sync with rtl_tx:
7204 * - publish queue status and cur_tx ring index (write barrier)
7205 * - refresh dirty_tx ring index (read barrier).
7206 * May the current thread have a pessimistic view of the ring
7207 * status and forget to wake up queue, a racing rtl_tx thread
7208 * can't.
7209 */
Francois Romieu1e874e02012-01-27 15:05:38 +01007210 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02007211 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007212 netif_wake_queue(dev);
7213 }
7214
Stephen Hemminger613573252009-08-31 19:50:58 +00007215 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007216
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007217err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007218 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007219err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07007220 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007221 dev->stats.tx_dropped++;
7222 return NETDEV_TX_OK;
7223
7224err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007225 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007226 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00007227 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007228}
7229
7230static void rtl8169_pcierr_interrupt(struct net_device *dev)
7231{
7232 struct rtl8169_private *tp = netdev_priv(dev);
7233 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007234 u16 pci_status, pci_cmd;
7235
7236 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
7237 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
7238
Joe Perchesbf82c182010-02-09 11:49:50 +00007239 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
7240 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007241
7242 /*
7243 * The recovery sequence below admits a very elaborated explanation:
7244 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01007245 * - I did not see what else could be done;
7246 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007247 *
7248 * Feel free to adjust to your needs.
7249 */
Francois Romieua27993f2006-12-18 00:04:19 +01007250 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01007251 pci_cmd &= ~PCI_COMMAND_PARITY;
7252 else
7253 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
7254
7255 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007256
7257 pci_write_config_word(pdev, PCI_STATUS,
7258 pci_status & (PCI_STATUS_DETECTED_PARITY |
7259 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
7260 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
7261
7262 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00007263 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
françois romieue6de30d2011-01-03 15:08:37 +00007264 void __iomem *ioaddr = tp->mmio_addr;
7265
Joe Perchesbf82c182010-02-09 11:49:50 +00007266 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007267 tp->cp_cmd &= ~PCIDAC;
7268 RTL_W16(CPlusCmd, tp->cp_cmd);
7269 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007270 }
7271
françois romieue6de30d2011-01-03 15:08:37 +00007272 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01007273
Francois Romieu98ddf982012-01-31 10:47:34 +01007274 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007275}
7276
Francois Romieuda78dbf2012-01-26 14:18:23 +01007277static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007278{
7279 unsigned int dirty_tx, tx_left;
7280
Linus Torvalds1da177e2005-04-16 15:20:36 -07007281 dirty_tx = tp->dirty_tx;
7282 smp_rmb();
7283 tx_left = tp->cur_tx - dirty_tx;
7284
7285 while (tx_left > 0) {
7286 unsigned int entry = dirty_tx % NUM_TX_DESC;
7287 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007288 u32 status;
7289
Linus Torvalds1da177e2005-04-16 15:20:36 -07007290 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
7291 if (status & DescOwn)
7292 break;
7293
Alexander Duycka0750132014-12-11 15:02:17 -08007294 /* This barrier is needed to keep us from reading
7295 * any other fields out of the Tx descriptor until
7296 * we know the status of DescOwn
7297 */
7298 dma_rmb();
7299
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007300 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
7301 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007302 if (status & LastFrag) {
David S. Miller87cda7c2015-02-22 15:54:29 -05007303 u64_stats_update_begin(&tp->tx_stats.syncp);
7304 tp->tx_stats.packets++;
7305 tp->tx_stats.bytes += tx_skb->skb->len;
7306 u64_stats_update_end(&tp->tx_stats.syncp);
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07007307 dev_kfree_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007308 tx_skb->skb = NULL;
7309 }
7310 dirty_tx++;
7311 tx_left--;
7312 }
7313
7314 if (tp->dirty_tx != dirty_tx) {
7315 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01007316 /* Sync with rtl8169_start_xmit:
7317 * - publish dirty_tx ring index (write barrier)
7318 * - refresh cur_tx ring index and queue status (read barrier)
7319 * May the current thread miss the stopped queue condition,
7320 * a racing xmit thread can only have a right view of the
7321 * ring status.
7322 */
Francois Romieu1e874e02012-01-27 15:05:38 +01007323 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007324 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02007325 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007326 netif_wake_queue(dev);
7327 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02007328 /*
7329 * 8168 hack: TxPoll requests are lost when the Tx packets are
7330 * too close. Let's kick an extra TxPoll request when a burst
7331 * of start_xmit activity is detected (if it is not detected,
7332 * it is slow enough). -- FR
7333 */
Francois Romieuda78dbf2012-01-26 14:18:23 +01007334 if (tp->cur_tx != dirty_tx) {
7335 void __iomem *ioaddr = tp->mmio_addr;
7336
Francois Romieud78ae2d2007-08-26 20:08:19 +02007337 RTL_W8(TxPoll, NPQ);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007338 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007339 }
7340}
7341
Francois Romieu126fa4b2005-05-12 20:09:17 -04007342static inline int rtl8169_fragmented_frame(u32 status)
7343{
7344 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
7345}
7346
Eric Dumazetadea1ac72010-09-05 20:04:05 -07007347static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007348{
Linus Torvalds1da177e2005-04-16 15:20:36 -07007349 u32 status = opts1 & RxProtoMask;
7350
7351 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00007352 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007353 skb->ip_summed = CHECKSUM_UNNECESSARY;
7354 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07007355 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007356}
7357
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007358static struct sk_buff *rtl8169_try_rx_copy(void *data,
7359 struct rtl8169_private *tp,
7360 int pkt_size,
7361 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007362{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02007363 struct sk_buff *skb;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007364 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007365
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007366 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007367 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007368 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08007369 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007370 if (skb)
7371 memcpy(skb->data, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007372 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
7373
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007374 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007375}
7376
Francois Romieuda78dbf2012-01-26 14:18:23 +01007377static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007378{
7379 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007380 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007381
Linus Torvalds1da177e2005-04-16 15:20:36 -07007382 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007383
Timo Teräs9fba0812013-01-15 21:01:24 +00007384 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007385 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04007386 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007387 u32 status;
7388
David S. Miller8decf862011-09-22 03:23:13 -04007389 status = le32_to_cpu(desc->opts1) & tp->opts1_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007390 if (status & DescOwn)
7391 break;
Alexander Duycka0750132014-12-11 15:02:17 -08007392
7393 /* This barrier is needed to keep us from reading
7394 * any other fields out of the Rx descriptor until
7395 * we know the status of DescOwn
7396 */
7397 dma_rmb();
7398
Richard Dawe4dcb7d32005-05-27 21:12:00 +02007399 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00007400 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
7401 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007402 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007403 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02007404 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007405 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02007406 dev->stats.rx_crc_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02007407 if (status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01007408 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007409 dev->stats.rx_fifo_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02007410 }
Ben Greear6bbe0212012-02-10 15:04:33 +00007411 if ((status & (RxRUNT | RxCRC)) &&
7412 !(status & (RxRWT | RxFOVF)) &&
7413 (dev->features & NETIF_F_RXALL))
7414 goto process_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007415 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007416 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00007417 dma_addr_t addr;
7418 int pkt_size;
7419
7420process_pkt:
7421 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00007422 if (likely(!(dev->features & NETIF_F_RXFCS)))
7423 pkt_size = (status & 0x00003fff) - 4;
7424 else
7425 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007426
Francois Romieu126fa4b2005-05-12 20:09:17 -04007427 /*
7428 * The driver does not support incoming fragmented
7429 * frames. They are seen as a symptom of over-mtu
7430 * sized frames.
7431 */
7432 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02007433 dev->stats.rx_dropped++;
7434 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00007435 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04007436 }
7437
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007438 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
7439 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007440 if (!skb) {
7441 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00007442 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007443 }
7444
Eric Dumazetadea1ac72010-09-05 20:04:05 -07007445 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007446 skb_put(skb, pkt_size);
7447 skb->protocol = eth_type_trans(skb, dev);
7448
Francois Romieu7a8fc772011-03-01 17:18:33 +01007449 rtl8169_rx_vlan_tag(desc, skb);
7450
françois romieu39174292015-11-11 23:35:18 +01007451 if (skb->pkt_type == PACKET_MULTICAST)
7452 dev->stats.multicast++;
7453
Francois Romieu56de4142011-03-15 17:29:31 +01007454 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007455
Junchang Wang8027aa22012-03-04 23:30:32 +01007456 u64_stats_update_begin(&tp->rx_stats.syncp);
7457 tp->rx_stats.packets++;
7458 tp->rx_stats.bytes += pkt_size;
7459 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007460 }
françois romieuce11ff52013-01-24 13:30:06 +00007461release_descriptor:
7462 desc->opts2 = 0;
françois romieuce11ff52013-01-24 13:30:06 +00007463 rtl8169_mark_to_asic(desc, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007464 }
7465
7466 count = cur_rx - tp->cur_rx;
7467 tp->cur_rx = cur_rx;
7468
Linus Torvalds1da177e2005-04-16 15:20:36 -07007469 return count;
7470}
7471
Francois Romieu07d3f512007-02-21 22:40:46 +01007472static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007473{
Francois Romieu07d3f512007-02-21 22:40:46 +01007474 struct net_device *dev = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007475 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007476 int handled = 0;
Francois Romieu9085cdfa2012-01-26 12:59:08 +01007477 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007478
Francois Romieu9085cdfa2012-01-26 12:59:08 +01007479 status = rtl_get_events(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007480 if (status && status != 0xffff) {
7481 status &= RTL_EVENT_NAPI | tp->event_slow;
7482 if (status) {
7483 handled = 1;
françois romieu811fd302011-12-04 20:30:45 +00007484
Francois Romieuda78dbf2012-01-26 14:18:23 +01007485 rtl_irq_disable(tp);
7486 napi_schedule(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007487 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007488 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007489 return IRQ_RETVAL(handled);
7490}
7491
Francois Romieuda78dbf2012-01-26 14:18:23 +01007492/*
7493 * Workqueue context.
7494 */
7495static void rtl_slow_event_work(struct rtl8169_private *tp)
7496{
7497 struct net_device *dev = tp->dev;
7498 u16 status;
7499
7500 status = rtl_get_events(tp) & tp->event_slow;
7501 rtl_ack_events(tp, status);
7502
7503 if (unlikely(status & RxFIFOOver)) {
7504 switch (tp->mac_version) {
7505 /* Work around for rx fifo overflow */
7506 case RTL_GIGA_MAC_VER_11:
7507 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01007508 /* XXX - Hack alert. See rtl_task(). */
7509 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007510 default:
7511 break;
7512 }
7513 }
7514
7515 if (unlikely(status & SYSErr))
7516 rtl8169_pcierr_interrupt(dev);
7517
7518 if (status & LinkChg)
7519 __rtl8169_check_link_status(dev, tp, tp->mmio_addr, true);
7520
françois romieu7dbb4912012-06-09 10:53:16 +00007521 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007522}
7523
Francois Romieu4422bcd2012-01-26 11:23:32 +01007524static void rtl_task(struct work_struct *work)
7525{
Francois Romieuda78dbf2012-01-26 14:18:23 +01007526 static const struct {
7527 int bitnr;
7528 void (*action)(struct rtl8169_private *);
7529 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01007530 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01007531 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
7532 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
7533 { RTL_FLAG_TASK_PHY_PENDING, rtl_phy_work }
7534 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01007535 struct rtl8169_private *tp =
7536 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007537 struct net_device *dev = tp->dev;
7538 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01007539
Francois Romieuda78dbf2012-01-26 14:18:23 +01007540 rtl_lock_work(tp);
7541
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007542 if (!netif_running(dev) ||
7543 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01007544 goto out_unlock;
7545
7546 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
7547 bool pending;
7548
Francois Romieuda78dbf2012-01-26 14:18:23 +01007549 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007550 if (pending)
7551 rtl_work[i].action(tp);
7552 }
7553
7554out_unlock:
7555 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01007556}
7557
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007558static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007559{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007560 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
7561 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01007562 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
7563 int work_done= 0;
7564 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007565
Francois Romieuda78dbf2012-01-26 14:18:23 +01007566 status = rtl_get_events(tp);
7567 rtl_ack_events(tp, status & ~tp->event_slow);
7568
7569 if (status & RTL_EVENT_NAPI_RX)
7570 work_done = rtl_rx(dev, tp, (u32) budget);
7571
7572 if (status & RTL_EVENT_NAPI_TX)
7573 rtl_tx(dev, tp);
7574
7575 if (status & tp->event_slow) {
7576 enable_mask &= ~tp->event_slow;
7577
7578 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
7579 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007580
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007581 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08007582 napi_complete(napi);
David Dillowf11a3772009-05-22 15:29:34 +00007583
Francois Romieuda78dbf2012-01-26 14:18:23 +01007584 rtl_irq_enable(tp, enable_mask);
7585 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007586 }
7587
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007588 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007589}
Linus Torvalds1da177e2005-04-16 15:20:36 -07007590
Francois Romieu523a6092008-09-10 22:28:56 +02007591static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
7592{
7593 struct rtl8169_private *tp = netdev_priv(dev);
7594
7595 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
7596 return;
7597
7598 dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
7599 RTL_W32(RxMissed, 0);
7600}
7601
Linus Torvalds1da177e2005-04-16 15:20:36 -07007602static void rtl8169_down(struct net_device *dev)
7603{
7604 struct rtl8169_private *tp = netdev_priv(dev);
7605 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007606
Francois Romieu4876cc12011-03-11 21:07:11 +01007607 del_timer_sync(&tp->timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007608
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01007609 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007610 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007611
Hayes Wang92fc43b2011-07-06 15:58:03 +08007612 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00007613 /*
7614 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01007615 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
7616 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00007617 */
Francois Romieu523a6092008-09-10 22:28:56 +02007618 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007619
Linus Torvalds1da177e2005-04-16 15:20:36 -07007620 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01007621 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007622
Linus Torvalds1da177e2005-04-16 15:20:36 -07007623 rtl8169_tx_clear(tp);
7624
7625 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00007626
7627 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007628}
7629
7630static int rtl8169_close(struct net_device *dev)
7631{
7632 struct rtl8169_private *tp = netdev_priv(dev);
7633 struct pci_dev *pdev = tp->pci_dev;
7634
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007635 pm_runtime_get_sync(&pdev->dev);
7636
Francois Romieucecb5fd2011-04-01 10:21:07 +02007637 /* Update counters before going down */
Ivan Vecera355423d2009-02-06 21:49:57 -08007638 rtl8169_update_counters(dev);
7639
Francois Romieuda78dbf2012-01-26 14:18:23 +01007640 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007641 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007642
Linus Torvalds1da177e2005-04-16 15:20:36 -07007643 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007644 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007645
Lekensteyn4ea72442013-07-22 09:53:30 +02007646 cancel_work_sync(&tp->wk.work);
7647
Francois Romieu92a7c4e2012-03-10 10:42:12 +01007648 free_irq(pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007649
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00007650 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
7651 tp->RxPhyAddr);
7652 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
7653 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007654 tp->TxDescArray = NULL;
7655 tp->RxDescArray = NULL;
7656
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007657 pm_runtime_put_sync(&pdev->dev);
7658
Linus Torvalds1da177e2005-04-16 15:20:36 -07007659 return 0;
7660}
7661
Francois Romieudc1c00c2012-03-08 10:06:18 +01007662#ifdef CONFIG_NET_POLL_CONTROLLER
7663static void rtl8169_netpoll(struct net_device *dev)
7664{
7665 struct rtl8169_private *tp = netdev_priv(dev);
7666
7667 rtl8169_interrupt(tp->pci_dev->irq, dev);
7668}
7669#endif
7670
Francois Romieudf43ac72012-03-08 09:48:40 +01007671static int rtl_open(struct net_device *dev)
7672{
7673 struct rtl8169_private *tp = netdev_priv(dev);
7674 void __iomem *ioaddr = tp->mmio_addr;
7675 struct pci_dev *pdev = tp->pci_dev;
7676 int retval = -ENOMEM;
7677
7678 pm_runtime_get_sync(&pdev->dev);
7679
7680 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02007681 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01007682 * dma_alloc_coherent provides more.
7683 */
7684 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
7685 &tp->TxPhyAddr, GFP_KERNEL);
7686 if (!tp->TxDescArray)
7687 goto err_pm_runtime_put;
7688
7689 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
7690 &tp->RxPhyAddr, GFP_KERNEL);
7691 if (!tp->RxDescArray)
7692 goto err_free_tx_0;
7693
7694 retval = rtl8169_init_ring(dev);
7695 if (retval < 0)
7696 goto err_free_rx_1;
7697
7698 INIT_WORK(&tp->wk.work, rtl_task);
7699
7700 smp_mb();
7701
7702 rtl_request_firmware(tp);
7703
Francois Romieu92a7c4e2012-03-10 10:42:12 +01007704 retval = request_irq(pdev->irq, rtl8169_interrupt,
Francois Romieudf43ac72012-03-08 09:48:40 +01007705 (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
7706 dev->name, dev);
7707 if (retval < 0)
7708 goto err_release_fw_2;
7709
7710 rtl_lock_work(tp);
7711
7712 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7713
7714 napi_enable(&tp->napi);
7715
7716 rtl8169_init_phy(dev, tp);
7717
7718 __rtl8169_set_features(dev, dev->features);
7719
7720 rtl_pll_power_up(tp);
7721
7722 rtl_hw_start(dev);
7723
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007724 if (!rtl8169_init_counter_offsets(dev))
7725 netif_warn(tp, hw, dev, "counter reset/update failed\n");
7726
Francois Romieudf43ac72012-03-08 09:48:40 +01007727 netif_start_queue(dev);
7728
7729 rtl_unlock_work(tp);
7730
7731 tp->saved_wolopts = 0;
7732 pm_runtime_put_noidle(&pdev->dev);
7733
7734 rtl8169_check_link_status(dev, tp, ioaddr);
7735out:
7736 return retval;
7737
7738err_release_fw_2:
7739 rtl_release_firmware(tp);
7740 rtl8169_rx_clear(tp);
7741err_free_rx_1:
7742 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
7743 tp->RxPhyAddr);
7744 tp->RxDescArray = NULL;
7745err_free_tx_0:
7746 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
7747 tp->TxPhyAddr);
7748 tp->TxDescArray = NULL;
7749err_pm_runtime_put:
7750 pm_runtime_put_noidle(&pdev->dev);
7751 goto out;
7752}
7753
Junchang Wang8027aa22012-03-04 23:30:32 +01007754static struct rtnl_link_stats64 *
7755rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007756{
7757 struct rtl8169_private *tp = netdev_priv(dev);
7758 void __iomem *ioaddr = tp->mmio_addr;
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007759 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02007760 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01007761 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007762
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007763 pm_runtime_get_noresume(&pdev->dev);
7764
7765 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Francois Romieu523a6092008-09-10 22:28:56 +02007766 rtl8169_rx_missed(dev, ioaddr);
Francois Romieu5b0384f2006-08-16 16:00:01 +02007767
Junchang Wang8027aa22012-03-04 23:30:32 +01007768 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007769 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007770 stats->rx_packets = tp->rx_stats.packets;
7771 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007772 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007773
Junchang Wang8027aa22012-03-04 23:30:32 +01007774 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007775 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007776 stats->tx_packets = tp->tx_stats.packets;
7777 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007778 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007779
7780 stats->rx_dropped = dev->stats.rx_dropped;
7781 stats->tx_dropped = dev->stats.tx_dropped;
7782 stats->rx_length_errors = dev->stats.rx_length_errors;
7783 stats->rx_errors = dev->stats.rx_errors;
7784 stats->rx_crc_errors = dev->stats.rx_crc_errors;
7785 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
7786 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02007787 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01007788
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007789 /*
7790 * Fetch additonal counter values missing in stats collected by driver
7791 * from tally counters.
7792 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007793 if (pm_runtime_active(&pdev->dev))
7794 rtl8169_update_counters(dev);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007795
7796 /*
7797 * Subtract values fetched during initalization.
7798 * See rtl8169_init_counter_offsets for a description why we do that.
7799 */
Corinna Vinschen42020322015-09-10 10:47:35 +02007800 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007801 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02007802 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007803 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02007804 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007805 le16_to_cpu(tp->tc_offset.tx_aborted);
7806
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007807 pm_runtime_put_noidle(&pdev->dev);
7808
Junchang Wang8027aa22012-03-04 23:30:32 +01007809 return stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007810}
7811
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007812static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01007813{
françois romieu065c27c2011-01-03 15:08:12 +00007814 struct rtl8169_private *tp = netdev_priv(dev);
7815
Francois Romieu5d06a992006-02-23 00:47:58 +01007816 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007817 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01007818
7819 netif_device_detach(dev);
7820 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007821
7822 rtl_lock_work(tp);
7823 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007824 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007825 rtl_unlock_work(tp);
7826
7827 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007828}
Francois Romieu5d06a992006-02-23 00:47:58 +01007829
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007830#ifdef CONFIG_PM
7831
7832static int rtl8169_suspend(struct device *device)
7833{
7834 struct pci_dev *pdev = to_pci_dev(device);
7835 struct net_device *dev = pci_get_drvdata(pdev);
7836
7837 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02007838
Francois Romieu5d06a992006-02-23 00:47:58 +01007839 return 0;
7840}
7841
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007842static void __rtl8169_resume(struct net_device *dev)
7843{
françois romieu065c27c2011-01-03 15:08:12 +00007844 struct rtl8169_private *tp = netdev_priv(dev);
7845
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007846 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00007847
7848 rtl_pll_power_up(tp);
7849
Artem Savkovcff4c162012-04-03 10:29:11 +00007850 rtl_lock_work(tp);
7851 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007852 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00007853 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007854
Francois Romieu98ddf982012-01-31 10:47:34 +01007855 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007856}
7857
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007858static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01007859{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007860 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01007861 struct net_device *dev = pci_get_drvdata(pdev);
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00007862 struct rtl8169_private *tp = netdev_priv(dev);
7863
7864 rtl8169_init_phy(dev, tp);
Francois Romieu5d06a992006-02-23 00:47:58 +01007865
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007866 if (netif_running(dev))
7867 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01007868
Francois Romieu5d06a992006-02-23 00:47:58 +01007869 return 0;
7870}
7871
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007872static int rtl8169_runtime_suspend(struct device *device)
7873{
7874 struct pci_dev *pdev = to_pci_dev(device);
7875 struct net_device *dev = pci_get_drvdata(pdev);
7876 struct rtl8169_private *tp = netdev_priv(dev);
7877
7878 if (!tp->TxDescArray)
7879 return 0;
7880
Francois Romieuda78dbf2012-01-26 14:18:23 +01007881 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007882 tp->saved_wolopts = __rtl8169_get_wol(tp);
7883 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007884 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007885
7886 rtl8169_net_suspend(dev);
7887
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007888 /* Update counters before going runtime suspend */
7889 rtl8169_rx_missed(dev, tp->mmio_addr);
7890 rtl8169_update_counters(dev);
7891
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007892 return 0;
7893}
7894
7895static int rtl8169_runtime_resume(struct device *device)
7896{
7897 struct pci_dev *pdev = to_pci_dev(device);
7898 struct net_device *dev = pci_get_drvdata(pdev);
7899 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08007900 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007901
7902 if (!tp->TxDescArray)
7903 return 0;
7904
Francois Romieuda78dbf2012-01-26 14:18:23 +01007905 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007906 __rtl8169_set_wol(tp, tp->saved_wolopts);
7907 tp->saved_wolopts = 0;
Francois Romieuda78dbf2012-01-26 14:18:23 +01007908 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007909
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00007910 rtl8169_init_phy(dev, tp);
7911
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007912 __rtl8169_resume(dev);
7913
7914 return 0;
7915}
7916
7917static int rtl8169_runtime_idle(struct device *device)
7918{
7919 struct pci_dev *pdev = to_pci_dev(device);
7920 struct net_device *dev = pci_get_drvdata(pdev);
7921 struct rtl8169_private *tp = netdev_priv(dev);
7922
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00007923 return tp->TxDescArray ? -EBUSY : 0;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007924}
7925
Alexey Dobriyan47145212009-12-14 18:00:08 -08007926static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02007927 .suspend = rtl8169_suspend,
7928 .resume = rtl8169_resume,
7929 .freeze = rtl8169_suspend,
7930 .thaw = rtl8169_resume,
7931 .poweroff = rtl8169_suspend,
7932 .restore = rtl8169_resume,
7933 .runtime_suspend = rtl8169_runtime_suspend,
7934 .runtime_resume = rtl8169_runtime_resume,
7935 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007936};
7937
7938#define RTL8169_PM_OPS (&rtl8169_pm_ops)
7939
7940#else /* !CONFIG_PM */
7941
7942#define RTL8169_PM_OPS NULL
7943
7944#endif /* !CONFIG_PM */
7945
David S. Miller1805b2f2011-10-24 18:18:09 -04007946static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
7947{
7948 void __iomem *ioaddr = tp->mmio_addr;
7949
7950 /* WoL fails with 8168b when the receiver is disabled. */
7951 switch (tp->mac_version) {
7952 case RTL_GIGA_MAC_VER_11:
7953 case RTL_GIGA_MAC_VER_12:
7954 case RTL_GIGA_MAC_VER_17:
7955 pci_clear_master(tp->pci_dev);
7956
7957 RTL_W8(ChipCmd, CmdRxEnb);
7958 /* PCI commit */
7959 RTL_R8(ChipCmd);
7960 break;
7961 default:
7962 break;
7963 }
7964}
7965
Francois Romieu1765f952008-09-13 17:21:40 +02007966static void rtl_shutdown(struct pci_dev *pdev)
7967{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007968 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007969 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu2a15cd22012-03-06 01:14:12 +00007970 struct device *d = &pdev->dev;
7971
7972 pm_runtime_get_sync(d);
Francois Romieu1765f952008-09-13 17:21:40 +02007973
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007974 rtl8169_net_suspend(dev);
7975
Francois Romieucecb5fd2011-04-01 10:21:07 +02007976 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007977 rtl_rar_set(tp, dev->perm_addr);
7978
Hayes Wang92fc43b2011-07-06 15:58:03 +08007979 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007980
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007981 if (system_state == SYSTEM_POWER_OFF) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007982 if (__rtl8169_get_wol(tp) & WAKE_ANY) {
7983 rtl_wol_suspend_quirk(tp);
7984 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007985 }
7986
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007987 pci_wake_from_d3(pdev, true);
7988 pci_set_power_state(pdev, PCI_D3hot);
7989 }
françois romieu2a15cd22012-03-06 01:14:12 +00007990
7991 pm_runtime_put_noidle(d);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007992}
Francois Romieu5d06a992006-02-23 00:47:58 +01007993
Bill Pembertonbaf63292012-12-03 09:23:28 -05007994static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007995{
7996 struct net_device *dev = pci_get_drvdata(pdev);
7997 struct rtl8169_private *tp = netdev_priv(dev);
7998
Chun-Hao Linee7a1be2014-10-01 23:17:21 +08007999 if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
8000 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08008001 tp->mac_version == RTL_GIGA_MAC_VER_31 ||
8002 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
8003 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
8004 tp->mac_version == RTL_GIGA_MAC_VER_51) &&
Chun-Hao Linee7a1be2014-10-01 23:17:21 +08008005 r8168_check_dash(tp)) {
Francois Romieue27566e2012-03-08 09:54:01 +01008006 rtl8168_driver_stop(tp);
8007 }
8008
Devendra Nagaad1be8d2012-05-31 01:51:20 +00008009 netif_napi_del(&tp->napi);
8010
Francois Romieue27566e2012-03-08 09:54:01 +01008011 unregister_netdev(dev);
8012
Corinna Vinschen42020322015-09-10 10:47:35 +02008013 dma_free_coherent(&tp->pci_dev->dev, sizeof(*tp->counters),
8014 tp->counters, tp->counters_phys_addr);
8015
Francois Romieue27566e2012-03-08 09:54:01 +01008016 rtl_release_firmware(tp);
8017
8018 if (pci_dev_run_wake(pdev))
8019 pm_runtime_get_noresume(&pdev->dev);
8020
8021 /* restore original MAC address */
8022 rtl_rar_set(tp, dev->perm_addr);
8023
8024 rtl_disable_msi(pdev, tp);
8025 rtl8169_release_board(pdev, dev, tp->mmio_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01008026}
8027
Francois Romieufa9c3852012-03-08 10:01:50 +01008028static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01008029 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01008030 .ndo_stop = rtl8169_close,
8031 .ndo_get_stats64 = rtl8169_get_stats64,
8032 .ndo_start_xmit = rtl8169_start_xmit,
8033 .ndo_tx_timeout = rtl8169_tx_timeout,
8034 .ndo_validate_addr = eth_validate_addr,
8035 .ndo_change_mtu = rtl8169_change_mtu,
8036 .ndo_fix_features = rtl8169_fix_features,
8037 .ndo_set_features = rtl8169_set_features,
8038 .ndo_set_mac_address = rtl_set_mac_address,
8039 .ndo_do_ioctl = rtl8169_ioctl,
8040 .ndo_set_rx_mode = rtl_set_rx_mode,
8041#ifdef CONFIG_NET_POLL_CONTROLLER
8042 .ndo_poll_controller = rtl8169_netpoll,
8043#endif
8044
8045};
8046
Francois Romieu31fa8b12012-03-08 10:09:40 +01008047static const struct rtl_cfg_info {
8048 void (*hw_start)(struct net_device *);
8049 unsigned int region;
8050 unsigned int align;
8051 u16 event_slow;
8052 unsigned features;
8053 u8 default_ver;
8054} rtl_cfg_infos [] = {
8055 [RTL_CFG_0] = {
8056 .hw_start = rtl_hw_start_8169,
8057 .region = 1,
8058 .align = 0,
8059 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
8060 .features = RTL_FEATURE_GMII,
8061 .default_ver = RTL_GIGA_MAC_VER_01,
8062 },
8063 [RTL_CFG_1] = {
8064 .hw_start = rtl_hw_start_8168,
8065 .region = 2,
8066 .align = 8,
8067 .event_slow = SYSErr | LinkChg | RxOverflow,
8068 .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI,
8069 .default_ver = RTL_GIGA_MAC_VER_11,
8070 },
8071 [RTL_CFG_2] = {
8072 .hw_start = rtl_hw_start_8101,
8073 .region = 2,
8074 .align = 8,
8075 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
8076 PCSTimeout,
8077 .features = RTL_FEATURE_MSI,
8078 .default_ver = RTL_GIGA_MAC_VER_13,
8079 }
8080};
8081
8082/* Cfg9346_Unlock assumed. */
8083static unsigned rtl_try_msi(struct rtl8169_private *tp,
8084 const struct rtl_cfg_info *cfg)
8085{
8086 void __iomem *ioaddr = tp->mmio_addr;
8087 unsigned msi = 0;
8088 u8 cfg2;
8089
8090 cfg2 = RTL_R8(Config2) & ~MSIEnable;
8091 if (cfg->features & RTL_FEATURE_MSI) {
8092 if (pci_enable_msi(tp->pci_dev)) {
8093 netif_info(tp, hw, tp->dev, "no MSI. Back to INTx.\n");
8094 } else {
8095 cfg2 |= MSIEnable;
8096 msi = RTL_FEATURE_MSI;
8097 }
8098 }
8099 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
8100 RTL_W8(Config2, cfg2);
8101 return msi;
8102}
8103
Hayes Wangc5583862012-07-02 17:23:22 +08008104DECLARE_RTL_COND(rtl_link_list_ready_cond)
8105{
8106 void __iomem *ioaddr = tp->mmio_addr;
8107
8108 return RTL_R8(MCU) & LINK_LIST_RDY;
8109}
8110
8111DECLARE_RTL_COND(rtl_rxtx_empty_cond)
8112{
8113 void __iomem *ioaddr = tp->mmio_addr;
8114
8115 return (RTL_R8(MCU) & RXTX_EMPTY) == RXTX_EMPTY;
8116}
8117
Bill Pembertonbaf63292012-12-03 09:23:28 -05008118static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08008119{
8120 void __iomem *ioaddr = tp->mmio_addr;
8121 u32 data;
8122
8123 tp->ocp_base = OCP_STD_PHY_BASE;
8124
8125 RTL_W32(MISC, RTL_R32(MISC) | RXDV_GATED_EN);
8126
8127 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
8128 return;
8129
8130 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
8131 return;
8132
8133 RTL_W8(ChipCmd, RTL_R8(ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
8134 msleep(1);
8135 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
8136
Hayes Wang5f8bcce2012-07-10 08:47:05 +02008137 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08008138 data &= ~(1 << 14);
8139 r8168_mac_ocp_write(tp, 0xe8de, data);
8140
8141 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
8142 return;
8143
Hayes Wang5f8bcce2012-07-10 08:47:05 +02008144 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08008145 data |= (1 << 15);
8146 r8168_mac_ocp_write(tp, 0xe8de, data);
8147
8148 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
8149 return;
8150}
8151
Chun-Hao Lin003609d2014-12-02 16:48:31 +08008152static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
8153{
8154 rtl8168ep_stop_cmac(tp);
8155 rtl_hw_init_8168g(tp);
8156}
8157
Bill Pembertonbaf63292012-12-03 09:23:28 -05008158static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08008159{
8160 switch (tp->mac_version) {
8161 case RTL_GIGA_MAC_VER_40:
8162 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00008163 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00008164 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08008165 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008166 case RTL_GIGA_MAC_VER_45:
8167 case RTL_GIGA_MAC_VER_46:
8168 case RTL_GIGA_MAC_VER_47:
8169 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08008170 rtl_hw_init_8168g(tp);
8171 break;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08008172 case RTL_GIGA_MAC_VER_49:
8173 case RTL_GIGA_MAC_VER_50:
8174 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08008175 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08008176 break;
Hayes Wangc5583862012-07-02 17:23:22 +08008177 default:
8178 break;
8179 }
8180}
8181
hayeswang929a0312014-09-16 11:40:47 +08008182static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01008183{
8184 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
8185 const unsigned int region = cfg->region;
8186 struct rtl8169_private *tp;
8187 struct mii_if_info *mii;
8188 struct net_device *dev;
8189 void __iomem *ioaddr;
8190 int chipset, i;
8191 int rc;
8192
8193 if (netif_msg_drv(&debug)) {
8194 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
8195 MODULENAME, RTL8169_VERSION);
8196 }
8197
8198 dev = alloc_etherdev(sizeof (*tp));
8199 if (!dev) {
8200 rc = -ENOMEM;
8201 goto out;
8202 }
8203
8204 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01008205 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008206 tp = netdev_priv(dev);
8207 tp->dev = dev;
8208 tp->pci_dev = pdev;
8209 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
8210
8211 mii = &tp->mii;
8212 mii->dev = dev;
8213 mii->mdio_read = rtl_mdio_read;
8214 mii->mdio_write = rtl_mdio_write;
8215 mii->phy_id_mask = 0x1f;
8216 mii->reg_num_mask = 0x1f;
8217 mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
8218
8219 /* disable ASPM completely as that cause random device stop working
8220 * problems as well as full system hangs for some PCIe devices users */
8221 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
8222 PCIE_LINK_STATE_CLKPM);
8223
8224 /* enable device (incl. PCI PM wakeup and hotplug setup) */
8225 rc = pci_enable_device(pdev);
8226 if (rc < 0) {
8227 netif_err(tp, probe, dev, "enable failure\n");
8228 goto err_out_free_dev_1;
8229 }
8230
8231 if (pci_set_mwi(pdev) < 0)
8232 netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");
8233
8234 /* make sure PCI base addr 1 is MMIO */
8235 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
8236 netif_err(tp, probe, dev,
8237 "region #%d not an MMIO resource, aborting\n",
8238 region);
8239 rc = -ENODEV;
8240 goto err_out_mwi_2;
8241 }
8242
8243 /* check for weird/broken PCI region reporting */
8244 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
8245 netif_err(tp, probe, dev,
8246 "Invalid PCI region size(s), aborting\n");
8247 rc = -ENODEV;
8248 goto err_out_mwi_2;
8249 }
8250
8251 rc = pci_request_regions(pdev, MODULENAME);
8252 if (rc < 0) {
8253 netif_err(tp, probe, dev, "could not request regions\n");
8254 goto err_out_mwi_2;
8255 }
8256
Francois Romieu3b6cf252012-03-08 09:59:04 +01008257 /* ioremap MMIO region */
8258 ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
8259 if (!ioaddr) {
8260 netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
8261 rc = -EIO;
8262 goto err_out_free_res_3;
8263 }
8264 tp->mmio_addr = ioaddr;
8265
8266 if (!pci_is_pcie(pdev))
8267 netif_info(tp, probe, dev, "not PCI Express\n");
8268
8269 /* Identify chip attached to board */
8270 rtl8169_get_mac_version(tp, dev, cfg->default_ver);
8271
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008272 tp->cp_cmd = 0;
8273
8274 if ((sizeof(dma_addr_t) > 4) &&
8275 (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
8276 tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
Ard Biesheuvelf0076432016-10-14 14:40:33 +01008277 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
8278 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008279
8280 /* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
8281 if (!pci_is_pcie(pdev))
8282 tp->cp_cmd |= PCIDAC;
8283 dev->features |= NETIF_F_HIGHDMA;
8284 } else {
8285 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
8286 if (rc < 0) {
8287 netif_err(tp, probe, dev, "DMA configuration failed\n");
8288 goto err_out_unmap_4;
8289 }
8290 }
8291
Francois Romieu3b6cf252012-03-08 09:59:04 +01008292 rtl_init_rxcfg(tp);
8293
8294 rtl_irq_disable(tp);
8295
Hayes Wangc5583862012-07-02 17:23:22 +08008296 rtl_hw_initialize(tp);
8297
Francois Romieu3b6cf252012-03-08 09:59:04 +01008298 rtl_hw_reset(tp);
8299
8300 rtl_ack_events(tp, 0xffff);
8301
8302 pci_set_master(pdev);
8303
Francois Romieu3b6cf252012-03-08 09:59:04 +01008304 rtl_init_mdio_ops(tp);
8305 rtl_init_pll_power_ops(tp);
8306 rtl_init_jumbo_ops(tp);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08008307 rtl_init_csi_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008308
8309 rtl8169_print_mac_version(tp);
8310
8311 chipset = tp->mac_version;
8312 tp->txd_version = rtl_chip_infos[chipset].txd_version;
8313
8314 RTL_W8(Cfg9346, Cfg9346_Unlock);
8315 RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
Peter Wu8f9d5132013-08-17 11:00:02 +02008316 RTL_W8(Config5, RTL_R8(Config5) & (BWF | MWF | UWF | LanWake | PMEStatus));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008317 switch (tp->mac_version) {
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08008318 case RTL_GIGA_MAC_VER_34:
8319 case RTL_GIGA_MAC_VER_35:
8320 case RTL_GIGA_MAC_VER_36:
8321 case RTL_GIGA_MAC_VER_37:
8322 case RTL_GIGA_MAC_VER_38:
8323 case RTL_GIGA_MAC_VER_40:
8324 case RTL_GIGA_MAC_VER_41:
8325 case RTL_GIGA_MAC_VER_42:
8326 case RTL_GIGA_MAC_VER_43:
8327 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008328 case RTL_GIGA_MAC_VER_45:
8329 case RTL_GIGA_MAC_VER_46:
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08008330 case RTL_GIGA_MAC_VER_47:
8331 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08008332 case RTL_GIGA_MAC_VER_49:
8333 case RTL_GIGA_MAC_VER_50:
8334 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008335 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
8336 tp->features |= RTL_FEATURE_WOL;
8337 if ((RTL_R8(Config3) & LinkUp) != 0)
8338 tp->features |= RTL_FEATURE_WOL;
8339 break;
8340 default:
8341 if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
8342 tp->features |= RTL_FEATURE_WOL;
8343 break;
8344 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01008345 if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
8346 tp->features |= RTL_FEATURE_WOL;
8347 tp->features |= rtl_try_msi(tp, cfg);
8348 RTL_W8(Cfg9346, Cfg9346_Lock);
8349
8350 if (rtl_tbi_enabled(tp)) {
8351 tp->set_speed = rtl8169_set_speed_tbi;
8352 tp->get_settings = rtl8169_gset_tbi;
8353 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
8354 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
8355 tp->link_ok = rtl8169_tbi_link_ok;
8356 tp->do_ioctl = rtl_tbi_ioctl;
8357 } else {
8358 tp->set_speed = rtl8169_set_speed_xmii;
8359 tp->get_settings = rtl8169_gset_xmii;
8360 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
8361 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
8362 tp->link_ok = rtl8169_xmii_link_ok;
8363 tp->do_ioctl = rtl_xmii_ioctl;
8364 }
8365
8366 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05008367 u64_stats_init(&tp->rx_stats.syncp);
8368 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008369
8370 /* Get MAC address */
Chun-Hao Lin89cceb22014-10-01 23:17:15 +08008371 if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
8372 tp->mac_version == RTL_GIGA_MAC_VER_36 ||
8373 tp->mac_version == RTL_GIGA_MAC_VER_37 ||
8374 tp->mac_version == RTL_GIGA_MAC_VER_38 ||
8375 tp->mac_version == RTL_GIGA_MAC_VER_40 ||
8376 tp->mac_version == RTL_GIGA_MAC_VER_41 ||
8377 tp->mac_version == RTL_GIGA_MAC_VER_42 ||
8378 tp->mac_version == RTL_GIGA_MAC_VER_43 ||
8379 tp->mac_version == RTL_GIGA_MAC_VER_44 ||
8380 tp->mac_version == RTL_GIGA_MAC_VER_45 ||
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008381 tp->mac_version == RTL_GIGA_MAC_VER_46 ||
8382 tp->mac_version == RTL_GIGA_MAC_VER_47 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08008383 tp->mac_version == RTL_GIGA_MAC_VER_48 ||
8384 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
8385 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
8386 tp->mac_version == RTL_GIGA_MAC_VER_51) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008387 u16 mac_addr[3];
8388
Chun-Hao Lin05b96872014-10-01 23:17:12 +08008389 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
8390 *(u16 *)&mac_addr[2] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008391
8392 if (is_valid_ether_addr((u8 *)mac_addr))
8393 rtl_rar_set(tp, (u8 *)mac_addr);
8394 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01008395 for (i = 0; i < ETH_ALEN; i++)
8396 dev->dev_addr[i] = RTL_R8(MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008397
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00008398 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008399 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008400
8401 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
8402
8403 /* don't enable SG, IP_CSUM and TSO by default - it might not work
8404 * properly for all devices */
8405 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00008406 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008407
8408 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00008409 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
8410 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008411 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
8412 NETIF_F_HIGHDMA;
8413
hayeswang929a0312014-09-16 11:40:47 +08008414 tp->cp_cmd |= RxChkSum | RxVlan;
8415
8416 /*
8417 * Pretend we are using VLANs; This bypasses a nasty bug where
8418 * Interrupts stop flowing on high load on 8110SCd controllers.
8419 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01008420 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08008421 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00008422 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008423
hayeswang5888d3f2014-07-11 16:25:56 +08008424 if (tp->txd_version == RTL_TD_0)
8425 tp->tso_csum = rtl8169_tso_csum_v1;
hayeswange9746042014-07-11 16:25:58 +08008426 else if (tp->txd_version == RTL_TD_1) {
hayeswang5888d3f2014-07-11 16:25:56 +08008427 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08008428 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
8429 } else
hayeswang5888d3f2014-07-11 16:25:56 +08008430 WARN_ON_ONCE(1);
8431
Francois Romieu3b6cf252012-03-08 09:59:04 +01008432 dev->hw_features |= NETIF_F_RXALL;
8433 dev->hw_features |= NETIF_F_RXFCS;
8434
8435 tp->hw_start = cfg->hw_start;
8436 tp->event_slow = cfg->event_slow;
8437
8438 tp->opts1_mask = (tp->mac_version != RTL_GIGA_MAC_VER_01) ?
8439 ~(RxBOVF | RxFOVF) : ~0;
8440
8441 init_timer(&tp->timer);
8442 tp->timer.data = (unsigned long) dev;
8443 tp->timer.function = rtl8169_phy_timer;
8444
8445 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
8446
Corinna Vinschen42020322015-09-10 10:47:35 +02008447 tp->counters = dma_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
8448 &tp->counters_phys_addr, GFP_KERNEL);
8449 if (!tp->counters) {
8450 rc = -ENOMEM;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008451 goto err_out_msi_5;
Corinna Vinschen42020322015-09-10 10:47:35 +02008452 }
8453
Francois Romieu3b6cf252012-03-08 09:59:04 +01008454 rc = register_netdev(dev);
8455 if (rc < 0)
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008456 goto err_out_cnt_6;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008457
8458 pci_set_drvdata(pdev, dev);
8459
Francois Romieu92a7c4e2012-03-10 10:42:12 +01008460 netif_info(tp, probe, dev, "%s at 0x%p, %pM, XID %08x IRQ %d\n",
8461 rtl_chip_infos[chipset].name, ioaddr, dev->dev_addr,
8462 (u32)(RTL_R32(TxConfig) & 0x9cf0f8ff), pdev->irq);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008463 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
8464 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
8465 "tx checksumming: %s]\n",
8466 rtl_chip_infos[chipset].jumbo_max,
8467 rtl_chip_infos[chipset].jumbo_tx_csum ? "ok" : "ko");
8468 }
8469
Chun-Hao Linee7a1be2014-10-01 23:17:21 +08008470 if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
8471 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08008472 tp->mac_version == RTL_GIGA_MAC_VER_31 ||
8473 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
8474 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
8475 tp->mac_version == RTL_GIGA_MAC_VER_51) &&
Chun-Hao Linee7a1be2014-10-01 23:17:21 +08008476 r8168_check_dash(tp)) {
Francois Romieu3b6cf252012-03-08 09:59:04 +01008477 rtl8168_driver_start(tp);
8478 }
8479
8480 device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
8481
8482 if (pci_dev_run_wake(pdev))
8483 pm_runtime_put_noidle(&pdev->dev);
8484
8485 netif_carrier_off(dev);
8486
8487out:
8488 return rc;
8489
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008490err_out_cnt_6:
Corinna Vinschen42020322015-09-10 10:47:35 +02008491 dma_free_coherent(&pdev->dev, sizeof(*tp->counters), tp->counters,
8492 tp->counters_phys_addr);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008493err_out_msi_5:
Devendra Nagaad1be8d2012-05-31 01:51:20 +00008494 netif_napi_del(&tp->napi);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008495 rtl_disable_msi(pdev, tp);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008496err_out_unmap_4:
Francois Romieu3b6cf252012-03-08 09:59:04 +01008497 iounmap(ioaddr);
8498err_out_free_res_3:
8499 pci_release_regions(pdev);
8500err_out_mwi_2:
8501 pci_clear_mwi(pdev);
8502 pci_disable_device(pdev);
8503err_out_free_dev_1:
8504 free_netdev(dev);
8505 goto out;
8506}
8507
Linus Torvalds1da177e2005-04-16 15:20:36 -07008508static struct pci_driver rtl8169_pci_driver = {
8509 .name = MODULENAME,
8510 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01008511 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05008512 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02008513 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00008514 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07008515};
8516
Devendra Naga3eeb7da2012-10-26 09:27:42 +00008517module_pci_driver(rtl8169_pci_driver);