eric miao | b1d907f | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Static Memory Controller |
| 3 | */ |
| 4 | |
| 5 | #include <linux/module.h> |
| 6 | #include <linux/kernel.h> |
| 7 | #include <linux/init.h> |
| 8 | #include <linux/io.h> |
Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 9 | #include <linux/syscore_ops.h> |
eric miao | b1d907f | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 10 | |
Russell King | 05678a9 | 2008-11-28 16:04:54 +0000 | [diff] [blame] | 11 | #include <mach/hardware.h> |
Marek Vasut | ad68bb9 | 2010-11-03 16:29:35 +0100 | [diff] [blame] | 12 | #include <mach/smemc.h> |
eric miao | b1d907f | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 13 | |
| 14 | #ifdef CONFIG_PM |
eric miao | b1d907f | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 15 | static unsigned long msc[2]; |
| 16 | static unsigned long sxcnfg, memclkcfg; |
| 17 | static unsigned long csadrcfg[4]; |
| 18 | |
Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 19 | static int pxa3xx_smemc_suspend(void) |
eric miao | b1d907f | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 20 | { |
Marek Vasut | ad68bb9 | 2010-11-03 16:29:35 +0100 | [diff] [blame] | 21 | msc[0] = __raw_readl(MSC0); |
| 22 | msc[1] = __raw_readl(MSC1); |
| 23 | sxcnfg = __raw_readl(SXCNFG); |
| 24 | memclkcfg = __raw_readl(MEMCLKCFG); |
| 25 | csadrcfg[0] = __raw_readl(CSADRCFG0); |
| 26 | csadrcfg[1] = __raw_readl(CSADRCFG1); |
| 27 | csadrcfg[2] = __raw_readl(CSADRCFG2); |
| 28 | csadrcfg[3] = __raw_readl(CSADRCFG3); |
eric miao | b1d907f | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 29 | |
| 30 | return 0; |
| 31 | } |
| 32 | |
Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 33 | static void pxa3xx_smemc_resume(void) |
eric miao | b1d907f | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 34 | { |
Marek Vasut | ad68bb9 | 2010-11-03 16:29:35 +0100 | [diff] [blame] | 35 | __raw_writel(msc[0], MSC0); |
| 36 | __raw_writel(msc[1], MSC1); |
| 37 | __raw_writel(sxcnfg, SXCNFG); |
| 38 | __raw_writel(memclkcfg, MEMCLKCFG); |
| 39 | __raw_writel(csadrcfg[0], CSADRCFG0); |
| 40 | __raw_writel(csadrcfg[1], CSADRCFG1); |
| 41 | __raw_writel(csadrcfg[2], CSADRCFG2); |
| 42 | __raw_writel(csadrcfg[3], CSADRCFG3); |
Igor Grinberg | d107a20 | 2013-01-13 13:49:47 +0200 | [diff] [blame] | 43 | /* CSMSADRCFG wakes up in its default state (0), so we need to set it */ |
| 44 | __raw_writel(0x2, CSMSADRCFG); |
eric miao | b1d907f | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 45 | } |
| 46 | |
Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 47 | static struct syscore_ops smemc_syscore_ops = { |
eric miao | b1d907f | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 48 | .suspend = pxa3xx_smemc_suspend, |
| 49 | .resume = pxa3xx_smemc_resume, |
| 50 | }; |
| 51 | |
eric miao | b1d907f | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 52 | static int __init smemc_init(void) |
| 53 | { |
Igor Grinberg | d107a20 | 2013-01-13 13:49:47 +0200 | [diff] [blame] | 54 | if (cpu_is_pxa3xx()) { |
| 55 | /* |
| 56 | * The only documentation we have on the |
| 57 | * Chip Select Configuration Register (CSMSADRCFG) is that |
| 58 | * it must be programmed to 0x2. |
| 59 | * Moreover, in the bit definitions, the second bit |
| 60 | * (CSMSADRCFG[1]) is called "SETALWAYS". |
| 61 | * Other bits are reserved in this register. |
| 62 | */ |
| 63 | __raw_writel(0x2, CSMSADRCFG); |
| 64 | |
Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 65 | register_syscore_ops(&smemc_syscore_ops); |
Igor Grinberg | d107a20 | 2013-01-13 13:49:47 +0200 | [diff] [blame] | 66 | } |
eric miao | b1d907f | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 67 | |
Rafael J. Wysocki | 2eaa03b | 2011-04-22 22:03:11 +0200 | [diff] [blame] | 68 | return 0; |
eric miao | b1d907f | 2008-01-28 23:00:02 +0000 | [diff] [blame] | 69 | } |
| 70 | subsys_initcall(smemc_init); |
| 71 | #endif |