blob: e67335ba24a3688c8116209ed15df310339ed805 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
mark gross98bcef52008-02-23 15:23:35 -080017 * Copyright (C) 2006-2008 Intel Corporation
18 * Author: Ashok Raj <ashok.raj@intel.com>
19 * Author: Shaohua Li <shaohua.li@intel.com>
20 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
Fenghua Yu5b6985c2008-10-16 18:02:32 -070021 * Author: Fenghua Yu <fenghua.yu@intel.com>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070022 */
23
24#include <linux/init.h>
25#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080026#include <linux/debugfs.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
mark gross5e0d2a62008-03-04 15:22:08 -080035#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030036#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010037#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030038#include <linux/intel-iommu.h>
Fenghua Yuf59c7b62009-03-27 14:22:42 -070039#include <linux/sysdev.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070040#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090041#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070042#include "pci.h"
43
Fenghua Yu5b6985c2008-10-16 18:02:32 -070044#define ROOT_SIZE VTD_PAGE_SIZE
45#define CONTEXT_SIZE VTD_PAGE_SIZE
46
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070047#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
48#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
49
50#define IOAPIC_RANGE_START (0xfee00000)
51#define IOAPIC_RANGE_END (0xfeefffff)
52#define IOVA_START_ADDR (0x1000)
53
54#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
55
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070056#define MAX_AGAW_WIDTH 64
57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058#define DOMAIN_MAX_ADDR(gaw) ((((u64)1) << gaw) - 1)
David Woodhouse595badf2009-06-27 22:09:11 +010059#define DOMAIN_MAX_PFN(gaw) ((((u64)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060
Mark McLoughlinf27be032008-11-20 15:49:43 +000061#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070062#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070063#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080064
David Woodhousefd18de52009-05-10 23:57:41 +010065
David Woodhousedd4e8312009-06-27 16:21:20 +010066/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
67 are never going to work. */
68static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
69{
70 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
71}
72
73static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
74{
75 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
76}
77static inline unsigned long page_to_dma_pfn(struct page *pg)
78{
79 return mm_to_dma_pfn(page_to_pfn(pg));
80}
81static inline unsigned long virt_to_dma_pfn(void *p)
82{
83 return page_to_dma_pfn(virt_to_page(p));
84}
85
Weidong Hand9630fe2008-12-08 11:06:32 +080086/* global iommu list, set NULL for ignored DMAR units */
87static struct intel_iommu **g_iommus;
88
David Woodhouse9af88142009-02-13 23:18:03 +000089static int rwbf_quirk;
90
Mark McLoughlin46b08e12008-11-20 15:49:44 +000091/*
92 * 0: Present
93 * 1-11: Reserved
94 * 12-63: Context Ptr (12 - (haw-1))
95 * 64-127: Reserved
96 */
97struct root_entry {
98 u64 val;
99 u64 rsvd1;
100};
101#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
102static inline bool root_present(struct root_entry *root)
103{
104 return (root->val & 1);
105}
106static inline void set_root_present(struct root_entry *root)
107{
108 root->val |= 1;
109}
110static inline void set_root_value(struct root_entry *root, unsigned long value)
111{
112 root->val |= value & VTD_PAGE_MASK;
113}
114
115static inline struct context_entry *
116get_context_addr_from_root(struct root_entry *root)
117{
118 return (struct context_entry *)
119 (root_present(root)?phys_to_virt(
120 root->val & VTD_PAGE_MASK) :
121 NULL);
122}
123
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000124/*
125 * low 64 bits:
126 * 0: present
127 * 1: fault processing disable
128 * 2-3: translation type
129 * 12-63: address space root
130 * high 64 bits:
131 * 0-2: address width
132 * 3-6: aval
133 * 8-23: domain id
134 */
135struct context_entry {
136 u64 lo;
137 u64 hi;
138};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000139
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000140static inline bool context_present(struct context_entry *context)
141{
142 return (context->lo & 1);
143}
144static inline void context_set_present(struct context_entry *context)
145{
146 context->lo |= 1;
147}
148
149static inline void context_set_fault_enable(struct context_entry *context)
150{
151 context->lo &= (((u64)-1) << 2) | 1;
152}
153
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000154static inline void context_set_translation_type(struct context_entry *context,
155 unsigned long value)
156{
157 context->lo &= (((u64)-1) << 4) | 3;
158 context->lo |= (value & 3) << 2;
159}
160
161static inline void context_set_address_root(struct context_entry *context,
162 unsigned long value)
163{
164 context->lo |= value & VTD_PAGE_MASK;
165}
166
167static inline void context_set_address_width(struct context_entry *context,
168 unsigned long value)
169{
170 context->hi |= value & 7;
171}
172
173static inline void context_set_domain_id(struct context_entry *context,
174 unsigned long value)
175{
176 context->hi |= (value & ((1 << 16) - 1)) << 8;
177}
178
179static inline void context_clear_entry(struct context_entry *context)
180{
181 context->lo = 0;
182 context->hi = 0;
183}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000184
Mark McLoughlin622ba122008-11-20 15:49:46 +0000185/*
186 * 0: readable
187 * 1: writable
188 * 2-6: reserved
189 * 7: super page
Sheng Yang9cf066972009-03-18 15:33:07 +0800190 * 8-10: available
191 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000192 * 12-63: Host physcial address
193 */
194struct dma_pte {
195 u64 val;
196};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000197
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000198static inline void dma_clear_pte(struct dma_pte *pte)
199{
200 pte->val = 0;
201}
202
203static inline void dma_set_pte_readable(struct dma_pte *pte)
204{
205 pte->val |= DMA_PTE_READ;
206}
207
208static inline void dma_set_pte_writable(struct dma_pte *pte)
209{
210 pte->val |= DMA_PTE_WRITE;
211}
212
Sheng Yang9cf066972009-03-18 15:33:07 +0800213static inline void dma_set_pte_snp(struct dma_pte *pte)
214{
215 pte->val |= DMA_PTE_SNP;
216}
217
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000218static inline void dma_set_pte_prot(struct dma_pte *pte, unsigned long prot)
219{
220 pte->val = (pte->val & ~3) | (prot & 3);
221}
222
223static inline u64 dma_pte_addr(struct dma_pte *pte)
224{
David Woodhousec85994e2009-07-01 19:21:24 +0100225#ifdef CONFIG_64BIT
226 return pte->val & VTD_PAGE_MASK;
227#else
228 /* Must have a full atomic 64-bit read */
229 return __cmpxchg64(pte, 0ULL, 0ULL) & VTD_PAGE_MASK;
230#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000231}
232
David Woodhousedd4e8312009-06-27 16:21:20 +0100233static inline void dma_set_pte_pfn(struct dma_pte *pte, unsigned long pfn)
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000234{
David Woodhousedd4e8312009-06-27 16:21:20 +0100235 pte->val |= (uint64_t)pfn << VTD_PAGE_SHIFT;
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000236}
237
238static inline bool dma_pte_present(struct dma_pte *pte)
239{
240 return (pte->val & 3) != 0;
241}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000242
David Woodhouse75e6bf92009-07-02 11:21:16 +0100243static inline int first_pte_in_page(struct dma_pte *pte)
244{
245 return !((unsigned long)pte & ~VTD_PAGE_MASK);
246}
247
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700248/*
249 * This domain is a statically identity mapping domain.
250 * 1. This domain creats a static 1:1 mapping to all usable memory.
251 * 2. It maps to each iommu if successful.
252 * 3. Each iommu mapps to this domain if successful.
253 */
David Woodhouse19943b02009-08-04 16:19:20 +0100254static struct dmar_domain *si_domain;
255static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700256
Weidong Han3b5410e2008-12-08 09:17:15 +0800257/* devices under the same p2p bridge are owned in one domain */
Mike Daycdc7b832008-12-12 17:16:30 +0100258#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
Weidong Han3b5410e2008-12-08 09:17:15 +0800259
Weidong Han1ce28fe2008-12-08 16:35:39 +0800260/* domain represents a virtual machine, more than one devices
261 * across iommus may be owned in one domain, e.g. kvm guest.
262 */
263#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
264
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700265/* si_domain contains mulitple devices */
266#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
267
Mark McLoughlin99126f72008-11-20 15:49:47 +0000268struct dmar_domain {
269 int id; /* domain id */
Weidong Han8c11e792008-12-08 15:29:22 +0800270 unsigned long iommu_bmp; /* bitmap of iommus this domain uses*/
Mark McLoughlin99126f72008-11-20 15:49:47 +0000271
272 struct list_head devices; /* all devices' list */
273 struct iova_domain iovad; /* iova's that belong to this domain */
274
275 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000276 int gaw; /* max guest address width */
277
278 /* adjusted guest address width, 0 is level 2 30-bit */
279 int agaw;
280
Weidong Han3b5410e2008-12-08 09:17:15 +0800281 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800282
283 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800284 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800285 int iommu_count; /* reference count of iommu */
286 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800287 u64 max_addr; /* maximum mapped address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000288};
289
Mark McLoughlina647dac2008-11-20 15:49:48 +0000290/* PCI domain-device relationship */
291struct device_domain_info {
292 struct list_head link; /* link to domain siblings */
293 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100294 int segment; /* PCI domain */
295 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000296 u8 devfn; /* PCI devfn number */
297 struct pci_dev *dev; /* it's NULL for PCIE-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800298 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000299 struct dmar_domain *domain; /* pointer to domain */
300};
301
mark gross5e0d2a62008-03-04 15:22:08 -0800302static void flush_unmaps_timeout(unsigned long data);
303
304DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
305
mark gross80b20dd2008-04-18 13:53:58 -0700306#define HIGH_WATER_MARK 250
307struct deferred_flush_tables {
308 int next;
309 struct iova *iova[HIGH_WATER_MARK];
310 struct dmar_domain *domain[HIGH_WATER_MARK];
311};
312
313static struct deferred_flush_tables *deferred_flush;
314
mark gross5e0d2a62008-03-04 15:22:08 -0800315/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800316static int g_num_of_iommus;
317
318static DEFINE_SPINLOCK(async_umap_flush_lock);
319static LIST_HEAD(unmaps_to_do);
320
321static int timer_on;
322static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800323
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700324static void domain_remove_dev_info(struct dmar_domain *domain);
325
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800326#ifdef CONFIG_DMAR_DEFAULT_ON
327int dmar_disabled = 0;
328#else
329int dmar_disabled = 1;
330#endif /*CONFIG_DMAR_DEFAULT_ON*/
331
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700332static int __initdata dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700333static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800334static int intel_iommu_strict;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700335
336#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
337static DEFINE_SPINLOCK(device_domain_lock);
338static LIST_HEAD(device_domain_list);
339
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100340static struct iommu_ops intel_iommu_ops;
341
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700342static int __init intel_iommu_setup(char *str)
343{
344 if (!str)
345 return -EINVAL;
346 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800347 if (!strncmp(str, "on", 2)) {
348 dmar_disabled = 0;
349 printk(KERN_INFO "Intel-IOMMU: enabled\n");
350 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700351 dmar_disabled = 1;
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800352 printk(KERN_INFO "Intel-IOMMU: disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700353 } else if (!strncmp(str, "igfx_off", 8)) {
354 dmar_map_gfx = 0;
355 printk(KERN_INFO
356 "Intel-IOMMU: disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700357 } else if (!strncmp(str, "forcedac", 8)) {
mark gross5e0d2a62008-03-04 15:22:08 -0800358 printk(KERN_INFO
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700359 "Intel-IOMMU: Forcing DAC for PCI devices\n");
360 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800361 } else if (!strncmp(str, "strict", 6)) {
362 printk(KERN_INFO
363 "Intel-IOMMU: disable batched IOTLB flush\n");
364 intel_iommu_strict = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700365 }
366
367 str += strcspn(str, ",");
368 while (*str == ',')
369 str++;
370 }
371 return 0;
372}
373__setup("intel_iommu=", intel_iommu_setup);
374
375static struct kmem_cache *iommu_domain_cache;
376static struct kmem_cache *iommu_devinfo_cache;
377static struct kmem_cache *iommu_iova_cache;
378
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700379static inline void *iommu_kmem_cache_alloc(struct kmem_cache *cachep)
380{
381 unsigned int flags;
382 void *vaddr;
383
384 /* trying to avoid low memory issues */
385 flags = current->flags & PF_MEMALLOC;
386 current->flags |= PF_MEMALLOC;
387 vaddr = kmem_cache_alloc(cachep, GFP_ATOMIC);
388 current->flags &= (~PF_MEMALLOC | flags);
389 return vaddr;
390}
391
392
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700393static inline void *alloc_pgtable_page(void)
394{
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700395 unsigned int flags;
396 void *vaddr;
397
398 /* trying to avoid low memory issues */
399 flags = current->flags & PF_MEMALLOC;
400 current->flags |= PF_MEMALLOC;
401 vaddr = (void *)get_zeroed_page(GFP_ATOMIC);
402 current->flags &= (~PF_MEMALLOC | flags);
403 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700404}
405
406static inline void free_pgtable_page(void *vaddr)
407{
408 free_page((unsigned long)vaddr);
409}
410
411static inline void *alloc_domain_mem(void)
412{
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700413 return iommu_kmem_cache_alloc(iommu_domain_cache);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700414}
415
Kay, Allen M38717942008-09-09 18:37:29 +0300416static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700417{
418 kmem_cache_free(iommu_domain_cache, vaddr);
419}
420
421static inline void * alloc_devinfo_mem(void)
422{
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700423 return iommu_kmem_cache_alloc(iommu_devinfo_cache);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700424}
425
426static inline void free_devinfo_mem(void *vaddr)
427{
428 kmem_cache_free(iommu_devinfo_cache, vaddr);
429}
430
431struct iova *alloc_iova_mem(void)
432{
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700433 return iommu_kmem_cache_alloc(iommu_iova_cache);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700434}
435
436void free_iova_mem(struct iova *iova)
437{
438 kmem_cache_free(iommu_iova_cache, iova);
439}
440
Weidong Han1b573682008-12-08 15:34:06 +0800441
442static inline int width_to_agaw(int width);
443
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700444static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800445{
446 unsigned long sagaw;
447 int agaw = -1;
448
449 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700450 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800451 agaw >= 0; agaw--) {
452 if (test_bit(agaw, &sagaw))
453 break;
454 }
455
456 return agaw;
457}
458
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700459/*
460 * Calculate max SAGAW for each iommu.
461 */
462int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
463{
464 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
465}
466
467/*
468 * calculate agaw for each iommu.
469 * "SAGAW" may be different across iommus, use a default agaw, and
470 * get a supported less agaw for iommus that don't support the default agaw.
471 */
472int iommu_calculate_agaw(struct intel_iommu *iommu)
473{
474 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
475}
476
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700477/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800478static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
479{
480 int iommu_id;
481
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700482 /* si_domain and vm domain should not get here. */
Weidong Han1ce28fe2008-12-08 16:35:39 +0800483 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700484 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
Weidong Han1ce28fe2008-12-08 16:35:39 +0800485
Weidong Han8c11e792008-12-08 15:29:22 +0800486 iommu_id = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
487 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
488 return NULL;
489
490 return g_iommus[iommu_id];
491}
492
Weidong Han8e6040972008-12-08 15:49:06 +0800493static void domain_update_iommu_coherency(struct dmar_domain *domain)
494{
495 int i;
496
497 domain->iommu_coherency = 1;
498
499 i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
500 for (; i < g_num_of_iommus; ) {
501 if (!ecap_coherent(g_iommus[i]->ecap)) {
502 domain->iommu_coherency = 0;
503 break;
504 }
505 i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
506 }
507}
508
Sheng Yang58c610b2009-03-18 15:33:05 +0800509static void domain_update_iommu_snooping(struct dmar_domain *domain)
510{
511 int i;
512
513 domain->iommu_snooping = 1;
514
515 i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
516 for (; i < g_num_of_iommus; ) {
517 if (!ecap_sc_support(g_iommus[i]->ecap)) {
518 domain->iommu_snooping = 0;
519 break;
520 }
521 i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
522 }
523}
524
525/* Some capabilities may be different across iommus */
526static void domain_update_iommu_cap(struct dmar_domain *domain)
527{
528 domain_update_iommu_coherency(domain);
529 domain_update_iommu_snooping(domain);
530}
531
David Woodhouse276dbf992009-04-04 01:45:37 +0100532static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800533{
534 struct dmar_drhd_unit *drhd = NULL;
535 int i;
536
537 for_each_drhd_unit(drhd) {
538 if (drhd->ignored)
539 continue;
David Woodhouse276dbf992009-04-04 01:45:37 +0100540 if (segment != drhd->segment)
541 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800542
David Woodhouse924b6232009-04-04 00:39:25 +0100543 for (i = 0; i < drhd->devices_cnt; i++) {
Dirk Hohndel288e4872009-01-11 15:33:51 +0000544 if (drhd->devices[i] &&
545 drhd->devices[i]->bus->number == bus &&
Weidong Hanc7151a82008-12-08 22:51:37 +0800546 drhd->devices[i]->devfn == devfn)
547 return drhd->iommu;
David Woodhouse4958c5d2009-04-06 13:30:01 -0700548 if (drhd->devices[i] &&
549 drhd->devices[i]->subordinate &&
David Woodhouse924b6232009-04-04 00:39:25 +0100550 drhd->devices[i]->subordinate->number <= bus &&
551 drhd->devices[i]->subordinate->subordinate >= bus)
552 return drhd->iommu;
553 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800554
555 if (drhd->include_all)
556 return drhd->iommu;
557 }
558
559 return NULL;
560}
561
Weidong Han5331fe62008-12-08 23:00:00 +0800562static void domain_flush_cache(struct dmar_domain *domain,
563 void *addr, int size)
564{
565 if (!domain->iommu_coherency)
566 clflush_cache_range(addr, size);
567}
568
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700569/* Gets context entry for a given bus and devfn */
570static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
571 u8 bus, u8 devfn)
572{
573 struct root_entry *root;
574 struct context_entry *context;
575 unsigned long phy_addr;
576 unsigned long flags;
577
578 spin_lock_irqsave(&iommu->lock, flags);
579 root = &iommu->root_entry[bus];
580 context = get_context_addr_from_root(root);
581 if (!context) {
582 context = (struct context_entry *)alloc_pgtable_page();
583 if (!context) {
584 spin_unlock_irqrestore(&iommu->lock, flags);
585 return NULL;
586 }
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700587 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700588 phy_addr = virt_to_phys((void *)context);
589 set_root_value(root, phy_addr);
590 set_root_present(root);
591 __iommu_flush_cache(iommu, root, sizeof(*root));
592 }
593 spin_unlock_irqrestore(&iommu->lock, flags);
594 return &context[devfn];
595}
596
597static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
598{
599 struct root_entry *root;
600 struct context_entry *context;
601 int ret;
602 unsigned long flags;
603
604 spin_lock_irqsave(&iommu->lock, flags);
605 root = &iommu->root_entry[bus];
606 context = get_context_addr_from_root(root);
607 if (!context) {
608 ret = 0;
609 goto out;
610 }
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000611 ret = context_present(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700612out:
613 spin_unlock_irqrestore(&iommu->lock, flags);
614 return ret;
615}
616
617static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
618{
619 struct root_entry *root;
620 struct context_entry *context;
621 unsigned long flags;
622
623 spin_lock_irqsave(&iommu->lock, flags);
624 root = &iommu->root_entry[bus];
625 context = get_context_addr_from_root(root);
626 if (context) {
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000627 context_clear_entry(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700628 __iommu_flush_cache(iommu, &context[devfn], \
629 sizeof(*context));
630 }
631 spin_unlock_irqrestore(&iommu->lock, flags);
632}
633
634static void free_context_table(struct intel_iommu *iommu)
635{
636 struct root_entry *root;
637 int i;
638 unsigned long flags;
639 struct context_entry *context;
640
641 spin_lock_irqsave(&iommu->lock, flags);
642 if (!iommu->root_entry) {
643 goto out;
644 }
645 for (i = 0; i < ROOT_ENTRY_NR; i++) {
646 root = &iommu->root_entry[i];
647 context = get_context_addr_from_root(root);
648 if (context)
649 free_pgtable_page(context);
650 }
651 free_pgtable_page(iommu->root_entry);
652 iommu->root_entry = NULL;
653out:
654 spin_unlock_irqrestore(&iommu->lock, flags);
655}
656
657/* page table handling */
658#define LEVEL_STRIDE (9)
659#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
660
661static inline int agaw_to_level(int agaw)
662{
663 return agaw + 2;
664}
665
666static inline int agaw_to_width(int agaw)
667{
668 return 30 + agaw * LEVEL_STRIDE;
669
670}
671
672static inline int width_to_agaw(int width)
673{
674 return (width - 30) / LEVEL_STRIDE;
675}
676
677static inline unsigned int level_to_offset_bits(int level)
678{
David Woodhouse6660c632009-06-27 22:41:00 +0100679 return (level - 1) * LEVEL_STRIDE;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700680}
681
David Woodhouse77dfa562009-06-27 16:40:08 +0100682static inline int pfn_level_offset(unsigned long pfn, int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700683{
David Woodhouse6660c632009-06-27 22:41:00 +0100684 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700685}
686
David Woodhouse6660c632009-06-27 22:41:00 +0100687static inline unsigned long level_mask(int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700688{
David Woodhouse6660c632009-06-27 22:41:00 +0100689 return -1UL << level_to_offset_bits(level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700690}
691
David Woodhouse6660c632009-06-27 22:41:00 +0100692static inline unsigned long level_size(int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700693{
David Woodhouse6660c632009-06-27 22:41:00 +0100694 return 1UL << level_to_offset_bits(level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700695}
696
David Woodhouse6660c632009-06-27 22:41:00 +0100697static inline unsigned long align_to_level(unsigned long pfn, int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700698{
David Woodhouse6660c632009-06-27 22:41:00 +0100699 return (pfn + level_size(level) - 1) & level_mask(level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700700}
701
David Woodhouseb026fd22009-06-28 10:37:25 +0100702static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
703 unsigned long pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700704{
David Woodhouseb026fd22009-06-28 10:37:25 +0100705 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700706 struct dma_pte *parent, *pte = NULL;
707 int level = agaw_to_level(domain->agaw);
708 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700709
710 BUG_ON(!domain->pgd);
David Woodhouseb026fd22009-06-28 10:37:25 +0100711 BUG_ON(addr_width < BITS_PER_LONG && pfn >> addr_width);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700712 parent = domain->pgd;
713
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700714 while (level > 0) {
715 void *tmp_page;
716
David Woodhouseb026fd22009-06-28 10:37:25 +0100717 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700718 pte = &parent[offset];
719 if (level == 1)
720 break;
721
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000722 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100723 uint64_t pteval;
724
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700725 tmp_page = alloc_pgtable_page();
726
David Woodhouse206a73c12009-07-01 19:30:28 +0100727 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700728 return NULL;
David Woodhouse206a73c12009-07-01 19:30:28 +0100729
David Woodhousec85994e2009-07-01 19:21:24 +0100730 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
731 pteval = (virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
732 if (cmpxchg64(&pte->val, 0ULL, pteval)) {
733 /* Someone else set it while we were thinking; use theirs. */
734 free_pgtable_page(tmp_page);
735 } else {
736 dma_pte_addr(pte);
737 domain_flush_cache(domain, pte, sizeof(*pte));
738 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700739 }
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000740 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700741 level--;
742 }
743
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700744 return pte;
745}
746
747/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100748static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
749 unsigned long pfn,
750 int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700751{
752 struct dma_pte *parent, *pte = NULL;
753 int total = agaw_to_level(domain->agaw);
754 int offset;
755
756 parent = domain->pgd;
757 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100758 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700759 pte = &parent[offset];
760 if (level == total)
761 return pte;
762
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000763 if (!dma_pte_present(pte))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700764 break;
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000765 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700766 total--;
767 }
768 return NULL;
769}
770
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700771/* clear last level pte, a tlb flush should be followed */
David Woodhouse595badf2009-06-27 22:09:11 +0100772static void dma_pte_clear_range(struct dmar_domain *domain,
773 unsigned long start_pfn,
774 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700775{
David Woodhouse04b18e62009-06-27 19:15:01 +0100776 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100777 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700778
David Woodhouse04b18e62009-06-27 19:15:01 +0100779 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
David Woodhouse595badf2009-06-27 22:09:11 +0100780 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse66eae842009-06-27 19:00:32 +0100781
David Woodhouse04b18e62009-06-27 19:15:01 +0100782 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse595badf2009-06-27 22:09:11 +0100783 while (start_pfn <= last_pfn) {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100784 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1);
785 if (!pte) {
786 start_pfn = align_to_level(start_pfn + 1, 2);
787 continue;
788 }
David Woodhouse75e6bf92009-07-02 11:21:16 +0100789 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100790 dma_clear_pte(pte);
791 start_pfn++;
792 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +0100793 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
794
David Woodhouse310a5ab2009-06-28 18:52:20 +0100795 domain_flush_cache(domain, first_pte,
796 (void *)pte - (void *)first_pte);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700797 }
798}
799
800/* free page table pages. last level pte should already be cleared */
801static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +0100802 unsigned long start_pfn,
803 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700804{
David Woodhouse6660c632009-06-27 22:41:00 +0100805 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhousef3a0a522009-06-30 03:40:07 +0100806 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700807 int total = agaw_to_level(domain->agaw);
808 int level;
David Woodhouse6660c632009-06-27 22:41:00 +0100809 unsigned long tmp;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700810
David Woodhouse6660c632009-06-27 22:41:00 +0100811 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
812 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700813
David Woodhousef3a0a522009-06-30 03:40:07 +0100814 /* We don't need lock here; nobody else touches the iova range */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700815 level = 2;
816 while (level <= total) {
David Woodhouse6660c632009-06-27 22:41:00 +0100817 tmp = align_to_level(start_pfn, level);
818
David Woodhousef3a0a522009-06-30 03:40:07 +0100819 /* If we can't even clear one PTE at this level, we're done */
David Woodhouse6660c632009-06-27 22:41:00 +0100820 if (tmp + level_size(level) - 1 > last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700821 return;
822
David Woodhouse3d7b0e42009-06-30 03:38:09 +0100823 while (tmp + level_size(level) - 1 <= last_pfn) {
David Woodhousef3a0a522009-06-30 03:40:07 +0100824 first_pte = pte = dma_pfn_level_pte(domain, tmp, level);
825 if (!pte) {
826 tmp = align_to_level(tmp + 1, level + 1);
827 continue;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700828 }
David Woodhouse75e6bf92009-07-02 11:21:16 +0100829 do {
David Woodhouse6a43e572009-07-02 12:02:34 +0100830 if (dma_pte_present(pte)) {
831 free_pgtable_page(phys_to_virt(dma_pte_addr(pte)));
832 dma_clear_pte(pte);
833 }
David Woodhousef3a0a522009-06-30 03:40:07 +0100834 pte++;
835 tmp += level_size(level);
David Woodhouse75e6bf92009-07-02 11:21:16 +0100836 } while (!first_pte_in_page(pte) &&
837 tmp + level_size(level) - 1 <= last_pfn);
838
David Woodhousef3a0a522009-06-30 03:40:07 +0100839 domain_flush_cache(domain, first_pte,
840 (void *)pte - (void *)first_pte);
841
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700842 }
843 level++;
844 }
845 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +0100846 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700847 free_pgtable_page(domain->pgd);
848 domain->pgd = NULL;
849 }
850}
851
852/* iommu handling */
853static int iommu_alloc_root_entry(struct intel_iommu *iommu)
854{
855 struct root_entry *root;
856 unsigned long flags;
857
858 root = (struct root_entry *)alloc_pgtable_page();
859 if (!root)
860 return -ENOMEM;
861
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700862 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700863
864 spin_lock_irqsave(&iommu->lock, flags);
865 iommu->root_entry = root;
866 spin_unlock_irqrestore(&iommu->lock, flags);
867
868 return 0;
869}
870
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700871static void iommu_set_root_entry(struct intel_iommu *iommu)
872{
873 void *addr;
David Woodhousec416daa2009-05-10 20:30:58 +0100874 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700875 unsigned long flag;
876
877 addr = iommu->root_entry;
878
879 spin_lock_irqsave(&iommu->register_lock, flag);
880 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
881
David Woodhousec416daa2009-05-10 20:30:58 +0100882 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700883
884 /* Make sure hardware complete it */
885 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +0100886 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700887
888 spin_unlock_irqrestore(&iommu->register_lock, flag);
889}
890
891static void iommu_flush_write_buffer(struct intel_iommu *iommu)
892{
893 u32 val;
894 unsigned long flag;
895
David Woodhouse9af88142009-02-13 23:18:03 +0000896 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700897 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700898
899 spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +0100900 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700901
902 /* Make sure hardware complete it */
903 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +0100904 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700905
906 spin_unlock_irqrestore(&iommu->register_lock, flag);
907}
908
909/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +0100910static void __iommu_flush_context(struct intel_iommu *iommu,
911 u16 did, u16 source_id, u8 function_mask,
912 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700913{
914 u64 val = 0;
915 unsigned long flag;
916
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700917 switch (type) {
918 case DMA_CCMD_GLOBAL_INVL:
919 val = DMA_CCMD_GLOBAL_INVL;
920 break;
921 case DMA_CCMD_DOMAIN_INVL:
922 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
923 break;
924 case DMA_CCMD_DEVICE_INVL:
925 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
926 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
927 break;
928 default:
929 BUG();
930 }
931 val |= DMA_CCMD_ICC;
932
933 spin_lock_irqsave(&iommu->register_lock, flag);
934 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
935
936 /* Make sure hardware complete it */
937 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
938 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
939
940 spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700941}
942
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700943/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +0100944static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
945 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700946{
947 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
948 u64 val = 0, val_iva = 0;
949 unsigned long flag;
950
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700951 switch (type) {
952 case DMA_TLB_GLOBAL_FLUSH:
953 /* global flush doesn't need set IVA_REG */
954 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
955 break;
956 case DMA_TLB_DSI_FLUSH:
957 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
958 break;
959 case DMA_TLB_PSI_FLUSH:
960 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
961 /* Note: always flush non-leaf currently */
962 val_iva = size_order | addr;
963 break;
964 default:
965 BUG();
966 }
967 /* Note: set drain read/write */
968#if 0
969 /*
970 * This is probably to be super secure.. Looks like we can
971 * ignore it without any impact.
972 */
973 if (cap_read_drain(iommu->cap))
974 val |= DMA_TLB_READ_DRAIN;
975#endif
976 if (cap_write_drain(iommu->cap))
977 val |= DMA_TLB_WRITE_DRAIN;
978
979 spin_lock_irqsave(&iommu->register_lock, flag);
980 /* Note: Only uses first TLB reg currently */
981 if (val_iva)
982 dmar_writeq(iommu->reg + tlb_offset, val_iva);
983 dmar_writeq(iommu->reg + tlb_offset + 8, val);
984
985 /* Make sure hardware complete it */
986 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
987 dmar_readq, (!(val & DMA_TLB_IVT)), val);
988
989 spin_unlock_irqrestore(&iommu->register_lock, flag);
990
991 /* check IOTLB invalidation granularity */
992 if (DMA_TLB_IAIG(val) == 0)
993 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
994 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
995 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700996 (unsigned long long)DMA_TLB_IIRG(type),
997 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700998}
999
Yu Zhao93a23a72009-05-18 13:51:37 +08001000static struct device_domain_info *iommu_support_dev_iotlb(
1001 struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001002{
Yu Zhao93a23a72009-05-18 13:51:37 +08001003 int found = 0;
1004 unsigned long flags;
1005 struct device_domain_info *info;
1006 struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);
1007
1008 if (!ecap_dev_iotlb_support(iommu->ecap))
1009 return NULL;
1010
1011 if (!iommu->qi)
1012 return NULL;
1013
1014 spin_lock_irqsave(&device_domain_lock, flags);
1015 list_for_each_entry(info, &domain->devices, link)
1016 if (info->bus == bus && info->devfn == devfn) {
1017 found = 1;
1018 break;
1019 }
1020 spin_unlock_irqrestore(&device_domain_lock, flags);
1021
1022 if (!found || !info->dev)
1023 return NULL;
1024
1025 if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
1026 return NULL;
1027
1028 if (!dmar_find_matched_atsr_unit(info->dev))
1029 return NULL;
1030
1031 info->iommu = iommu;
1032
1033 return info;
1034}
1035
1036static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1037{
1038 if (!info)
1039 return;
1040
1041 pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
1042}
1043
1044static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1045{
1046 if (!info->dev || !pci_ats_enabled(info->dev))
1047 return;
1048
1049 pci_disable_ats(info->dev);
1050}
1051
1052static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1053 u64 addr, unsigned mask)
1054{
1055 u16 sid, qdep;
1056 unsigned long flags;
1057 struct device_domain_info *info;
1058
1059 spin_lock_irqsave(&device_domain_lock, flags);
1060 list_for_each_entry(info, &domain->devices, link) {
1061 if (!info->dev || !pci_ats_enabled(info->dev))
1062 continue;
1063
1064 sid = info->bus << 8 | info->devfn;
1065 qdep = pci_ats_queue_depth(info->dev);
1066 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1067 }
1068 spin_unlock_irqrestore(&device_domain_lock, flags);
1069}
1070
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001071static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
David Woodhouse03d6a242009-06-28 15:33:46 +01001072 unsigned long pfn, unsigned int pages)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001073{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001074 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001075 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001076
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001077 BUG_ON(pages == 0);
1078
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001079 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001080 * Fallback to domain selective flush if no PSI support or the size is
1081 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001082 * PSI requires page size to be 2 ^ x, and the base address is naturally
1083 * aligned to the size
1084 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001085 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1086 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001087 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001088 else
1089 iommu->flush.flush_iotlb(iommu, did, addr, mask,
1090 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001091
1092 /*
1093 * In caching mode, domain ID 0 is reserved for non-present to present
1094 * mapping flush. Device IOTLB doesn't need to be flushed in this case.
1095 */
1096 if (!cap_caching_mode(iommu->cap) || did)
Yu Zhao93a23a72009-05-18 13:51:37 +08001097 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001098}
1099
mark grossf8bab732008-02-08 04:18:38 -08001100static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1101{
1102 u32 pmen;
1103 unsigned long flags;
1104
1105 spin_lock_irqsave(&iommu->register_lock, flags);
1106 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1107 pmen &= ~DMA_PMEN_EPM;
1108 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1109
1110 /* wait for the protected region status bit to clear */
1111 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1112 readl, !(pmen & DMA_PMEN_PRS), pmen);
1113
1114 spin_unlock_irqrestore(&iommu->register_lock, flags);
1115}
1116
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001117static int iommu_enable_translation(struct intel_iommu *iommu)
1118{
1119 u32 sts;
1120 unsigned long flags;
1121
1122 spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001123 iommu->gcmd |= DMA_GCMD_TE;
1124 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001125
1126 /* Make sure hardware complete it */
1127 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001128 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001129
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001130 spin_unlock_irqrestore(&iommu->register_lock, flags);
1131 return 0;
1132}
1133
1134static int iommu_disable_translation(struct intel_iommu *iommu)
1135{
1136 u32 sts;
1137 unsigned long flag;
1138
1139 spin_lock_irqsave(&iommu->register_lock, flag);
1140 iommu->gcmd &= ~DMA_GCMD_TE;
1141 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1142
1143 /* Make sure hardware complete it */
1144 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001145 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001146
1147 spin_unlock_irqrestore(&iommu->register_lock, flag);
1148 return 0;
1149}
1150
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001151
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001152static int iommu_init_domains(struct intel_iommu *iommu)
1153{
1154 unsigned long ndomains;
1155 unsigned long nlongs;
1156
1157 ndomains = cap_ndoms(iommu->cap);
1158 pr_debug("Number of Domains supportd <%ld>\n", ndomains);
1159 nlongs = BITS_TO_LONGS(ndomains);
1160
1161 /* TBD: there might be 64K domains,
1162 * consider other allocation for future chip
1163 */
1164 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1165 if (!iommu->domain_ids) {
1166 printk(KERN_ERR "Allocating domain id array failed\n");
1167 return -ENOMEM;
1168 }
1169 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1170 GFP_KERNEL);
1171 if (!iommu->domains) {
1172 printk(KERN_ERR "Allocating domain array failed\n");
1173 kfree(iommu->domain_ids);
1174 return -ENOMEM;
1175 }
1176
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001177 spin_lock_init(&iommu->lock);
1178
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001179 /*
1180 * if Caching mode is set, then invalid translations are tagged
1181 * with domainid 0. Hence we need to pre-allocate it.
1182 */
1183 if (cap_caching_mode(iommu->cap))
1184 set_bit(0, iommu->domain_ids);
1185 return 0;
1186}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001187
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001188
1189static void domain_exit(struct dmar_domain *domain);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001190static void vm_domain_exit(struct dmar_domain *domain);
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001191
1192void free_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001193{
1194 struct dmar_domain *domain;
1195 int i;
Weidong Hanc7151a82008-12-08 22:51:37 +08001196 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001197
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001198 i = find_first_bit(iommu->domain_ids, cap_ndoms(iommu->cap));
1199 for (; i < cap_ndoms(iommu->cap); ) {
1200 domain = iommu->domains[i];
1201 clear_bit(i, iommu->domain_ids);
Weidong Hanc7151a82008-12-08 22:51:37 +08001202
1203 spin_lock_irqsave(&domain->iommu_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001204 if (--domain->iommu_count == 0) {
1205 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
1206 vm_domain_exit(domain);
1207 else
1208 domain_exit(domain);
1209 }
Weidong Hanc7151a82008-12-08 22:51:37 +08001210 spin_unlock_irqrestore(&domain->iommu_lock, flags);
1211
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001212 i = find_next_bit(iommu->domain_ids,
1213 cap_ndoms(iommu->cap), i+1);
1214 }
1215
1216 if (iommu->gcmd & DMA_GCMD_TE)
1217 iommu_disable_translation(iommu);
1218
1219 if (iommu->irq) {
1220 set_irq_data(iommu->irq, NULL);
1221 /* This will mask the irq */
1222 free_irq(iommu->irq, iommu);
1223 destroy_irq(iommu->irq);
1224 }
1225
1226 kfree(iommu->domains);
1227 kfree(iommu->domain_ids);
1228
Weidong Hand9630fe2008-12-08 11:06:32 +08001229 g_iommus[iommu->seq_id] = NULL;
1230
1231 /* if all iommus are freed, free g_iommus */
1232 for (i = 0; i < g_num_of_iommus; i++) {
1233 if (g_iommus[i])
1234 break;
1235 }
1236
1237 if (i == g_num_of_iommus)
1238 kfree(g_iommus);
1239
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001240 /* free context mapping */
1241 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001242}
1243
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001244static struct dmar_domain *alloc_domain(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001245{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001246 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001247
1248 domain = alloc_domain_mem();
1249 if (!domain)
1250 return NULL;
1251
Weidong Han8c11e792008-12-08 15:29:22 +08001252 memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
Weidong Hand71a2f32008-12-07 21:13:41 +08001253 domain->flags = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001254
1255 return domain;
1256}
1257
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001258static int iommu_attach_domain(struct dmar_domain *domain,
1259 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001260{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001261 int num;
1262 unsigned long ndomains;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001263 unsigned long flags;
1264
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001265 ndomains = cap_ndoms(iommu->cap);
Weidong Han8c11e792008-12-08 15:29:22 +08001266
1267 spin_lock_irqsave(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001268
1269 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1270 if (num >= ndomains) {
1271 spin_unlock_irqrestore(&iommu->lock, flags);
1272 printk(KERN_ERR "IOMMU: no free domain ids\n");
1273 return -ENOMEM;
1274 }
1275
1276 domain->id = num;
1277 set_bit(num, iommu->domain_ids);
1278 set_bit(iommu->seq_id, &domain->iommu_bmp);
1279 iommu->domains[num] = domain;
1280 spin_unlock_irqrestore(&iommu->lock, flags);
1281
1282 return 0;
1283}
1284
1285static void iommu_detach_domain(struct dmar_domain *domain,
1286 struct intel_iommu *iommu)
1287{
1288 unsigned long flags;
1289 int num, ndomains;
1290 int found = 0;
1291
1292 spin_lock_irqsave(&iommu->lock, flags);
1293 ndomains = cap_ndoms(iommu->cap);
1294 num = find_first_bit(iommu->domain_ids, ndomains);
1295 for (; num < ndomains; ) {
1296 if (iommu->domains[num] == domain) {
1297 found = 1;
1298 break;
1299 }
1300 num = find_next_bit(iommu->domain_ids,
1301 cap_ndoms(iommu->cap), num+1);
1302 }
1303
1304 if (found) {
1305 clear_bit(num, iommu->domain_ids);
1306 clear_bit(iommu->seq_id, &domain->iommu_bmp);
1307 iommu->domains[num] = NULL;
1308 }
Weidong Han8c11e792008-12-08 15:29:22 +08001309 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001310}
1311
1312static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001313static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001314
1315static void dmar_init_reserved_ranges(void)
1316{
1317 struct pci_dev *pdev = NULL;
1318 struct iova *iova;
1319 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001320
David Millerf6611972008-02-06 01:36:23 -08001321 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001322
Mark Gross8a443df2008-03-04 14:59:31 -08001323 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1324 &reserved_rbtree_key);
1325
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001326 /* IOAPIC ranges shouldn't be accessed by DMA */
1327 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1328 IOVA_PFN(IOAPIC_RANGE_END));
1329 if (!iova)
1330 printk(KERN_ERR "Reserve IOAPIC range failed\n");
1331
1332 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1333 for_each_pci_dev(pdev) {
1334 struct resource *r;
1335
1336 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1337 r = &pdev->resource[i];
1338 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1339 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001340 iova = reserve_iova(&reserved_iova_list,
1341 IOVA_PFN(r->start),
1342 IOVA_PFN(r->end));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001343 if (!iova)
1344 printk(KERN_ERR "Reserve iova failed\n");
1345 }
1346 }
1347
1348}
1349
1350static void domain_reserve_special_ranges(struct dmar_domain *domain)
1351{
1352 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1353}
1354
1355static inline int guestwidth_to_adjustwidth(int gaw)
1356{
1357 int agaw;
1358 int r = (gaw - 12) % 9;
1359
1360 if (r == 0)
1361 agaw = gaw;
1362 else
1363 agaw = gaw + 9 - r;
1364 if (agaw > 64)
1365 agaw = 64;
1366 return agaw;
1367}
1368
1369static int domain_init(struct dmar_domain *domain, int guest_width)
1370{
1371 struct intel_iommu *iommu;
1372 int adjust_width, agaw;
1373 unsigned long sagaw;
1374
David Millerf6611972008-02-06 01:36:23 -08001375 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Hanc7151a82008-12-08 22:51:37 +08001376 spin_lock_init(&domain->iommu_lock);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001377
1378 domain_reserve_special_ranges(domain);
1379
1380 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001381 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001382 if (guest_width > cap_mgaw(iommu->cap))
1383 guest_width = cap_mgaw(iommu->cap);
1384 domain->gaw = guest_width;
1385 adjust_width = guestwidth_to_adjustwidth(guest_width);
1386 agaw = width_to_agaw(adjust_width);
1387 sagaw = cap_sagaw(iommu->cap);
1388 if (!test_bit(agaw, &sagaw)) {
1389 /* hardware doesn't support it, choose a bigger one */
1390 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1391 agaw = find_next_bit(&sagaw, 5, agaw);
1392 if (agaw >= 5)
1393 return -ENODEV;
1394 }
1395 domain->agaw = agaw;
1396 INIT_LIST_HEAD(&domain->devices);
1397
Weidong Han8e6040972008-12-08 15:49:06 +08001398 if (ecap_coherent(iommu->ecap))
1399 domain->iommu_coherency = 1;
1400 else
1401 domain->iommu_coherency = 0;
1402
Sheng Yang58c610b2009-03-18 15:33:05 +08001403 if (ecap_sc_support(iommu->ecap))
1404 domain->iommu_snooping = 1;
1405 else
1406 domain->iommu_snooping = 0;
1407
Weidong Hanc7151a82008-12-08 22:51:37 +08001408 domain->iommu_count = 1;
1409
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001410 /* always allocate the top pgd */
1411 domain->pgd = (struct dma_pte *)alloc_pgtable_page();
1412 if (!domain->pgd)
1413 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001414 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001415 return 0;
1416}
1417
1418static void domain_exit(struct dmar_domain *domain)
1419{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001420 struct dmar_drhd_unit *drhd;
1421 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001422
1423 /* Domain 0 is reserved, so dont process it */
1424 if (!domain)
1425 return;
1426
1427 domain_remove_dev_info(domain);
1428 /* destroy iovas */
1429 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001430
1431 /* clear ptes */
David Woodhouse595badf2009-06-27 22:09:11 +01001432 dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001433
1434 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01001435 dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001436
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001437 for_each_active_iommu(iommu, drhd)
1438 if (test_bit(iommu->seq_id, &domain->iommu_bmp))
1439 iommu_detach_domain(domain, iommu);
1440
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001441 free_domain_mem(domain);
1442}
1443
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001444static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
1445 u8 bus, u8 devfn, int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001446{
1447 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001448 unsigned long flags;
Weidong Han5331fe62008-12-08 23:00:00 +08001449 struct intel_iommu *iommu;
Weidong Hanea6606b2008-12-08 23:08:15 +08001450 struct dma_pte *pgd;
1451 unsigned long num;
1452 unsigned long ndomains;
1453 int id;
1454 int agaw;
Yu Zhao93a23a72009-05-18 13:51:37 +08001455 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001456
1457 pr_debug("Set context mapping for %02x:%02x.%d\n",
1458 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001459
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001460 BUG_ON(!domain->pgd);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001461 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1462 translation != CONTEXT_TT_MULTI_LEVEL);
Weidong Han5331fe62008-12-08 23:00:00 +08001463
David Woodhouse276dbf992009-04-04 01:45:37 +01001464 iommu = device_to_iommu(segment, bus, devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001465 if (!iommu)
1466 return -ENODEV;
1467
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001468 context = device_to_context_entry(iommu, bus, devfn);
1469 if (!context)
1470 return -ENOMEM;
1471 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001472 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001473 spin_unlock_irqrestore(&iommu->lock, flags);
1474 return 0;
1475 }
1476
Weidong Hanea6606b2008-12-08 23:08:15 +08001477 id = domain->id;
1478 pgd = domain->pgd;
1479
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001480 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1481 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001482 int found = 0;
1483
1484 /* find an available domain id for this device in iommu */
1485 ndomains = cap_ndoms(iommu->cap);
1486 num = find_first_bit(iommu->domain_ids, ndomains);
1487 for (; num < ndomains; ) {
1488 if (iommu->domains[num] == domain) {
1489 id = num;
1490 found = 1;
1491 break;
1492 }
1493 num = find_next_bit(iommu->domain_ids,
1494 cap_ndoms(iommu->cap), num+1);
1495 }
1496
1497 if (found == 0) {
1498 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1499 if (num >= ndomains) {
1500 spin_unlock_irqrestore(&iommu->lock, flags);
1501 printk(KERN_ERR "IOMMU: no free domain ids\n");
1502 return -EFAULT;
1503 }
1504
1505 set_bit(num, iommu->domain_ids);
1506 iommu->domains[num] = domain;
1507 id = num;
1508 }
1509
1510 /* Skip top levels of page tables for
1511 * iommu which has less agaw than default.
1512 */
1513 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1514 pgd = phys_to_virt(dma_pte_addr(pgd));
1515 if (!dma_pte_present(pgd)) {
1516 spin_unlock_irqrestore(&iommu->lock, flags);
1517 return -ENOMEM;
1518 }
1519 }
1520 }
1521
1522 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001523
Yu Zhao93a23a72009-05-18 13:51:37 +08001524 if (translation != CONTEXT_TT_PASS_THROUGH) {
1525 info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
1526 translation = info ? CONTEXT_TT_DEV_IOTLB :
1527 CONTEXT_TT_MULTI_LEVEL;
1528 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001529 /*
1530 * In pass through mode, AW must be programmed to indicate the largest
1531 * AGAW value supported by hardware. And ASR is ignored by hardware.
1532 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001533 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001534 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001535 else {
1536 context_set_address_root(context, virt_to_phys(pgd));
1537 context_set_address_width(context, iommu->agaw);
1538 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001539
1540 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001541 context_set_fault_enable(context);
1542 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001543 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001544
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001545 /*
1546 * It's a non-present to present mapping. If hardware doesn't cache
1547 * non-present entry we only need to flush the write-buffer. If the
1548 * _does_ cache non-present entries, then it does so in the special
1549 * domain #0, which we have to flush:
1550 */
1551 if (cap_caching_mode(iommu->cap)) {
1552 iommu->flush.flush_context(iommu, 0,
1553 (((u16)bus) << 8) | devfn,
1554 DMA_CCMD_MASK_NOBIT,
1555 DMA_CCMD_DEVICE_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001556 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001557 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001558 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001559 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001560 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001561 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001562
1563 spin_lock_irqsave(&domain->iommu_lock, flags);
1564 if (!test_and_set_bit(iommu->seq_id, &domain->iommu_bmp)) {
1565 domain->iommu_count++;
Sheng Yang58c610b2009-03-18 15:33:05 +08001566 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08001567 }
1568 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001569 return 0;
1570}
1571
1572static int
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001573domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
1574 int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001575{
1576 int ret;
1577 struct pci_dev *tmp, *parent;
1578
David Woodhouse276dbf992009-04-04 01:45:37 +01001579 ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001580 pdev->bus->number, pdev->devfn,
1581 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001582 if (ret)
1583 return ret;
1584
1585 /* dependent device mapping */
1586 tmp = pci_find_upstream_pcie_bridge(pdev);
1587 if (!tmp)
1588 return 0;
1589 /* Secondary interface's bus number and devfn 0 */
1590 parent = pdev->bus->self;
1591 while (parent != tmp) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001592 ret = domain_context_mapping_one(domain,
1593 pci_domain_nr(parent->bus),
1594 parent->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001595 parent->devfn, translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001596 if (ret)
1597 return ret;
1598 parent = parent->bus->self;
1599 }
1600 if (tmp->is_pcie) /* this is a PCIE-to-PCI bridge */
1601 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001602 pci_domain_nr(tmp->subordinate),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001603 tmp->subordinate->number, 0,
1604 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001605 else /* this is a legacy PCI bridge */
1606 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001607 pci_domain_nr(tmp->bus),
1608 tmp->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001609 tmp->devfn,
1610 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001611}
1612
Weidong Han5331fe62008-12-08 23:00:00 +08001613static int domain_context_mapped(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001614{
1615 int ret;
1616 struct pci_dev *tmp, *parent;
Weidong Han5331fe62008-12-08 23:00:00 +08001617 struct intel_iommu *iommu;
1618
David Woodhouse276dbf992009-04-04 01:45:37 +01001619 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1620 pdev->devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001621 if (!iommu)
1622 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001623
David Woodhouse276dbf992009-04-04 01:45:37 +01001624 ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001625 if (!ret)
1626 return ret;
1627 /* dependent device mapping */
1628 tmp = pci_find_upstream_pcie_bridge(pdev);
1629 if (!tmp)
1630 return ret;
1631 /* Secondary interface's bus number and devfn 0 */
1632 parent = pdev->bus->self;
1633 while (parent != tmp) {
Weidong Han8c11e792008-12-08 15:29:22 +08001634 ret = device_context_mapped(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01001635 parent->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001636 if (!ret)
1637 return ret;
1638 parent = parent->bus->self;
1639 }
1640 if (tmp->is_pcie)
David Woodhouse276dbf992009-04-04 01:45:37 +01001641 return device_context_mapped(iommu, tmp->subordinate->number,
1642 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001643 else
David Woodhouse276dbf992009-04-04 01:45:37 +01001644 return device_context_mapped(iommu, tmp->bus->number,
1645 tmp->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001646}
1647
Fenghua Yuf5329592009-08-04 15:09:37 -07001648/* Returns a number of VTD pages, but aligned to MM page size */
1649static inline unsigned long aligned_nrpages(unsigned long host_addr,
1650 size_t size)
1651{
1652 host_addr &= ~PAGE_MASK;
1653 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
1654}
1655
David Woodhouse9051aa02009-06-29 12:30:54 +01001656static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1657 struct scatterlist *sg, unsigned long phys_pfn,
1658 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01001659{
1660 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01001661 phys_addr_t uninitialized_var(pteval);
David Woodhousee1605492009-06-29 11:17:38 +01001662 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse9051aa02009-06-29 12:30:54 +01001663 unsigned long sg_res;
David Woodhousee1605492009-06-29 11:17:38 +01001664
1665 BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
1666
1667 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1668 return -EINVAL;
1669
1670 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
1671
David Woodhouse9051aa02009-06-29 12:30:54 +01001672 if (sg)
1673 sg_res = 0;
1674 else {
1675 sg_res = nr_pages + 1;
1676 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
1677 }
1678
David Woodhousee1605492009-06-29 11:17:38 +01001679 while (nr_pages--) {
David Woodhousec85994e2009-07-01 19:21:24 +01001680 uint64_t tmp;
1681
David Woodhousee1605492009-06-29 11:17:38 +01001682 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07001683 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01001684 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
1685 sg->dma_length = sg->length;
1686 pteval = page_to_phys(sg_page(sg)) | prot;
1687 }
1688 if (!pte) {
1689 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn);
1690 if (!pte)
1691 return -ENOMEM;
1692 }
1693 /* We don't need lock here, nobody else
1694 * touches the iova range
1695 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01001696 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01001697 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01001698 static int dumps = 5;
David Woodhousec85994e2009-07-01 19:21:24 +01001699 printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
1700 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01001701 if (dumps) {
1702 dumps--;
1703 debug_dma_dump_mappings(NULL);
1704 }
1705 WARN_ON(1);
1706 }
David Woodhousee1605492009-06-29 11:17:38 +01001707 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +01001708 if (!nr_pages || first_pte_in_page(pte)) {
David Woodhousee1605492009-06-29 11:17:38 +01001709 domain_flush_cache(domain, first_pte,
1710 (void *)pte - (void *)first_pte);
1711 pte = NULL;
1712 }
1713 iov_pfn++;
1714 pteval += VTD_PAGE_SIZE;
1715 sg_res--;
1716 if (!sg_res)
1717 sg = sg_next(sg);
1718 }
1719 return 0;
1720}
1721
David Woodhouse9051aa02009-06-29 12:30:54 +01001722static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1723 struct scatterlist *sg, unsigned long nr_pages,
1724 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001725{
David Woodhouse9051aa02009-06-29 12:30:54 +01001726 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
1727}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001728
David Woodhouse9051aa02009-06-29 12:30:54 +01001729static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1730 unsigned long phys_pfn, unsigned long nr_pages,
1731 int prot)
1732{
1733 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001734}
1735
Weidong Hanc7151a82008-12-08 22:51:37 +08001736static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001737{
Weidong Hanc7151a82008-12-08 22:51:37 +08001738 if (!iommu)
1739 return;
Weidong Han8c11e792008-12-08 15:29:22 +08001740
1741 clear_context_table(iommu, bus, devfn);
1742 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001743 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001744 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001745}
1746
1747static void domain_remove_dev_info(struct dmar_domain *domain)
1748{
1749 struct device_domain_info *info;
1750 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08001751 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001752
1753 spin_lock_irqsave(&device_domain_lock, flags);
1754 while (!list_empty(&domain->devices)) {
1755 info = list_entry(domain->devices.next,
1756 struct device_domain_info, link);
1757 list_del(&info->link);
1758 list_del(&info->global);
1759 if (info->dev)
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001760 info->dev->dev.archdata.iommu = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001761 spin_unlock_irqrestore(&device_domain_lock, flags);
1762
Yu Zhao93a23a72009-05-18 13:51:37 +08001763 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01001764 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08001765 iommu_detach_dev(iommu, info->bus, info->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001766 free_devinfo_mem(info);
1767
1768 spin_lock_irqsave(&device_domain_lock, flags);
1769 }
1770 spin_unlock_irqrestore(&device_domain_lock, flags);
1771}
1772
1773/*
1774 * find_domain
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001775 * Note: we use struct pci_dev->dev.archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001776 */
Kay, Allen M38717942008-09-09 18:37:29 +03001777static struct dmar_domain *
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001778find_domain(struct pci_dev *pdev)
1779{
1780 struct device_domain_info *info;
1781
1782 /* No lock here, assumes no domain exit in normal case */
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001783 info = pdev->dev.archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001784 if (info)
1785 return info->domain;
1786 return NULL;
1787}
1788
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001789/* domain is initialized */
1790static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
1791{
1792 struct dmar_domain *domain, *found = NULL;
1793 struct intel_iommu *iommu;
1794 struct dmar_drhd_unit *drhd;
1795 struct device_domain_info *info, *tmp;
1796 struct pci_dev *dev_tmp;
1797 unsigned long flags;
1798 int bus = 0, devfn = 0;
David Woodhouse276dbf992009-04-04 01:45:37 +01001799 int segment;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001800 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001801
1802 domain = find_domain(pdev);
1803 if (domain)
1804 return domain;
1805
David Woodhouse276dbf992009-04-04 01:45:37 +01001806 segment = pci_domain_nr(pdev->bus);
1807
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001808 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
1809 if (dev_tmp) {
1810 if (dev_tmp->is_pcie) {
1811 bus = dev_tmp->subordinate->number;
1812 devfn = 0;
1813 } else {
1814 bus = dev_tmp->bus->number;
1815 devfn = dev_tmp->devfn;
1816 }
1817 spin_lock_irqsave(&device_domain_lock, flags);
1818 list_for_each_entry(info, &device_domain_list, global) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001819 if (info->segment == segment &&
1820 info->bus == bus && info->devfn == devfn) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001821 found = info->domain;
1822 break;
1823 }
1824 }
1825 spin_unlock_irqrestore(&device_domain_lock, flags);
1826 /* pcie-pci bridge already has a domain, uses it */
1827 if (found) {
1828 domain = found;
1829 goto found_domain;
1830 }
1831 }
1832
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001833 domain = alloc_domain();
1834 if (!domain)
1835 goto error;
1836
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001837 /* Allocate new domain for the device */
1838 drhd = dmar_find_matched_drhd_unit(pdev);
1839 if (!drhd) {
1840 printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
1841 pci_name(pdev));
1842 return NULL;
1843 }
1844 iommu = drhd->iommu;
1845
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001846 ret = iommu_attach_domain(domain, iommu);
1847 if (ret) {
1848 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001849 goto error;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001850 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001851
1852 if (domain_init(domain, gaw)) {
1853 domain_exit(domain);
1854 goto error;
1855 }
1856
1857 /* register pcie-to-pci device */
1858 if (dev_tmp) {
1859 info = alloc_devinfo_mem();
1860 if (!info) {
1861 domain_exit(domain);
1862 goto error;
1863 }
David Woodhouse276dbf992009-04-04 01:45:37 +01001864 info->segment = segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001865 info->bus = bus;
1866 info->devfn = devfn;
1867 info->dev = NULL;
1868 info->domain = domain;
1869 /* This domain is shared by devices under p2p bridge */
Weidong Han3b5410e2008-12-08 09:17:15 +08001870 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001871
1872 /* pcie-to-pci bridge already has a domain, uses it */
1873 found = NULL;
1874 spin_lock_irqsave(&device_domain_lock, flags);
1875 list_for_each_entry(tmp, &device_domain_list, global) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001876 if (tmp->segment == segment &&
1877 tmp->bus == bus && tmp->devfn == devfn) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001878 found = tmp->domain;
1879 break;
1880 }
1881 }
1882 if (found) {
1883 free_devinfo_mem(info);
1884 domain_exit(domain);
1885 domain = found;
1886 } else {
1887 list_add(&info->link, &domain->devices);
1888 list_add(&info->global, &device_domain_list);
1889 }
1890 spin_unlock_irqrestore(&device_domain_lock, flags);
1891 }
1892
1893found_domain:
1894 info = alloc_devinfo_mem();
1895 if (!info)
1896 goto error;
David Woodhouse276dbf992009-04-04 01:45:37 +01001897 info->segment = segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001898 info->bus = pdev->bus->number;
1899 info->devfn = pdev->devfn;
1900 info->dev = pdev;
1901 info->domain = domain;
1902 spin_lock_irqsave(&device_domain_lock, flags);
1903 /* somebody is fast */
1904 found = find_domain(pdev);
1905 if (found != NULL) {
1906 spin_unlock_irqrestore(&device_domain_lock, flags);
1907 if (found != domain) {
1908 domain_exit(domain);
1909 domain = found;
1910 }
1911 free_devinfo_mem(info);
1912 return domain;
1913 }
1914 list_add(&info->link, &domain->devices);
1915 list_add(&info->global, &device_domain_list);
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001916 pdev->dev.archdata.iommu = info;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001917 spin_unlock_irqrestore(&device_domain_lock, flags);
1918 return domain;
1919error:
1920 /* recheck it here, maybe others set it */
1921 return find_domain(pdev);
1922}
1923
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001924static int iommu_identity_mapping;
1925
David Woodhouseb2132032009-06-26 18:50:28 +01001926static int iommu_domain_identity_map(struct dmar_domain *domain,
1927 unsigned long long start,
1928 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001929{
David Woodhousec5395d52009-06-28 16:35:56 +01001930 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
1931 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001932
David Woodhousec5395d52009-06-28 16:35:56 +01001933 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
1934 dma_to_mm_pfn(last_vpfn))) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001935 printk(KERN_ERR "IOMMU: reserve iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01001936 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001937 }
1938
David Woodhousec5395d52009-06-28 16:35:56 +01001939 pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
1940 start, end, domain->id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001941 /*
1942 * RMRR range might have overlap with physical memory range,
1943 * clear it first
1944 */
David Woodhousec5395d52009-06-28 16:35:56 +01001945 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001946
David Woodhousec5395d52009-06-28 16:35:56 +01001947 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
1948 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01001949 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01001950}
1951
1952static int iommu_prepare_identity_map(struct pci_dev *pdev,
1953 unsigned long long start,
1954 unsigned long long end)
1955{
1956 struct dmar_domain *domain;
1957 int ret;
1958
David Woodhousec7ab48d2009-06-26 19:10:36 +01001959 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01001960 if (!domain)
1961 return -ENOMEM;
1962
David Woodhouse19943b02009-08-04 16:19:20 +01001963 /* For _hardware_ passthrough, don't bother. But for software
1964 passthrough, we do it anyway -- it may indicate a memory
1965 range which is reserved in E820, so which didn't get set
1966 up to start with in si_domain */
1967 if (domain == si_domain && hw_pass_through) {
1968 printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
1969 pci_name(pdev), start, end);
1970 return 0;
1971 }
1972
1973 printk(KERN_INFO
1974 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
1975 pci_name(pdev), start, end);
1976
David Woodhouseb2132032009-06-26 18:50:28 +01001977 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001978 if (ret)
1979 goto error;
1980
1981 /* context entry init */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001982 ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
David Woodhouseb2132032009-06-26 18:50:28 +01001983 if (ret)
1984 goto error;
1985
1986 return 0;
1987
1988 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001989 domain_exit(domain);
1990 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001991}
1992
1993static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
1994 struct pci_dev *pdev)
1995{
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001996 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001997 return 0;
1998 return iommu_prepare_identity_map(pdev, rmrr->base_address,
1999 rmrr->end_address + 1);
2000}
2001
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002002#ifdef CONFIG_DMAR_FLOPPY_WA
2003static inline void iommu_prepare_isa(void)
2004{
2005 struct pci_dev *pdev;
2006 int ret;
2007
2008 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2009 if (!pdev)
2010 return;
2011
David Woodhousec7ab48d2009-06-26 19:10:36 +01002012 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002013 ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024);
2014
2015 if (ret)
David Woodhousec7ab48d2009-06-26 19:10:36 +01002016 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
2017 "floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002018
2019}
2020#else
2021static inline void iommu_prepare_isa(void)
2022{
2023 return;
2024}
2025#endif /* !CONFIG_DMAR_FLPY_WA */
2026
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002027static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002028
2029static int __init si_domain_work_fn(unsigned long start_pfn,
2030 unsigned long end_pfn, void *datax)
2031{
2032 int *ret = datax;
2033
2034 *ret = iommu_domain_identity_map(si_domain,
2035 (uint64_t)start_pfn << PAGE_SHIFT,
2036 (uint64_t)end_pfn << PAGE_SHIFT);
2037 return *ret;
2038
2039}
2040
Matt Kraai071e1372009-08-23 22:30:22 -07002041static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002042{
2043 struct dmar_drhd_unit *drhd;
2044 struct intel_iommu *iommu;
David Woodhousec7ab48d2009-06-26 19:10:36 +01002045 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002046
2047 si_domain = alloc_domain();
2048 if (!si_domain)
2049 return -EFAULT;
2050
David Woodhousec7ab48d2009-06-26 19:10:36 +01002051 pr_debug("Identity mapping domain is domain %d\n", si_domain->id);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002052
2053 for_each_active_iommu(iommu, drhd) {
2054 ret = iommu_attach_domain(si_domain, iommu);
2055 if (ret) {
2056 domain_exit(si_domain);
2057 return -EFAULT;
2058 }
2059 }
2060
2061 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2062 domain_exit(si_domain);
2063 return -EFAULT;
2064 }
2065
2066 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
2067
David Woodhouse19943b02009-08-04 16:19:20 +01002068 if (hw)
2069 return 0;
2070
David Woodhousec7ab48d2009-06-26 19:10:36 +01002071 for_each_online_node(nid) {
2072 work_with_active_regions(nid, si_domain_work_fn, &ret);
2073 if (ret)
2074 return ret;
2075 }
2076
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002077 return 0;
2078}
2079
2080static void domain_remove_one_dev_info(struct dmar_domain *domain,
2081 struct pci_dev *pdev);
2082static int identity_mapping(struct pci_dev *pdev)
2083{
2084 struct device_domain_info *info;
2085
2086 if (likely(!iommu_identity_mapping))
2087 return 0;
2088
2089
2090 list_for_each_entry(info, &si_domain->devices, link)
2091 if (info->dev == pdev)
2092 return 1;
2093 return 0;
2094}
2095
2096static int domain_add_dev_info(struct dmar_domain *domain,
David Woodhouse5fe60f42009-08-09 10:53:41 +01002097 struct pci_dev *pdev,
2098 int translation)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002099{
2100 struct device_domain_info *info;
2101 unsigned long flags;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002102 int ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002103
2104 info = alloc_devinfo_mem();
2105 if (!info)
2106 return -ENOMEM;
2107
David Woodhouse5fe60f42009-08-09 10:53:41 +01002108 ret = domain_context_mapping(domain, pdev, translation);
2109 if (ret) {
2110 free_devinfo_mem(info);
2111 return ret;
2112 }
2113
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002114 info->segment = pci_domain_nr(pdev->bus);
2115 info->bus = pdev->bus->number;
2116 info->devfn = pdev->devfn;
2117 info->dev = pdev;
2118 info->domain = domain;
2119
2120 spin_lock_irqsave(&device_domain_lock, flags);
2121 list_add(&info->link, &domain->devices);
2122 list_add(&info->global, &device_domain_list);
2123 pdev->dev.archdata.iommu = info;
2124 spin_unlock_irqrestore(&device_domain_lock, flags);
2125
2126 return 0;
2127}
2128
David Woodhouse6941af22009-07-04 18:24:27 +01002129static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
2130{
2131 if (iommu_identity_mapping == 2)
2132 return IS_GFX_DEVICE(pdev);
2133
David Woodhouse3dfc8132009-07-04 19:11:08 +01002134 /*
2135 * We want to start off with all devices in the 1:1 domain, and
2136 * take them out later if we find they can't access all of memory.
2137 *
2138 * However, we can't do this for PCI devices behind bridges,
2139 * because all PCI devices behind the same bridge will end up
2140 * with the same source-id on their transactions.
2141 *
2142 * Practically speaking, we can't change things around for these
2143 * devices at run-time, because we can't be sure there'll be no
2144 * DMA transactions in flight for any of their siblings.
2145 *
2146 * So PCI devices (unless they're on the root bus) as well as
2147 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2148 * the 1:1 domain, just in _case_ one of their siblings turns out
2149 * not to be able to map all of memory.
2150 */
2151 if (!pdev->is_pcie) {
2152 if (!pci_is_root_bus(pdev->bus))
2153 return 0;
2154 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2155 return 0;
2156 } else if (pdev->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE)
2157 return 0;
2158
2159 /*
2160 * At boot time, we don't yet know if devices will be 64-bit capable.
2161 * Assume that they will -- if they turn out not to be, then we can
2162 * take them out of the 1:1 domain later.
2163 */
David Woodhouse6941af22009-07-04 18:24:27 +01002164 if (!startup)
2165 return pdev->dma_mask > DMA_BIT_MASK(32);
2166
2167 return 1;
2168}
2169
Matt Kraai071e1372009-08-23 22:30:22 -07002170static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002171{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002172 struct pci_dev *pdev = NULL;
2173 int ret;
2174
David Woodhouse19943b02009-08-04 16:19:20 +01002175 ret = si_domain_init(hw);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002176 if (ret)
2177 return -EFAULT;
2178
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002179 for_each_pci_dev(pdev) {
David Woodhouse6941af22009-07-04 18:24:27 +01002180 if (iommu_should_identity_map(pdev, 1)) {
David Woodhouse19943b02009-08-04 16:19:20 +01002181 printk(KERN_INFO "IOMMU: %s identity mapping for device %s\n",
2182 hw ? "hardware" : "software", pci_name(pdev));
David Woodhousec7ab48d2009-06-26 19:10:36 +01002183
David Woodhouse5fe60f42009-08-09 10:53:41 +01002184 ret = domain_add_dev_info(si_domain, pdev,
David Woodhouse19943b02009-08-04 16:19:20 +01002185 hw ? CONTEXT_TT_PASS_THROUGH :
David Woodhouse62edf5d2009-07-04 10:59:46 +01002186 CONTEXT_TT_MULTI_LEVEL);
2187 if (ret)
2188 return ret;
David Woodhouse62edf5d2009-07-04 10:59:46 +01002189 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002190 }
2191
2192 return 0;
2193}
2194
2195int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002196{
2197 struct dmar_drhd_unit *drhd;
2198 struct dmar_rmrr_unit *rmrr;
2199 struct pci_dev *pdev;
2200 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002201 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002202
2203 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002204 * for each drhd
2205 * allocate root
2206 * initialize and program root entry to not present
2207 * endfor
2208 */
2209 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002210 g_num_of_iommus++;
2211 /*
2212 * lock not needed as this is only incremented in the single
2213 * threaded kernel __init code path all other access are read
2214 * only
2215 */
2216 }
2217
Weidong Hand9630fe2008-12-08 11:06:32 +08002218 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2219 GFP_KERNEL);
2220 if (!g_iommus) {
2221 printk(KERN_ERR "Allocating global iommu array failed\n");
2222 ret = -ENOMEM;
2223 goto error;
2224 }
2225
mark gross80b20dd2008-04-18 13:53:58 -07002226 deferred_flush = kzalloc(g_num_of_iommus *
2227 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2228 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08002229 ret = -ENOMEM;
2230 goto error;
2231 }
2232
mark gross5e0d2a62008-03-04 15:22:08 -08002233 for_each_drhd_unit(drhd) {
2234 if (drhd->ignored)
2235 continue;
Suresh Siddha1886e8a2008-07-10 11:16:37 -07002236
2237 iommu = drhd->iommu;
Weidong Hand9630fe2008-12-08 11:06:32 +08002238 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002239
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002240 ret = iommu_init_domains(iommu);
2241 if (ret)
2242 goto error;
2243
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002244 /*
2245 * TBD:
2246 * we could share the same root & context tables
2247 * amoung all IOMMU's. Need to Split it later.
2248 */
2249 ret = iommu_alloc_root_entry(iommu);
2250 if (ret) {
2251 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
2252 goto error;
2253 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002254 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01002255 hw_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002256 }
2257
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002258 /*
2259 * Start from the sane iommu hardware state.
2260 */
Youquan Songa77b67d2008-10-16 16:31:56 -07002261 for_each_drhd_unit(drhd) {
2262 if (drhd->ignored)
2263 continue;
2264
2265 iommu = drhd->iommu;
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002266
2267 /*
2268 * If the queued invalidation is already initialized by us
2269 * (for example, while enabling interrupt-remapping) then
2270 * we got the things already rolling from a sane state.
2271 */
2272 if (iommu->qi)
2273 continue;
2274
2275 /*
2276 * Clear any previous faults.
2277 */
2278 dmar_fault(-1, iommu);
2279 /*
2280 * Disable queued invalidation if supported and already enabled
2281 * before OS handover.
2282 */
2283 dmar_disable_qi(iommu);
2284 }
2285
2286 for_each_drhd_unit(drhd) {
2287 if (drhd->ignored)
2288 continue;
2289
2290 iommu = drhd->iommu;
2291
Youquan Songa77b67d2008-10-16 16:31:56 -07002292 if (dmar_enable_qi(iommu)) {
2293 /*
2294 * Queued Invalidate not enabled, use Register Based
2295 * Invalidate
2296 */
2297 iommu->flush.flush_context = __iommu_flush_context;
2298 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
2299 printk(KERN_INFO "IOMMU 0x%Lx: using Register based "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002300 "invalidation\n",
2301 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002302 } else {
2303 iommu->flush.flush_context = qi_flush_context;
2304 iommu->flush.flush_iotlb = qi_flush_iotlb;
2305 printk(KERN_INFO "IOMMU 0x%Lx: using Queued "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002306 "invalidation\n",
2307 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002308 }
2309 }
2310
David Woodhouse19943b02009-08-04 16:19:20 +01002311 if (iommu_pass_through)
2312 iommu_identity_mapping = 1;
2313#ifdef CONFIG_DMAR_BROKEN_GFX_WA
2314 else
2315 iommu_identity_mapping = 2;
2316#endif
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002317 /*
2318 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002319 * identity mappings for rmrr, gfx, and isa and may fall back to static
2320 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002321 */
David Woodhouse19943b02009-08-04 16:19:20 +01002322 if (iommu_identity_mapping) {
2323 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
2324 if (ret) {
2325 printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
2326 goto error;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002327 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002328 }
David Woodhouse19943b02009-08-04 16:19:20 +01002329 /*
2330 * For each rmrr
2331 * for each dev attached to rmrr
2332 * do
2333 * locate drhd for dev, alloc domain for dev
2334 * allocate free domain
2335 * allocate page table entries for rmrr
2336 * if context not allocated for bus
2337 * allocate and init context
2338 * set present in root table for this bus
2339 * init context with domain, translation etc
2340 * endfor
2341 * endfor
2342 */
2343 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
2344 for_each_rmrr_units(rmrr) {
2345 for (i = 0; i < rmrr->devices_cnt; i++) {
2346 pdev = rmrr->devices[i];
2347 /*
2348 * some BIOS lists non-exist devices in DMAR
2349 * table.
2350 */
2351 if (!pdev)
2352 continue;
2353 ret = iommu_prepare_rmrr_dev(rmrr, pdev);
2354 if (ret)
2355 printk(KERN_ERR
2356 "IOMMU: mapping reserved region failed\n");
2357 }
2358 }
2359
2360 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002361
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002362 /*
2363 * for each drhd
2364 * enable fault log
2365 * global invalidate context cache
2366 * global invalidate iotlb
2367 * enable translation
2368 */
2369 for_each_drhd_unit(drhd) {
2370 if (drhd->ignored)
2371 continue;
2372 iommu = drhd->iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002373
2374 iommu_flush_write_buffer(iommu);
2375
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002376 ret = dmar_set_interrupt(iommu);
2377 if (ret)
2378 goto error;
2379
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002380 iommu_set_root_entry(iommu);
2381
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002382 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002383 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
mark grossf8bab732008-02-08 04:18:38 -08002384 iommu_disable_protect_mem_regions(iommu);
2385
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002386 ret = iommu_enable_translation(iommu);
2387 if (ret)
2388 goto error;
2389 }
2390
2391 return 0;
2392error:
2393 for_each_drhd_unit(drhd) {
2394 if (drhd->ignored)
2395 continue;
2396 iommu = drhd->iommu;
2397 free_iommu(iommu);
2398 }
Weidong Hand9630fe2008-12-08 11:06:32 +08002399 kfree(g_iommus);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002400 return ret;
2401}
2402
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002403/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01002404static struct iova *intel_alloc_iova(struct device *dev,
2405 struct dmar_domain *domain,
2406 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002407{
2408 struct pci_dev *pdev = to_pci_dev(dev);
2409 struct iova *iova = NULL;
2410
David Woodhouse875764d2009-06-28 21:20:51 +01002411 /* Restrict dma_mask to the width that the iommu can handle */
2412 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
2413
2414 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002415 /*
2416 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07002417 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08002418 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002419 */
David Woodhouse875764d2009-06-28 21:20:51 +01002420 iova = alloc_iova(&domain->iovad, nrpages,
2421 IOVA_PFN(DMA_BIT_MASK(32)), 1);
2422 if (iova)
2423 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002424 }
David Woodhouse875764d2009-06-28 21:20:51 +01002425 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
2426 if (unlikely(!iova)) {
2427 printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2428 nrpages, pci_name(pdev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002429 return NULL;
2430 }
2431
2432 return iova;
2433}
2434
David Woodhouse147202a2009-07-07 19:43:20 +01002435static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002436{
2437 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002438 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002439
2440 domain = get_domain_for_dev(pdev,
2441 DEFAULT_DOMAIN_ADDRESS_WIDTH);
2442 if (!domain) {
2443 printk(KERN_ERR
2444 "Allocating domain for %s failed", pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002445 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002446 }
2447
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002448 /* make sure context mapping is ok */
Weidong Han5331fe62008-12-08 23:00:00 +08002449 if (unlikely(!domain_context_mapped(pdev))) {
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002450 ret = domain_context_mapping(domain, pdev,
2451 CONTEXT_TT_MULTI_LEVEL);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002452 if (ret) {
2453 printk(KERN_ERR
2454 "Domain context map for %s failed",
2455 pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002456 return NULL;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002457 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002458 }
2459
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002460 return domain;
2461}
2462
David Woodhouse147202a2009-07-07 19:43:20 +01002463static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
2464{
2465 struct device_domain_info *info;
2466
2467 /* No lock here, assumes no domain exit in normal case */
2468 info = dev->dev.archdata.iommu;
2469 if (likely(info))
2470 return info->domain;
2471
2472 return __get_valid_domain_for_dev(dev);
2473}
2474
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002475static int iommu_dummy(struct pci_dev *pdev)
2476{
2477 return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2478}
2479
2480/* Check if the pdev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01002481static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002482{
David Woodhouse73676832009-07-04 14:08:36 +01002483 struct pci_dev *pdev;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002484 int found;
2485
David Woodhouse73676832009-07-04 14:08:36 +01002486 if (unlikely(dev->bus != &pci_bus_type))
2487 return 1;
2488
2489 pdev = to_pci_dev(dev);
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002490 if (iommu_dummy(pdev))
2491 return 1;
2492
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002493 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002494 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002495
2496 found = identity_mapping(pdev);
2497 if (found) {
David Woodhouse6941af22009-07-04 18:24:27 +01002498 if (iommu_should_identity_map(pdev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002499 return 1;
2500 else {
2501 /*
2502 * 32 bit DMA is removed from si_domain and fall back
2503 * to non-identity mapping.
2504 */
2505 domain_remove_one_dev_info(si_domain, pdev);
2506 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2507 pci_name(pdev));
2508 return 0;
2509 }
2510 } else {
2511 /*
2512 * In case of a detached 64 bit DMA device from vm, the device
2513 * is put into si_domain for identity mapping.
2514 */
David Woodhouse6941af22009-07-04 18:24:27 +01002515 if (iommu_should_identity_map(pdev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002516 int ret;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002517 ret = domain_add_dev_info(si_domain, pdev,
2518 hw_pass_through ?
2519 CONTEXT_TT_PASS_THROUGH :
2520 CONTEXT_TT_MULTI_LEVEL);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002521 if (!ret) {
2522 printk(KERN_INFO "64bit %s uses identity mapping\n",
2523 pci_name(pdev));
2524 return 1;
2525 }
2526 }
2527 }
2528
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002529 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002530}
2531
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002532static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2533 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002534{
2535 struct pci_dev *pdev = to_pci_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002536 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002537 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002538 struct iova *iova;
2539 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002540 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08002541 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07002542 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002543
2544 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002545
David Woodhouse73676832009-07-04 14:08:36 +01002546 if (iommu_no_mapping(hwdev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002547 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002548
2549 domain = get_valid_domain_for_dev(pdev);
2550 if (!domain)
2551 return 0;
2552
Weidong Han8c11e792008-12-08 15:29:22 +08002553 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01002554 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002555
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002556 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
2557 pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002558 if (!iova)
2559 goto error;
2560
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002561 /*
2562 * Check if DMAR supports zero-length reads on write only
2563 * mappings..
2564 */
2565 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002566 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002567 prot |= DMA_PTE_READ;
2568 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2569 prot |= DMA_PTE_WRITE;
2570 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002571 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002572 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002573 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002574 * is not a big problem
2575 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01002576 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07002577 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002578 if (ret)
2579 goto error;
2580
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002581 /* it's a non-present to present mapping. Only flush if caching mode */
2582 if (cap_caching_mode(iommu->cap))
David Woodhouse03d6a242009-06-28 15:33:46 +01002583 iommu_flush_iotlb_psi(iommu, 0, mm_to_dma_pfn(iova->pfn_lo), size);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002584 else
Weidong Han8c11e792008-12-08 15:29:22 +08002585 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002586
David Woodhouse03d6a242009-06-28 15:33:46 +01002587 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
2588 start_paddr += paddr & ~PAGE_MASK;
2589 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002590
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002591error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002592 if (iova)
2593 __free_iova(&domain->iovad, iova);
David Woodhouse4cf2e752009-02-11 17:23:43 +00002594 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002595 pci_name(pdev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002596 return 0;
2597}
2598
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002599static dma_addr_t intel_map_page(struct device *dev, struct page *page,
2600 unsigned long offset, size_t size,
2601 enum dma_data_direction dir,
2602 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002603{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002604 return __intel_map_single(dev, page_to_phys(page) + offset, size,
2605 dir, to_pci_dev(dev)->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002606}
2607
mark gross5e0d2a62008-03-04 15:22:08 -08002608static void flush_unmaps(void)
2609{
mark gross80b20dd2008-04-18 13:53:58 -07002610 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08002611
mark gross5e0d2a62008-03-04 15:22:08 -08002612 timer_on = 0;
2613
2614 /* just flush them all */
2615 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08002616 struct intel_iommu *iommu = g_iommus[i];
2617 if (!iommu)
2618 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07002619
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002620 if (!deferred_flush[i].next)
2621 continue;
2622
2623 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08002624 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002625 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08002626 unsigned long mask;
2627 struct iova *iova = deferred_flush[i].iova[j];
2628
2629 mask = (iova->pfn_hi - iova->pfn_lo + 1) << PAGE_SHIFT;
2630 mask = ilog2(mask >> VTD_PAGE_SHIFT);
2631 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
2632 iova->pfn_lo << PAGE_SHIFT, mask);
2633 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
mark gross80b20dd2008-04-18 13:53:58 -07002634 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002635 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08002636 }
2637
mark gross5e0d2a62008-03-04 15:22:08 -08002638 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08002639}
2640
2641static void flush_unmaps_timeout(unsigned long data)
2642{
mark gross80b20dd2008-04-18 13:53:58 -07002643 unsigned long flags;
2644
2645 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08002646 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07002647 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08002648}
2649
2650static void add_unmap(struct dmar_domain *dom, struct iova *iova)
2651{
2652 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07002653 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08002654 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08002655
2656 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07002657 if (list_size == HIGH_WATER_MARK)
2658 flush_unmaps();
2659
Weidong Han8c11e792008-12-08 15:29:22 +08002660 iommu = domain_get_iommu(dom);
2661 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07002662
mark gross80b20dd2008-04-18 13:53:58 -07002663 next = deferred_flush[iommu_id].next;
2664 deferred_flush[iommu_id].domain[next] = dom;
2665 deferred_flush[iommu_id].iova[next] = iova;
2666 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08002667
2668 if (!timer_on) {
2669 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
2670 timer_on = 1;
2671 }
2672 list_size++;
2673 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
2674}
2675
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002676static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
2677 size_t size, enum dma_data_direction dir,
2678 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002679{
2680 struct pci_dev *pdev = to_pci_dev(dev);
2681 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01002682 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002683 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08002684 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002685
David Woodhouse73676832009-07-04 14:08:36 +01002686 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002687 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002688
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002689 domain = find_domain(pdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002690 BUG_ON(!domain);
2691
Weidong Han8c11e792008-12-08 15:29:22 +08002692 iommu = domain_get_iommu(domain);
2693
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002694 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01002695 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
2696 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002697 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002698
David Woodhoused794dc92009-06-28 00:27:49 +01002699 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
2700 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002701
David Woodhoused794dc92009-06-28 00:27:49 +01002702 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
2703 pci_name(pdev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002704
2705 /* clear the whole page */
David Woodhoused794dc92009-06-28 00:27:49 +01002706 dma_pte_clear_range(domain, start_pfn, last_pfn);
2707
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002708 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01002709 dma_pte_free_pagetable(domain, start_pfn, last_pfn);
2710
mark gross5e0d2a62008-03-04 15:22:08 -08002711 if (intel_iommu_strict) {
David Woodhouse03d6a242009-06-28 15:33:46 +01002712 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhoused794dc92009-06-28 00:27:49 +01002713 last_pfn - start_pfn + 1);
mark gross5e0d2a62008-03-04 15:22:08 -08002714 /* free iova */
2715 __free_iova(&domain->iovad, iova);
2716 } else {
2717 add_unmap(domain, iova);
2718 /*
2719 * queue up the release of the unmap to save the 1/6th of the
2720 * cpu used up by the iotlb flush operation...
2721 */
mark gross5e0d2a62008-03-04 15:22:08 -08002722 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002723}
2724
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002725static void *intel_alloc_coherent(struct device *hwdev, size_t size,
2726 dma_addr_t *dma_handle, gfp_t flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002727{
2728 void *vaddr;
2729 int order;
2730
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002731 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002732 order = get_order(size);
2733 flags &= ~(GFP_DMA | GFP_DMA32);
2734
2735 vaddr = (void *)__get_free_pages(flags, order);
2736 if (!vaddr)
2737 return NULL;
2738 memset(vaddr, 0, size);
2739
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002740 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
2741 DMA_BIDIRECTIONAL,
2742 hwdev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002743 if (*dma_handle)
2744 return vaddr;
2745 free_pages((unsigned long)vaddr, order);
2746 return NULL;
2747}
2748
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002749static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
2750 dma_addr_t dma_handle)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002751{
2752 int order;
2753
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002754 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002755 order = get_order(size);
2756
David Woodhouse0db9b7a2009-07-14 02:01:57 +01002757 intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002758 free_pages((unsigned long)vaddr, order);
2759}
2760
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002761static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
2762 int nelems, enum dma_data_direction dir,
2763 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002764{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002765 struct pci_dev *pdev = to_pci_dev(hwdev);
2766 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01002767 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002768 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08002769 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002770
David Woodhouse73676832009-07-04 14:08:36 +01002771 if (iommu_no_mapping(hwdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002772 return;
2773
2774 domain = find_domain(pdev);
Weidong Han8c11e792008-12-08 15:29:22 +08002775 BUG_ON(!domain);
2776
2777 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002778
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002779 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
David Woodhouse85b98272009-07-01 19:27:53 +01002780 if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
2781 (unsigned long long)sglist[0].dma_address))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002782 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002783
David Woodhoused794dc92009-06-28 00:27:49 +01002784 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
2785 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002786
2787 /* clear the whole page */
David Woodhoused794dc92009-06-28 00:27:49 +01002788 dma_pte_clear_range(domain, start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002789
David Woodhoused794dc92009-06-28 00:27:49 +01002790 /* free page tables */
2791 dma_pte_free_pagetable(domain, start_pfn, last_pfn);
2792
David Woodhouseacea0012009-07-14 01:55:11 +01002793 if (intel_iommu_strict) {
2794 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
2795 last_pfn - start_pfn + 1);
2796 /* free iova */
2797 __free_iova(&domain->iovad, iova);
2798 } else {
2799 add_unmap(domain, iova);
2800 /*
2801 * queue up the release of the unmap to save the 1/6th of the
2802 * cpu used up by the iotlb flush operation...
2803 */
2804 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002805}
2806
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002807static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002808 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002809{
2810 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002811 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002812
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002813 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02002814 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00002815 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002816 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002817 }
2818 return nelems;
2819}
2820
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002821static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
2822 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002823{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002824 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002825 struct pci_dev *pdev = to_pci_dev(hwdev);
2826 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002827 size_t size = 0;
2828 int prot = 0;
David Woodhouseb536d242009-06-28 14:49:31 +01002829 size_t offset_pfn = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002830 struct iova *iova = NULL;
2831 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002832 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01002833 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08002834 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002835
2836 BUG_ON(dir == DMA_NONE);
David Woodhouse73676832009-07-04 14:08:36 +01002837 if (iommu_no_mapping(hwdev))
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002838 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002839
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002840 domain = get_valid_domain_for_dev(pdev);
2841 if (!domain)
2842 return 0;
2843
Weidong Han8c11e792008-12-08 15:29:22 +08002844 iommu = domain_get_iommu(domain);
2845
David Woodhouseb536d242009-06-28 14:49:31 +01002846 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01002847 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002848
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002849 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
2850 pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002851 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002852 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002853 return 0;
2854 }
2855
2856 /*
2857 * Check if DMAR supports zero-length reads on write only
2858 * mappings..
2859 */
2860 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002861 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002862 prot |= DMA_PTE_READ;
2863 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2864 prot |= DMA_PTE_WRITE;
2865
David Woodhouseb536d242009-06-28 14:49:31 +01002866 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01002867
Fenghua Yuf5329592009-08-04 15:09:37 -07002868 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01002869 if (unlikely(ret)) {
2870 /* clear the page */
2871 dma_pte_clear_range(domain, start_vpfn,
2872 start_vpfn + size - 1);
2873 /* free page tables */
2874 dma_pte_free_pagetable(domain, start_vpfn,
2875 start_vpfn + size - 1);
2876 /* free iova */
2877 __free_iova(&domain->iovad, iova);
2878 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002879 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002880
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002881 /* it's a non-present to present mapping. Only flush if caching mode */
2882 if (cap_caching_mode(iommu->cap))
David Woodhouse03d6a242009-06-28 15:33:46 +01002883 iommu_flush_iotlb_psi(iommu, 0, start_vpfn, offset_pfn);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002884 else
Weidong Han8c11e792008-12-08 15:29:22 +08002885 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002886
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002887 return nelems;
2888}
2889
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09002890static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
2891{
2892 return !dma_addr;
2893}
2894
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002895struct dma_map_ops intel_dma_ops = {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002896 .alloc_coherent = intel_alloc_coherent,
2897 .free_coherent = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002898 .map_sg = intel_map_sg,
2899 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002900 .map_page = intel_map_page,
2901 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09002902 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002903};
2904
2905static inline int iommu_domain_cache_init(void)
2906{
2907 int ret = 0;
2908
2909 iommu_domain_cache = kmem_cache_create("iommu_domain",
2910 sizeof(struct dmar_domain),
2911 0,
2912 SLAB_HWCACHE_ALIGN,
2913
2914 NULL);
2915 if (!iommu_domain_cache) {
2916 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
2917 ret = -ENOMEM;
2918 }
2919
2920 return ret;
2921}
2922
2923static inline int iommu_devinfo_cache_init(void)
2924{
2925 int ret = 0;
2926
2927 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
2928 sizeof(struct device_domain_info),
2929 0,
2930 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002931 NULL);
2932 if (!iommu_devinfo_cache) {
2933 printk(KERN_ERR "Couldn't create devinfo cache\n");
2934 ret = -ENOMEM;
2935 }
2936
2937 return ret;
2938}
2939
2940static inline int iommu_iova_cache_init(void)
2941{
2942 int ret = 0;
2943
2944 iommu_iova_cache = kmem_cache_create("iommu_iova",
2945 sizeof(struct iova),
2946 0,
2947 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002948 NULL);
2949 if (!iommu_iova_cache) {
2950 printk(KERN_ERR "Couldn't create iova cache\n");
2951 ret = -ENOMEM;
2952 }
2953
2954 return ret;
2955}
2956
2957static int __init iommu_init_mempool(void)
2958{
2959 int ret;
2960 ret = iommu_iova_cache_init();
2961 if (ret)
2962 return ret;
2963
2964 ret = iommu_domain_cache_init();
2965 if (ret)
2966 goto domain_error;
2967
2968 ret = iommu_devinfo_cache_init();
2969 if (!ret)
2970 return ret;
2971
2972 kmem_cache_destroy(iommu_domain_cache);
2973domain_error:
2974 kmem_cache_destroy(iommu_iova_cache);
2975
2976 return -ENOMEM;
2977}
2978
2979static void __init iommu_exit_mempool(void)
2980{
2981 kmem_cache_destroy(iommu_devinfo_cache);
2982 kmem_cache_destroy(iommu_domain_cache);
2983 kmem_cache_destroy(iommu_iova_cache);
2984
2985}
2986
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002987static void __init init_no_remapping_devices(void)
2988{
2989 struct dmar_drhd_unit *drhd;
2990
2991 for_each_drhd_unit(drhd) {
2992 if (!drhd->include_all) {
2993 int i;
2994 for (i = 0; i < drhd->devices_cnt; i++)
2995 if (drhd->devices[i] != NULL)
2996 break;
2997 /* ignore DMAR unit if no pci devices exist */
2998 if (i == drhd->devices_cnt)
2999 drhd->ignored = 1;
3000 }
3001 }
3002
3003 if (dmar_map_gfx)
3004 return;
3005
3006 for_each_drhd_unit(drhd) {
3007 int i;
3008 if (drhd->ignored || drhd->include_all)
3009 continue;
3010
3011 for (i = 0; i < drhd->devices_cnt; i++)
3012 if (drhd->devices[i] &&
3013 !IS_GFX_DEVICE(drhd->devices[i]))
3014 break;
3015
3016 if (i < drhd->devices_cnt)
3017 continue;
3018
3019 /* bypass IOMMU if it is just for gfx devices */
3020 drhd->ignored = 1;
3021 for (i = 0; i < drhd->devices_cnt; i++) {
3022 if (!drhd->devices[i])
3023 continue;
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07003024 drhd->devices[i]->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003025 }
3026 }
3027}
3028
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003029#ifdef CONFIG_SUSPEND
3030static int init_iommu_hw(void)
3031{
3032 struct dmar_drhd_unit *drhd;
3033 struct intel_iommu *iommu = NULL;
3034
3035 for_each_active_iommu(iommu, drhd)
3036 if (iommu->qi)
3037 dmar_reenable_qi(iommu);
3038
3039 for_each_active_iommu(iommu, drhd) {
3040 iommu_flush_write_buffer(iommu);
3041
3042 iommu_set_root_entry(iommu);
3043
3044 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003045 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003046 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003047 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003048 iommu_disable_protect_mem_regions(iommu);
3049 iommu_enable_translation(iommu);
3050 }
3051
3052 return 0;
3053}
3054
3055static void iommu_flush_all(void)
3056{
3057 struct dmar_drhd_unit *drhd;
3058 struct intel_iommu *iommu;
3059
3060 for_each_active_iommu(iommu, drhd) {
3061 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003062 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003063 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003064 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003065 }
3066}
3067
3068static int iommu_suspend(struct sys_device *dev, pm_message_t state)
3069{
3070 struct dmar_drhd_unit *drhd;
3071 struct intel_iommu *iommu = NULL;
3072 unsigned long flag;
3073
3074 for_each_active_iommu(iommu, drhd) {
3075 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3076 GFP_ATOMIC);
3077 if (!iommu->iommu_state)
3078 goto nomem;
3079 }
3080
3081 iommu_flush_all();
3082
3083 for_each_active_iommu(iommu, drhd) {
3084 iommu_disable_translation(iommu);
3085
3086 spin_lock_irqsave(&iommu->register_lock, flag);
3087
3088 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3089 readl(iommu->reg + DMAR_FECTL_REG);
3090 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3091 readl(iommu->reg + DMAR_FEDATA_REG);
3092 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3093 readl(iommu->reg + DMAR_FEADDR_REG);
3094 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3095 readl(iommu->reg + DMAR_FEUADDR_REG);
3096
3097 spin_unlock_irqrestore(&iommu->register_lock, flag);
3098 }
3099 return 0;
3100
3101nomem:
3102 for_each_active_iommu(iommu, drhd)
3103 kfree(iommu->iommu_state);
3104
3105 return -ENOMEM;
3106}
3107
3108static int iommu_resume(struct sys_device *dev)
3109{
3110 struct dmar_drhd_unit *drhd;
3111 struct intel_iommu *iommu = NULL;
3112 unsigned long flag;
3113
3114 if (init_iommu_hw()) {
3115 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3116 return -EIO;
3117 }
3118
3119 for_each_active_iommu(iommu, drhd) {
3120
3121 spin_lock_irqsave(&iommu->register_lock, flag);
3122
3123 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3124 iommu->reg + DMAR_FECTL_REG);
3125 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3126 iommu->reg + DMAR_FEDATA_REG);
3127 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3128 iommu->reg + DMAR_FEADDR_REG);
3129 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3130 iommu->reg + DMAR_FEUADDR_REG);
3131
3132 spin_unlock_irqrestore(&iommu->register_lock, flag);
3133 }
3134
3135 for_each_active_iommu(iommu, drhd)
3136 kfree(iommu->iommu_state);
3137
3138 return 0;
3139}
3140
3141static struct sysdev_class iommu_sysclass = {
3142 .name = "iommu",
3143 .resume = iommu_resume,
3144 .suspend = iommu_suspend,
3145};
3146
3147static struct sys_device device_iommu = {
3148 .cls = &iommu_sysclass,
3149};
3150
3151static int __init init_iommu_sysfs(void)
3152{
3153 int error;
3154
3155 error = sysdev_class_register(&iommu_sysclass);
3156 if (error)
3157 return error;
3158
3159 error = sysdev_register(&device_iommu);
3160 if (error)
3161 sysdev_class_unregister(&iommu_sysclass);
3162
3163 return error;
3164}
3165
3166#else
3167static int __init init_iommu_sysfs(void)
3168{
3169 return 0;
3170}
3171#endif /* CONFIG_PM */
3172
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003173int __init intel_iommu_init(void)
3174{
3175 int ret = 0;
3176
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003177 if (dmar_table_init())
3178 return -ENODEV;
3179
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003180 if (dmar_dev_scope_init())
3181 return -ENODEV;
3182
Suresh Siddha2ae21012008-07-10 11:16:43 -07003183 /*
3184 * Check the need for DMA-remapping initialization now.
3185 * Above initialization will also be used by Interrupt-remapping.
3186 */
David Woodhouse19943b02009-08-04 16:19:20 +01003187 if (no_iommu || swiotlb || dmar_disabled)
Suresh Siddha2ae21012008-07-10 11:16:43 -07003188 return -ENODEV;
3189
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003190 iommu_init_mempool();
3191 dmar_init_reserved_ranges();
3192
3193 init_no_remapping_devices();
3194
3195 ret = init_dmars();
3196 if (ret) {
3197 printk(KERN_ERR "IOMMU: dmar init failed\n");
3198 put_iova_domain(&reserved_iova_list);
3199 iommu_exit_mempool();
3200 return ret;
3201 }
3202 printk(KERN_INFO
3203 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3204
mark gross5e0d2a62008-03-04 15:22:08 -08003205 init_timer(&unmap_timer);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003206 force_iommu = 1;
David Woodhouse19943b02009-08-04 16:19:20 +01003207 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003208
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003209 init_iommu_sysfs();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003210
3211 register_iommu(&intel_iommu_ops);
3212
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003213 return 0;
3214}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07003215
Han, Weidong3199aa62009-02-26 17:31:12 +08003216static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
3217 struct pci_dev *pdev)
3218{
3219 struct pci_dev *tmp, *parent;
3220
3221 if (!iommu || !pdev)
3222 return;
3223
3224 /* dependent device detach */
3225 tmp = pci_find_upstream_pcie_bridge(pdev);
3226 /* Secondary interface's bus number and devfn 0 */
3227 if (tmp) {
3228 parent = pdev->bus->self;
3229 while (parent != tmp) {
3230 iommu_detach_dev(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01003231 parent->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003232 parent = parent->bus->self;
3233 }
3234 if (tmp->is_pcie) /* this is a PCIE-to-PCI bridge */
3235 iommu_detach_dev(iommu,
3236 tmp->subordinate->number, 0);
3237 else /* this is a legacy PCI bridge */
David Woodhouse276dbf992009-04-04 01:45:37 +01003238 iommu_detach_dev(iommu, tmp->bus->number,
3239 tmp->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003240 }
3241}
3242
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003243static void domain_remove_one_dev_info(struct dmar_domain *domain,
Weidong Hanc7151a82008-12-08 22:51:37 +08003244 struct pci_dev *pdev)
3245{
3246 struct device_domain_info *info;
3247 struct intel_iommu *iommu;
3248 unsigned long flags;
3249 int found = 0;
3250 struct list_head *entry, *tmp;
3251
David Woodhouse276dbf992009-04-04 01:45:37 +01003252 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3253 pdev->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08003254 if (!iommu)
3255 return;
3256
3257 spin_lock_irqsave(&device_domain_lock, flags);
3258 list_for_each_safe(entry, tmp, &domain->devices) {
3259 info = list_entry(entry, struct device_domain_info, link);
David Woodhouse276dbf992009-04-04 01:45:37 +01003260 /* No need to compare PCI domain; it has to be the same */
Weidong Hanc7151a82008-12-08 22:51:37 +08003261 if (info->bus == pdev->bus->number &&
3262 info->devfn == pdev->devfn) {
3263 list_del(&info->link);
3264 list_del(&info->global);
3265 if (info->dev)
3266 info->dev->dev.archdata.iommu = NULL;
3267 spin_unlock_irqrestore(&device_domain_lock, flags);
3268
Yu Zhao93a23a72009-05-18 13:51:37 +08003269 iommu_disable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08003270 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003271 iommu_detach_dependent_devices(iommu, pdev);
Weidong Hanc7151a82008-12-08 22:51:37 +08003272 free_devinfo_mem(info);
3273
3274 spin_lock_irqsave(&device_domain_lock, flags);
3275
3276 if (found)
3277 break;
3278 else
3279 continue;
3280 }
3281
3282 /* if there is no other devices under the same iommu
3283 * owned by this domain, clear this iommu in iommu_bmp
3284 * update iommu count and coherency
3285 */
David Woodhouse276dbf992009-04-04 01:45:37 +01003286 if (iommu == device_to_iommu(info->segment, info->bus,
3287 info->devfn))
Weidong Hanc7151a82008-12-08 22:51:37 +08003288 found = 1;
3289 }
3290
3291 if (found == 0) {
3292 unsigned long tmp_flags;
3293 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
3294 clear_bit(iommu->seq_id, &domain->iommu_bmp);
3295 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08003296 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08003297 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
3298 }
3299
3300 spin_unlock_irqrestore(&device_domain_lock, flags);
3301}
3302
3303static void vm_domain_remove_all_dev_info(struct dmar_domain *domain)
3304{
3305 struct device_domain_info *info;
3306 struct intel_iommu *iommu;
3307 unsigned long flags1, flags2;
3308
3309 spin_lock_irqsave(&device_domain_lock, flags1);
3310 while (!list_empty(&domain->devices)) {
3311 info = list_entry(domain->devices.next,
3312 struct device_domain_info, link);
3313 list_del(&info->link);
3314 list_del(&info->global);
3315 if (info->dev)
3316 info->dev->dev.archdata.iommu = NULL;
3317
3318 spin_unlock_irqrestore(&device_domain_lock, flags1);
3319
Yu Zhao93a23a72009-05-18 13:51:37 +08003320 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01003321 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08003322 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003323 iommu_detach_dependent_devices(iommu, info->dev);
Weidong Hanc7151a82008-12-08 22:51:37 +08003324
3325 /* clear this iommu in iommu_bmp, update iommu count
Sheng Yang58c610b2009-03-18 15:33:05 +08003326 * and capabilities
Weidong Hanc7151a82008-12-08 22:51:37 +08003327 */
3328 spin_lock_irqsave(&domain->iommu_lock, flags2);
3329 if (test_and_clear_bit(iommu->seq_id,
3330 &domain->iommu_bmp)) {
3331 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08003332 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08003333 }
3334 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
3335
3336 free_devinfo_mem(info);
3337 spin_lock_irqsave(&device_domain_lock, flags1);
3338 }
3339 spin_unlock_irqrestore(&device_domain_lock, flags1);
3340}
3341
Weidong Han5e98c4b2008-12-08 23:03:27 +08003342/* domain id for virtual machine, it won't be set in context */
3343static unsigned long vm_domid;
3344
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003345static int vm_domain_min_agaw(struct dmar_domain *domain)
3346{
3347 int i;
3348 int min_agaw = domain->agaw;
3349
3350 i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
3351 for (; i < g_num_of_iommus; ) {
3352 if (min_agaw > g_iommus[i]->agaw)
3353 min_agaw = g_iommus[i]->agaw;
3354
3355 i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
3356 }
3357
3358 return min_agaw;
3359}
3360
Weidong Han5e98c4b2008-12-08 23:03:27 +08003361static struct dmar_domain *iommu_alloc_vm_domain(void)
3362{
3363 struct dmar_domain *domain;
3364
3365 domain = alloc_domain_mem();
3366 if (!domain)
3367 return NULL;
3368
3369 domain->id = vm_domid++;
3370 memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
3371 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
3372
3373 return domain;
3374}
3375
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003376static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08003377{
3378 int adjust_width;
3379
3380 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003381 spin_lock_init(&domain->iommu_lock);
3382
3383 domain_reserve_special_ranges(domain);
3384
3385 /* calculate AGAW */
3386 domain->gaw = guest_width;
3387 adjust_width = guestwidth_to_adjustwidth(guest_width);
3388 domain->agaw = width_to_agaw(adjust_width);
3389
3390 INIT_LIST_HEAD(&domain->devices);
3391
3392 domain->iommu_count = 0;
3393 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08003394 domain->iommu_snooping = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003395 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08003396
3397 /* always allocate the top pgd */
3398 domain->pgd = (struct dma_pte *)alloc_pgtable_page();
3399 if (!domain->pgd)
3400 return -ENOMEM;
3401 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
3402 return 0;
3403}
3404
3405static void iommu_free_vm_domain(struct dmar_domain *domain)
3406{
3407 unsigned long flags;
3408 struct dmar_drhd_unit *drhd;
3409 struct intel_iommu *iommu;
3410 unsigned long i;
3411 unsigned long ndomains;
3412
3413 for_each_drhd_unit(drhd) {
3414 if (drhd->ignored)
3415 continue;
3416 iommu = drhd->iommu;
3417
3418 ndomains = cap_ndoms(iommu->cap);
3419 i = find_first_bit(iommu->domain_ids, ndomains);
3420 for (; i < ndomains; ) {
3421 if (iommu->domains[i] == domain) {
3422 spin_lock_irqsave(&iommu->lock, flags);
3423 clear_bit(i, iommu->domain_ids);
3424 iommu->domains[i] = NULL;
3425 spin_unlock_irqrestore(&iommu->lock, flags);
3426 break;
3427 }
3428 i = find_next_bit(iommu->domain_ids, ndomains, i+1);
3429 }
3430 }
3431}
3432
3433static void vm_domain_exit(struct dmar_domain *domain)
3434{
Weidong Han5e98c4b2008-12-08 23:03:27 +08003435 /* Domain 0 is reserved, so dont process it */
3436 if (!domain)
3437 return;
3438
3439 vm_domain_remove_all_dev_info(domain);
3440 /* destroy iovas */
3441 put_iova_domain(&domain->iovad);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003442
3443 /* clear ptes */
David Woodhouse595badf2009-06-27 22:09:11 +01003444 dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003445
3446 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01003447 dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003448
3449 iommu_free_vm_domain(domain);
3450 free_domain_mem(domain);
3451}
3452
Joerg Roedel5d450802008-12-03 14:52:32 +01003453static int intel_iommu_domain_init(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03003454{
Joerg Roedel5d450802008-12-03 14:52:32 +01003455 struct dmar_domain *dmar_domain;
Kay, Allen M38717942008-09-09 18:37:29 +03003456
Joerg Roedel5d450802008-12-03 14:52:32 +01003457 dmar_domain = iommu_alloc_vm_domain();
3458 if (!dmar_domain) {
Kay, Allen M38717942008-09-09 18:37:29 +03003459 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01003460 "intel_iommu_domain_init: dmar_domain == NULL\n");
3461 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03003462 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003463 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Kay, Allen M38717942008-09-09 18:37:29 +03003464 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01003465 "intel_iommu_domain_init() failed\n");
3466 vm_domain_exit(dmar_domain);
3467 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03003468 }
Joerg Roedel5d450802008-12-03 14:52:32 +01003469 domain->priv = dmar_domain;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003470
Joerg Roedel5d450802008-12-03 14:52:32 +01003471 return 0;
Kay, Allen M38717942008-09-09 18:37:29 +03003472}
Kay, Allen M38717942008-09-09 18:37:29 +03003473
Joerg Roedel5d450802008-12-03 14:52:32 +01003474static void intel_iommu_domain_destroy(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03003475{
Joerg Roedel5d450802008-12-03 14:52:32 +01003476 struct dmar_domain *dmar_domain = domain->priv;
3477
3478 domain->priv = NULL;
3479 vm_domain_exit(dmar_domain);
Kay, Allen M38717942008-09-09 18:37:29 +03003480}
Kay, Allen M38717942008-09-09 18:37:29 +03003481
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003482static int intel_iommu_attach_device(struct iommu_domain *domain,
3483 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03003484{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003485 struct dmar_domain *dmar_domain = domain->priv;
3486 struct pci_dev *pdev = to_pci_dev(dev);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003487 struct intel_iommu *iommu;
3488 int addr_width;
3489 u64 end;
Kay, Allen M38717942008-09-09 18:37:29 +03003490
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003491 /* normally pdev is not mapped */
3492 if (unlikely(domain_context_mapped(pdev))) {
3493 struct dmar_domain *old_domain;
3494
3495 old_domain = find_domain(pdev);
3496 if (old_domain) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003497 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
3498 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
3499 domain_remove_one_dev_info(old_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003500 else
3501 domain_remove_dev_info(old_domain);
3502 }
3503 }
3504
David Woodhouse276dbf992009-04-04 01:45:37 +01003505 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3506 pdev->devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003507 if (!iommu)
3508 return -ENODEV;
3509
3510 /* check if this iommu agaw is sufficient for max mapped address */
3511 addr_width = agaw_to_width(iommu->agaw);
3512 end = DOMAIN_MAX_ADDR(addr_width);
3513 end = end & VTD_PAGE_MASK;
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003514 if (end < dmar_domain->max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003515 printk(KERN_ERR "%s: iommu agaw (%d) is not "
3516 "sufficient for the mapped address (%llx)\n",
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003517 __func__, iommu->agaw, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003518 return -EFAULT;
3519 }
3520
David Woodhouse5fe60f42009-08-09 10:53:41 +01003521 return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003522}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003523
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003524static void intel_iommu_detach_device(struct iommu_domain *domain,
3525 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03003526{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003527 struct dmar_domain *dmar_domain = domain->priv;
3528 struct pci_dev *pdev = to_pci_dev(dev);
3529
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003530 domain_remove_one_dev_info(dmar_domain, pdev);
Kay, Allen M38717942008-09-09 18:37:29 +03003531}
Kay, Allen M38717942008-09-09 18:37:29 +03003532
Joerg Roedeldde57a22008-12-03 15:04:09 +01003533static int intel_iommu_map_range(struct iommu_domain *domain,
3534 unsigned long iova, phys_addr_t hpa,
3535 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03003536{
Joerg Roedeldde57a22008-12-03 15:04:09 +01003537 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003538 u64 max_addr;
3539 int addr_width;
Joerg Roedeldde57a22008-12-03 15:04:09 +01003540 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003541 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003542
Joerg Roedeldde57a22008-12-03 15:04:09 +01003543 if (iommu_prot & IOMMU_READ)
3544 prot |= DMA_PTE_READ;
3545 if (iommu_prot & IOMMU_WRITE)
3546 prot |= DMA_PTE_WRITE;
Sheng Yang9cf066972009-03-18 15:33:07 +08003547 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
3548 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01003549
David Woodhouse163cc522009-06-28 00:51:17 +01003550 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01003551 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003552 int min_agaw;
3553 u64 end;
3554
3555 /* check if minimum agaw is sufficient for mapped address */
Joerg Roedeldde57a22008-12-03 15:04:09 +01003556 min_agaw = vm_domain_min_agaw(dmar_domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003557 addr_width = agaw_to_width(min_agaw);
3558 end = DOMAIN_MAX_ADDR(addr_width);
3559 end = end & VTD_PAGE_MASK;
3560 if (end < max_addr) {
3561 printk(KERN_ERR "%s: iommu agaw (%d) is not "
3562 "sufficient for the mapped address (%llx)\n",
3563 __func__, min_agaw, max_addr);
3564 return -EFAULT;
3565 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01003566 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003567 }
David Woodhousead051222009-06-28 14:22:28 +01003568 /* Round up size to next multiple of PAGE_SIZE, if it and
3569 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01003570 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01003571 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
3572 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003573 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03003574}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003575
Joerg Roedeldde57a22008-12-03 15:04:09 +01003576static void intel_iommu_unmap_range(struct iommu_domain *domain,
3577 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003578{
Joerg Roedeldde57a22008-12-03 15:04:09 +01003579 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003580
Sheng Yang4b99d352009-07-08 11:52:52 +01003581 if (!size)
3582 return;
3583
David Woodhouse163cc522009-06-28 00:51:17 +01003584 dma_pte_clear_range(dmar_domain, iova >> VTD_PAGE_SHIFT,
3585 (iova + size - 1) >> VTD_PAGE_SHIFT);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003586
David Woodhouse163cc522009-06-28 00:51:17 +01003587 if (dmar_domain->max_addr == iova + size)
3588 dmar_domain->max_addr = iova;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003589}
Kay, Allen M38717942008-09-09 18:37:29 +03003590
Joerg Roedeld14d6572008-12-03 15:06:57 +01003591static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
3592 unsigned long iova)
Kay, Allen M38717942008-09-09 18:37:29 +03003593{
Joerg Roedeld14d6572008-12-03 15:06:57 +01003594 struct dmar_domain *dmar_domain = domain->priv;
Kay, Allen M38717942008-09-09 18:37:29 +03003595 struct dma_pte *pte;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003596 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03003597
David Woodhouseb026fd22009-06-28 10:37:25 +01003598 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT);
Kay, Allen M38717942008-09-09 18:37:29 +03003599 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003600 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03003601
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003602 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03003603}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003604
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003605static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
3606 unsigned long cap)
3607{
3608 struct dmar_domain *dmar_domain = domain->priv;
3609
3610 if (cap == IOMMU_CAP_CACHE_COHERENCY)
3611 return dmar_domain->iommu_snooping;
3612
3613 return 0;
3614}
3615
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003616static struct iommu_ops intel_iommu_ops = {
3617 .domain_init = intel_iommu_domain_init,
3618 .domain_destroy = intel_iommu_domain_destroy,
3619 .attach_dev = intel_iommu_attach_device,
3620 .detach_dev = intel_iommu_detach_device,
3621 .map = intel_iommu_map_range,
3622 .unmap = intel_iommu_unmap_range,
3623 .iova_to_phys = intel_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003624 .domain_has_cap = intel_iommu_domain_has_cap,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003625};
David Woodhouse9af88142009-02-13 23:18:03 +00003626
3627static void __devinit quirk_iommu_rwbf(struct pci_dev *dev)
3628{
3629 /*
3630 * Mobile 4 Series Chipset neglects to set RWBF capability,
3631 * but needs it:
3632 */
3633 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
3634 rwbf_quirk = 1;
3635}
3636
3637DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);