blob: cbca5f05ff87747036810f4426ad52504cac0107 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Sergei Shtylyov075cb652007-02-17 02:40:22 +01002 * linux/drivers/ide/pci/siimage.c Version 1.11 Jan 27, 2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
5 * Copyright (C) 2003 Red Hat <alan@redhat.com>
Sergei Shtylyov075cb652007-02-17 02:40:22 +01006 * Copyright (C) 2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * May be copied or modified under the terms of the GNU General Public License
9 *
Jeff Garzikbf4c7962005-11-18 22:55:47 +010010 * Documentation for CMD680:
11 * http://gkernel.sourceforge.net/specs/sii/sii-0680a-v1.31.pdf.bz2
12 *
13 * Documentation for SiI 3112:
14 * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
15 *
16 * Errata and other documentation only available under NDA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 *
19 * FAQ Items:
20 * If you are using Marvell SATA-IDE adapters with Maxtor drives
21 * ensure the system is set up for ATA100/UDMA5 not UDMA6.
22 *
23 * If you are using WD drives with SATA bridges you must set the
24 * drive to "Single". "Master" will hang
25 *
26 * If you have strange problems with nVidia chipset systems please
27 * see the SI support documentation and update your system BIOS
28 * if neccessary
29 */
30
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/types.h>
32#include <linux/module.h>
33#include <linux/pci.h>
34#include <linux/delay.h>
35#include <linux/hdreg.h>
36#include <linux/ide.h>
37#include <linux/init.h>
38
39#include <asm/io.h>
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/**
42 * pdev_is_sata - check if device is SATA
43 * @pdev: PCI device to check
44 *
45 * Returns true if this is a SATA controller
46 */
47
48static int pdev_is_sata(struct pci_dev *pdev)
49{
50 switch(pdev->device)
51 {
52 case PCI_DEVICE_ID_SII_3112:
53 case PCI_DEVICE_ID_SII_1210SA:
54 return 1;
55 case PCI_DEVICE_ID_SII_680:
56 return 0;
57 }
58 BUG();
59 return 0;
60}
61
62/**
63 * is_sata - check if hwif is SATA
64 * @hwif: interface to check
65 *
66 * Returns true if this is a SATA controller
67 */
68
69static inline int is_sata(ide_hwif_t *hwif)
70{
71 return pdev_is_sata(hwif->pci_dev);
72}
73
74/**
75 * siimage_selreg - return register base
76 * @hwif: interface
77 * @r: config offset
78 *
79 * Turn a config register offset into the right address in either
80 * PCI space or MMIO space to access the control register in question
81 * Thankfully this is a configuration operation so isnt performance
82 * criticial.
83 */
84
85static unsigned long siimage_selreg(ide_hwif_t *hwif, int r)
86{
87 unsigned long base = (unsigned long)hwif->hwif_data;
88 base += 0xA0 + r;
89 if(hwif->mmio)
90 base += (hwif->channel << 6);
91 else
92 base += (hwif->channel << 4);
93 return base;
94}
95
96/**
97 * siimage_seldev - return register base
98 * @hwif: interface
99 * @r: config offset
100 *
101 * Turn a config register offset into the right address in either
102 * PCI space or MMIO space to access the control register in question
103 * including accounting for the unit shift.
104 */
105
106static inline unsigned long siimage_seldev(ide_drive_t *drive, int r)
107{
108 ide_hwif_t *hwif = HWIF(drive);
109 unsigned long base = (unsigned long)hwif->hwif_data;
110 base += 0xA0 + r;
111 if(hwif->mmio)
112 base += (hwif->channel << 6);
113 else
114 base += (hwif->channel << 4);
115 base |= drive->select.b.unit << drive->select.b.unit;
116 return base;
117}
118
119/**
120 * siimage_ratemask - Compute available modes
121 * @drive: IDE drive
122 *
123 * Compute the available speeds for the devices on the interface.
124 * For the CMD680 this depends on the clocking mode (scsc), for the
125 * SI3312 SATA controller life is a bit simpler. Enforce UDMA33
126 * as a limit if there is no 80pin cable present.
127 */
128
129static byte siimage_ratemask (ide_drive_t *drive)
130{
131 ide_hwif_t *hwif = HWIF(drive);
132 u8 mode = 0, scsc = 0;
133 unsigned long base = (unsigned long) hwif->hwif_data;
134
135 if (hwif->mmio)
136 scsc = hwif->INB(base + 0x4A);
137 else
138 pci_read_config_byte(hwif->pci_dev, 0x8A, &scsc);
139
140 if(is_sata(hwif))
141 {
142 if(strstr(drive->id->model, "Maxtor"))
143 return 3;
144 return 4;
145 }
146
147 if ((scsc & 0x30) == 0x10) /* 133 */
148 mode = 4;
149 else if ((scsc & 0x30) == 0x20) /* 2xPCI */
150 mode = 4;
151 else if ((scsc & 0x30) == 0x00) /* 100 */
152 mode = 3;
153 else /* Disabled ? */
154 BUG();
155
156 if (!eighty_ninty_three(drive))
157 mode = min(mode, (u8)1);
158 return mode;
159}
160
161/**
162 * siimage_taskfile_timing - turn timing data to a mode
163 * @hwif: interface to query
164 *
165 * Read the timing data for the interface and return the
166 * mode that is being used.
167 */
168
169static byte siimage_taskfile_timing (ide_hwif_t *hwif)
170{
171 u16 timing = 0x328a;
172 unsigned long addr = siimage_selreg(hwif, 2);
173
174 if (hwif->mmio)
175 timing = hwif->INW(addr);
176 else
177 pci_read_config_word(hwif->pci_dev, addr, &timing);
178
179 switch (timing) {
180 case 0x10c1: return 4;
181 case 0x10c3: return 3;
182 case 0x1104:
183 case 0x1281: return 2;
184 case 0x2283: return 1;
185 case 0x328a:
186 default: return 0;
187 }
188}
189
190/**
191 * simmage_tuneproc - tune a drive
192 * @drive: drive to tune
193 * @mode_wanted: the target operating mode
194 *
195 * Load the timing settings for this device mode into the
196 * controller. If we are in PIO mode 3 or 4 turn on IORDY
197 * monitoring (bit 9). The TF timing is bits 31:16
198 */
199
200static void siimage_tuneproc (ide_drive_t *drive, byte mode_wanted)
201{
202 ide_hwif_t *hwif = HWIF(drive);
203 u32 speedt = 0;
204 u16 speedp = 0;
205 unsigned long addr = siimage_seldev(drive, 0x04);
206 unsigned long tfaddr = siimage_selreg(hwif, 0x02);
207
208 /* cheat for now and use the docs */
Sergei Shtylyov075cb652007-02-17 02:40:22 +0100209 switch (mode_wanted) {
210 case 4:
211 speedp = 0x10c1;
212 speedt = 0x10c1;
213 break;
214 case 3:
215 speedp = 0x10c3;
216 speedt = 0x10c3;
217 break;
218 case 2:
219 speedp = 0x1104;
220 speedt = 0x1281;
221 break;
222 case 1:
223 speedp = 0x2283;
224 speedt = 0x2283;
225 break;
226 case 0:
227 default:
228 speedp = 0x328a;
229 speedt = 0x328a;
230 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 }
Sergei Shtylyov075cb652007-02-17 02:40:22 +0100232
233 if (hwif->mmio) {
234 hwif->OUTW(speedp, addr);
235 hwif->OUTW(speedt, tfaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 /* Now set up IORDY */
237 if(mode_wanted == 3 || mode_wanted == 4)
238 hwif->OUTW(hwif->INW(tfaddr-2)|0x200, tfaddr-2);
239 else
240 hwif->OUTW(hwif->INW(tfaddr-2)&~0x200, tfaddr-2);
Sergei Shtylyov075cb652007-02-17 02:40:22 +0100241 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 pci_write_config_word(hwif->pci_dev, addr, speedp);
243 pci_write_config_word(hwif->pci_dev, tfaddr, speedt);
244 pci_read_config_word(hwif->pci_dev, tfaddr-2, &speedp);
245 speedp &= ~0x200;
246 /* Set IORDY for mode 3 or 4 */
247 if(mode_wanted == 3 || mode_wanted == 4)
248 speedp |= 0x200;
249 pci_write_config_word(hwif->pci_dev, tfaddr-2, speedp);
250 }
251}
252
253/**
254 * config_siimage_chipset_for_pio - set drive timings
255 * @drive: drive to tune
256 * @speed we want
257 *
258 * Compute the best pio mode we can for a given device. Also honour
259 * the timings for the driver when dealing with mixed devices. Some
260 * of this is ugly but its all wrapped up here
261 *
262 * The SI680 can also do VDMA - we need to start using that
263 *
264 * FIXME: we use the BIOS channel timings to avoid driving the task
265 * files too fast at the disk. We need to compute the master/slave
266 * drive PIO mode properly so that we can up the speed on a hotplug
267 * system.
268 */
269
270static void config_siimage_chipset_for_pio (ide_drive_t *drive, byte set_speed)
271{
272 u8 channel_timings = siimage_taskfile_timing(HWIF(drive));
273 u8 speed = 0, set_pio = ide_get_best_pio_mode(drive, 4, 5, NULL);
274
275 /* WARNING PIO timing mess is going to happen b/w devices, argh */
276 if ((channel_timings != set_pio) && (set_pio > channel_timings))
277 set_pio = channel_timings;
278
279 siimage_tuneproc(drive, set_pio);
280 speed = XFER_PIO_0 + set_pio;
281 if (set_speed)
282 (void) ide_config_drive_speed(drive, speed);
283}
284
285static void config_chipset_for_pio (ide_drive_t *drive, byte set_speed)
286{
287 config_siimage_chipset_for_pio(drive, set_speed);
288}
289
290/**
291 * siimage_tune_chipset - set controller timings
292 * @drive: Drive to set up
293 * @xferspeed: speed we want to achieve
294 *
295 * Tune the SII chipset for the desired mode. If we can't achieve
296 * the desired mode then tune for a lower one, but ultimately
297 * make the thing work.
298 */
299
300static int siimage_tune_chipset (ide_drive_t *drive, byte xferspeed)
301{
302 u8 ultra6[] = { 0x0F, 0x0B, 0x07, 0x05, 0x03, 0x02, 0x01 };
303 u8 ultra5[] = { 0x0C, 0x07, 0x05, 0x04, 0x02, 0x01 };
304 u16 dma[] = { 0x2208, 0x10C2, 0x10C1 };
305
306 ide_hwif_t *hwif = HWIF(drive);
307 u16 ultra = 0, multi = 0;
308 u8 mode = 0, unit = drive->select.b.unit;
309 u8 speed = ide_rate_filter(siimage_ratemask(drive), xferspeed);
310 unsigned long base = (unsigned long)hwif->hwif_data;
311 u8 scsc = 0, addr_mask = ((hwif->channel) ?
312 ((hwif->mmio) ? 0xF4 : 0x84) :
313 ((hwif->mmio) ? 0xB4 : 0x80));
314
315 unsigned long ma = siimage_seldev(drive, 0x08);
316 unsigned long ua = siimage_seldev(drive, 0x0C);
317
318 if (hwif->mmio) {
319 scsc = hwif->INB(base + 0x4A);
320 mode = hwif->INB(base + addr_mask);
321 multi = hwif->INW(ma);
322 ultra = hwif->INW(ua);
323 } else {
324 pci_read_config_byte(hwif->pci_dev, 0x8A, &scsc);
325 pci_read_config_byte(hwif->pci_dev, addr_mask, &mode);
326 pci_read_config_word(hwif->pci_dev, ma, &multi);
327 pci_read_config_word(hwif->pci_dev, ua, &ultra);
328 }
329
330 mode &= ~((unit) ? 0x30 : 0x03);
331 ultra &= ~0x3F;
332 scsc = ((scsc & 0x30) == 0x00) ? 0 : 1;
333
334 scsc = is_sata(hwif) ? 1 : scsc;
335
336 switch(speed) {
337 case XFER_PIO_4:
338 case XFER_PIO_3:
339 case XFER_PIO_2:
340 case XFER_PIO_1:
341 case XFER_PIO_0:
342 siimage_tuneproc(drive, (speed - XFER_PIO_0));
343 mode |= ((unit) ? 0x10 : 0x01);
344 break;
345 case XFER_MW_DMA_2:
346 case XFER_MW_DMA_1:
347 case XFER_MW_DMA_0:
348 multi = dma[speed - XFER_MW_DMA_0];
349 mode |= ((unit) ? 0x20 : 0x02);
350 config_siimage_chipset_for_pio(drive, 0);
351 break;
352 case XFER_UDMA_6:
353 case XFER_UDMA_5:
354 case XFER_UDMA_4:
355 case XFER_UDMA_3:
356 case XFER_UDMA_2:
357 case XFER_UDMA_1:
358 case XFER_UDMA_0:
359 multi = dma[2];
360 ultra |= ((scsc) ? (ultra6[speed - XFER_UDMA_0]) :
361 (ultra5[speed - XFER_UDMA_0]));
362 mode |= ((unit) ? 0x30 : 0x03);
363 config_siimage_chipset_for_pio(drive, 0);
364 break;
365 default:
366 return 1;
367 }
368
369 if (hwif->mmio) {
370 hwif->OUTB(mode, base + addr_mask);
371 hwif->OUTW(multi, ma);
372 hwif->OUTW(ultra, ua);
373 } else {
374 pci_write_config_byte(hwif->pci_dev, addr_mask, mode);
375 pci_write_config_word(hwif->pci_dev, ma, multi);
376 pci_write_config_word(hwif->pci_dev, ua, ultra);
377 }
378 return (ide_config_drive_speed(drive, speed));
379}
380
381/**
382 * config_chipset_for_dma - configure for DMA
383 * @drive: drive to configure
384 *
385 * Called by the IDE layer when it wants the timings set up.
386 * For the CMD680 we also need to set up the PIO timings and
387 * enable DMA.
388 */
389
390static int config_chipset_for_dma (ide_drive_t *drive)
391{
392 u8 speed = ide_dma_speed(drive, siimage_ratemask(drive));
393
394 config_chipset_for_pio(drive, !speed);
395
396 if (!speed)
397 return 0;
398
399 if (ide_set_xfer_rate(drive, speed))
400 return 0;
401
402 if (!drive->init_speed)
403 drive->init_speed = speed;
404
405 return ide_dma_enable(drive);
406}
407
408/**
409 * siimage_configure_drive_for_dma - set up for DMA transfers
410 * @drive: drive we are going to set up
411 *
412 * Set up the drive for DMA, tune the controller and drive as
413 * required. If the drive isn't suitable for DMA or we hit
414 * other problems then we will drop down to PIO and set up
415 * PIO appropriately
416 */
417
418static int siimage_config_drive_for_dma (ide_drive_t *drive)
419{
420 ide_hwif_t *hwif = HWIF(drive);
421 struct hd_driveid *id = drive->id;
422
423 if ((id->capability & 1) != 0 && drive->autodma) {
424
425 if (ide_use_dma(drive)) {
426 if (config_chipset_for_dma(drive))
427 return hwif->ide_dma_on(drive);
428 }
429
430 goto fast_ata_pio;
431
432 } else if ((id->capability & 8) || (id->field_valid & 2)) {
433fast_ata_pio:
434 config_chipset_for_pio(drive, 1);
435 return hwif->ide_dma_off_quietly(drive);
436 }
437 /* IORDY not supported */
438 return 0;
439}
440
441/* returns 1 if dma irq issued, 0 otherwise */
442static int siimage_io_ide_dma_test_irq (ide_drive_t *drive)
443{
444 ide_hwif_t *hwif = HWIF(drive);
445 u8 dma_altstat = 0;
446 unsigned long addr = siimage_selreg(hwif, 1);
447
448 /* return 1 if INTR asserted */
449 if ((hwif->INB(hwif->dma_status) & 4) == 4)
450 return 1;
451
452 /* return 1 if Device INTR asserted */
453 pci_read_config_byte(hwif->pci_dev, addr, &dma_altstat);
454 if (dma_altstat & 8)
455 return 0; //return 1;
456 return 0;
457}
458
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459/**
460 * siimage_mmio_ide_dma_test_irq - check we caused an IRQ
461 * @drive: drive we are testing
462 *
463 * Check if we caused an IDE DMA interrupt. We may also have caused
464 * SATA status interrupts, if so we clean them up and continue.
465 */
466
467static int siimage_mmio_ide_dma_test_irq (ide_drive_t *drive)
468{
469 ide_hwif_t *hwif = HWIF(drive);
470 unsigned long base = (unsigned long)hwif->hwif_data;
471 unsigned long addr = siimage_selreg(hwif, 0x1);
472
473 if (SATA_ERROR_REG) {
474 u32 ext_stat = hwif->INL(base + 0x10);
475 u8 watchdog = 0;
476 if (ext_stat & ((hwif->channel) ? 0x40 : 0x10)) {
477 u32 sata_error = hwif->INL(SATA_ERROR_REG);
478 hwif->OUTL(sata_error, SATA_ERROR_REG);
479 watchdog = (sata_error & 0x00680000) ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 printk(KERN_WARNING "%s: sata_error = 0x%08x, "
481 "watchdog = %d, %s\n",
482 drive->name, sata_error, watchdog,
483 __FUNCTION__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
485 } else {
486 watchdog = (ext_stat & 0x8000) ? 1 : 0;
487 }
488 ext_stat >>= 16;
489
490 if (!(ext_stat & 0x0404) && !watchdog)
491 return 0;
492 }
493
494 /* return 1 if INTR asserted */
495 if ((hwif->INB(hwif->dma_status) & 0x04) == 0x04)
496 return 1;
497
498 /* return 1 if Device INTR asserted */
499 if ((hwif->INB(addr) & 8) == 8)
500 return 0; //return 1;
501
502 return 0;
503}
504
505/**
506 * siimage_busproc - bus isolation ioctl
507 * @drive: drive to isolate/restore
508 * @state: bus state to set
509 *
510 * Used by the SII3112 to handle bus isolation. As this is a
511 * SATA controller the work required is quite limited, we
512 * just have to clean up the statistics
513 */
514
515static int siimage_busproc (ide_drive_t * drive, int state)
516{
517 ide_hwif_t *hwif = HWIF(drive);
518 u32 stat_config = 0;
519 unsigned long addr = siimage_selreg(hwif, 0);
520
521 if (hwif->mmio) {
522 stat_config = hwif->INL(addr);
523 } else
524 pci_read_config_dword(hwif->pci_dev, addr, &stat_config);
525
526 switch (state) {
527 case BUSSTATE_ON:
528 hwif->drives[0].failures = 0;
529 hwif->drives[1].failures = 0;
530 break;
531 case BUSSTATE_OFF:
532 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
533 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
534 break;
535 case BUSSTATE_TRISTATE:
536 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
537 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
538 break;
539 default:
540 return -EINVAL;
541 }
542 hwif->bus_state = state;
543 return 0;
544}
545
546/**
547 * siimage_reset_poll - wait for sata reset
548 * @drive: drive we are resetting
549 *
550 * Poll the SATA phy and see whether it has come back from the dead
551 * yet.
552 */
553
554static int siimage_reset_poll (ide_drive_t *drive)
555{
556 if (SATA_STATUS_REG) {
557 ide_hwif_t *hwif = HWIF(drive);
558
559 if ((hwif->INL(SATA_STATUS_REG) & 0x03) != 0x03) {
560 printk(KERN_WARNING "%s: reset phy dead, status=0x%08x\n",
561 hwif->name, hwif->INL(SATA_STATUS_REG));
562 HWGROUP(drive)->polling = 0;
563 return ide_started;
564 }
565 return 0;
566 } else {
567 return 0;
568 }
569}
570
571/**
572 * siimage_pre_reset - reset hook
573 * @drive: IDE device being reset
574 *
575 * For the SATA devices we need to handle recalibration/geometry
576 * differently
577 */
578
579static void siimage_pre_reset (ide_drive_t *drive)
580{
581 if (drive->media != ide_disk)
582 return;
583
584 if (is_sata(HWIF(drive)))
585 {
586 drive->special.b.set_geometry = 0;
587 drive->special.b.recalibrate = 0;
588 }
589}
590
591/**
592 * siimage_reset - reset a device on an siimage controller
593 * @drive: drive to reset
594 *
595 * Perform a controller level reset fo the device. For
596 * SATA we must also check the PHY.
597 */
598
599static void siimage_reset (ide_drive_t *drive)
600{
601 ide_hwif_t *hwif = HWIF(drive);
602 u8 reset = 0;
603 unsigned long addr = siimage_selreg(hwif, 0);
604
605 if (hwif->mmio) {
606 reset = hwif->INB(addr);
607 hwif->OUTB((reset|0x03), addr);
608 /* FIXME:posting */
609 udelay(25);
610 hwif->OUTB(reset, addr);
611 (void) hwif->INB(addr);
612 } else {
613 pci_read_config_byte(hwif->pci_dev, addr, &reset);
614 pci_write_config_byte(hwif->pci_dev, addr, reset|0x03);
615 udelay(25);
616 pci_write_config_byte(hwif->pci_dev, addr, reset);
617 pci_read_config_byte(hwif->pci_dev, addr, &reset);
618 }
619
620 if (SATA_STATUS_REG) {
621 u32 sata_stat = hwif->INL(SATA_STATUS_REG);
622 printk(KERN_WARNING "%s: reset phy, status=0x%08x, %s\n",
623 hwif->name, sata_stat, __FUNCTION__);
624 if (!(sata_stat)) {
625 printk(KERN_WARNING "%s: reset phy dead, status=0x%08x\n",
626 hwif->name, sata_stat);
627 drive->failures++;
628 }
629 }
630
631}
632
633/**
634 * proc_reports_siimage - add siimage controller to proc
635 * @dev: PCI device
636 * @clocking: SCSC value
637 * @name: controller name
638 *
639 * Report the clocking mode of the controller and add it to
640 * the /proc interface layer
641 */
642
643static void proc_reports_siimage (struct pci_dev *dev, u8 clocking, const char *name)
644{
645 if (!pdev_is_sata(dev)) {
646 printk(KERN_INFO "%s: BASE CLOCK ", name);
647 clocking &= 0x03;
648 switch (clocking) {
649 case 0x03: printk("DISABLED!\n"); break;
650 case 0x02: printk("== 2X PCI\n"); break;
651 case 0x01: printk("== 133\n"); break;
652 case 0x00: printk("== 100\n"); break;
653 }
654 }
655}
656
657/**
658 * setup_mmio_siimage - switch an SI controller into MMIO
659 * @dev: PCI device we are configuring
660 * @name: device name
661 *
662 * Attempt to put the device into mmio mode. There are some slight
663 * complications here with certain systems where the mmio bar isnt
664 * mapped so we have to be sure we can fall back to I/O.
665 */
666
667static unsigned int setup_mmio_siimage (struct pci_dev *dev, const char *name)
668{
669 unsigned long bar5 = pci_resource_start(dev, 5);
670 unsigned long barsize = pci_resource_len(dev, 5);
671 u8 tmpbyte = 0;
672 void __iomem *ioaddr;
John W. Linvilled868dd12005-11-10 00:19:14 +0100673 u32 tmp, irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
675 /*
676 * Drop back to PIO if we can't map the mmio. Some
677 * systems seem to get terminally confused in the PCI
678 * spaces.
679 */
680
681 if(!request_mem_region(bar5, barsize, name))
682 {
683 printk(KERN_WARNING "siimage: IDE controller MMIO ports not available.\n");
684 return 0;
685 }
686
687 ioaddr = ioremap(bar5, barsize);
688
689 if (ioaddr == NULL)
690 {
691 release_mem_region(bar5, barsize);
692 return 0;
693 }
694
695 pci_set_master(dev);
696 pci_set_drvdata(dev, (void *) ioaddr);
697
698 if (pdev_is_sata(dev)) {
John W. Linvilled868dd12005-11-10 00:19:14 +0100699 /* make sure IDE0/1 interrupts are not masked */
700 irq_mask = (1 << 22) | (1 << 23);
701 tmp = readl(ioaddr + 0x48);
702 if (tmp & irq_mask) {
703 tmp &= ~irq_mask;
704 writel(tmp, ioaddr + 0x48);
705 readl(ioaddr + 0x48); /* flush */
706 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 writel(0, ioaddr + 0x148);
708 writel(0, ioaddr + 0x1C8);
709 }
710
711 writeb(0, ioaddr + 0xB4);
712 writeb(0, ioaddr + 0xF4);
713 tmpbyte = readb(ioaddr + 0x4A);
714
715 switch(tmpbyte & 0x30) {
716 case 0x00:
717 /* In 100 MHz clocking, try and switch to 133 */
718 writeb(tmpbyte|0x10, ioaddr + 0x4A);
719 break;
720 case 0x10:
721 /* On 133Mhz clocking */
722 break;
723 case 0x20:
724 /* On PCIx2 clocking */
725 break;
726 case 0x30:
727 /* Clocking is disabled */
728 /* 133 clock attempt to force it on */
729 writeb(tmpbyte & ~0x20, ioaddr + 0x4A);
730 break;
731 }
732
733 writeb( 0x72, ioaddr + 0xA1);
734 writew( 0x328A, ioaddr + 0xA2);
735 writel(0x62DD62DD, ioaddr + 0xA4);
736 writel(0x43924392, ioaddr + 0xA8);
737 writel(0x40094009, ioaddr + 0xAC);
738 writeb( 0x72, ioaddr + 0xE1);
739 writew( 0x328A, ioaddr + 0xE2);
740 writel(0x62DD62DD, ioaddr + 0xE4);
741 writel(0x43924392, ioaddr + 0xE8);
742 writel(0x40094009, ioaddr + 0xEC);
743
744 if (pdev_is_sata(dev)) {
745 writel(0xFFFF0000, ioaddr + 0x108);
746 writel(0xFFFF0000, ioaddr + 0x188);
747 writel(0x00680000, ioaddr + 0x148);
748 writel(0x00680000, ioaddr + 0x1C8);
749 }
750
751 tmpbyte = readb(ioaddr + 0x4A);
752
753 proc_reports_siimage(dev, (tmpbyte>>4), name);
754 return 1;
755}
756
757/**
758 * init_chipset_siimage - set up an SI device
759 * @dev: PCI device
760 * @name: device name
761 *
762 * Perform the initial PCI set up for this device. Attempt to switch
763 * to 133MHz clocking if the system isn't already set up to do it.
764 */
765
766static unsigned int __devinit init_chipset_siimage(struct pci_dev *dev, const char *name)
767{
768 u32 class_rev = 0;
769 u8 tmpbyte = 0;
770 u8 BA5_EN = 0;
771
772 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
773 class_rev &= 0xff;
774 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (class_rev) ? 1 : 255);
775
776 pci_read_config_byte(dev, 0x8A, &BA5_EN);
777 if ((BA5_EN & 0x01) || (pci_resource_start(dev, 5))) {
778 if (setup_mmio_siimage(dev, name)) {
779 return 0;
780 }
781 }
782
783 pci_write_config_byte(dev, 0x80, 0x00);
784 pci_write_config_byte(dev, 0x84, 0x00);
785 pci_read_config_byte(dev, 0x8A, &tmpbyte);
786 switch(tmpbyte & 0x30) {
787 case 0x00:
788 /* 133 clock attempt to force it on */
789 pci_write_config_byte(dev, 0x8A, tmpbyte|0x10);
790 case 0x30:
791 /* if clocking is disabled */
792 /* 133 clock attempt to force it on */
793 pci_write_config_byte(dev, 0x8A, tmpbyte & ~0x20);
794 case 0x10:
795 /* 133 already */
796 break;
797 case 0x20:
798 /* BIOS set PCI x2 clocking */
799 break;
800 }
801
802 pci_read_config_byte(dev, 0x8A, &tmpbyte);
803
804 pci_write_config_byte(dev, 0xA1, 0x72);
805 pci_write_config_word(dev, 0xA2, 0x328A);
806 pci_write_config_dword(dev, 0xA4, 0x62DD62DD);
807 pci_write_config_dword(dev, 0xA8, 0x43924392);
808 pci_write_config_dword(dev, 0xAC, 0x40094009);
809 pci_write_config_byte(dev, 0xB1, 0x72);
810 pci_write_config_word(dev, 0xB2, 0x328A);
811 pci_write_config_dword(dev, 0xB4, 0x62DD62DD);
812 pci_write_config_dword(dev, 0xB8, 0x43924392);
813 pci_write_config_dword(dev, 0xBC, 0x40094009);
814
815 proc_reports_siimage(dev, (tmpbyte>>4), name);
816 return 0;
817}
818
819/**
820 * init_mmio_iops_siimage - set up the iops for MMIO
821 * @hwif: interface to set up
822 *
823 * The basic setup here is fairly simple, we can use standard MMIO
824 * operations. However we do have to set the taskfile register offsets
825 * by hand as there isnt a standard defined layout for them this
826 * time.
827 *
828 * The hardware supports buffered taskfiles and also some rather nice
Alan Cox19c1ef52006-06-28 04:26:59 -0700829 * extended PRD tables. For better SI3112 support use the libata driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 */
831
832static void __devinit init_mmio_iops_siimage(ide_hwif_t *hwif)
833{
834 struct pci_dev *dev = hwif->pci_dev;
835 void *addr = pci_get_drvdata(dev);
836 u8 ch = hwif->channel;
837 hw_regs_t hw;
838 unsigned long base;
839
840 /*
841 * Fill in the basic HWIF bits
842 */
843
844 default_hwif_mmiops(hwif);
845 hwif->hwif_data = addr;
846
847 /*
848 * Now set up the hw. We have to do this ourselves as
849 * the MMIO layout isnt the same as the the standard port
850 * based I/O
851 */
852
853 memset(&hw, 0, sizeof(hw_regs_t));
854
855 base = (unsigned long)addr;
856 if (ch)
857 base += 0xC0;
858 else
859 base += 0x80;
860
861 /*
862 * The buffered task file doesn't have status/control
863 * so we can't currently use it sanely since we want to
864 * use LBA48 mode.
865 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 hw.io_ports[IDE_DATA_OFFSET] = base;
867 hw.io_ports[IDE_ERROR_OFFSET] = base + 1;
868 hw.io_ports[IDE_NSECTOR_OFFSET] = base + 2;
869 hw.io_ports[IDE_SECTOR_OFFSET] = base + 3;
870 hw.io_ports[IDE_LCYL_OFFSET] = base + 4;
871 hw.io_ports[IDE_HCYL_OFFSET] = base + 5;
872 hw.io_ports[IDE_SELECT_OFFSET] = base + 6;
873 hw.io_ports[IDE_STATUS_OFFSET] = base + 7;
874 hw.io_ports[IDE_CONTROL_OFFSET] = base + 10;
875
876 hw.io_ports[IDE_IRQ_OFFSET] = 0;
877
878 if (pdev_is_sata(dev)) {
879 base = (unsigned long)addr;
880 if (ch)
881 base += 0x80;
882 hwif->sata_scr[SATA_STATUS_OFFSET] = base + 0x104;
883 hwif->sata_scr[SATA_ERROR_OFFSET] = base + 0x108;
884 hwif->sata_scr[SATA_CONTROL_OFFSET] = base + 0x100;
885 hwif->sata_misc[SATA_MISC_OFFSET] = base + 0x140;
886 hwif->sata_misc[SATA_PHY_OFFSET] = base + 0x144;
887 hwif->sata_misc[SATA_IEN_OFFSET] = base + 0x148;
888 }
889
890 hw.irq = hwif->pci_dev->irq;
891
892 memcpy(&hwif->hw, &hw, sizeof(hw));
893 memcpy(hwif->io_ports, hwif->hw.io_ports, sizeof(hwif->hw.io_ports));
894
895 hwif->irq = hw.irq;
896
897 base = (unsigned long) addr;
898
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 hwif->dma_base = base + (ch ? 0x08 : 0x00);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 hwif->mmio = 2;
901}
902
903static int is_dev_seagate_sata(ide_drive_t *drive)
904{
905 const char *s = &drive->id->model[0];
906 unsigned len;
907
908 if (!drive->present)
909 return 0;
910
911 len = strnlen(s, sizeof(drive->id->model));
912
913 if ((len > 4) && (!memcmp(s, "ST", 2))) {
914 if ((!memcmp(s + len - 2, "AS", 2)) ||
915 (!memcmp(s + len - 3, "ASL", 3))) {
916 printk(KERN_INFO "%s: applying pessimistic Seagate "
917 "errata fix\n", drive->name);
918 return 1;
919 }
920 }
921 return 0;
922}
923
924/**
925 * siimage_fixup - post probe fixups
926 * @hwif: interface to fix up
927 *
928 * Called after drive probe we use this to decide whether the
929 * Seagate fixup must be applied. This used to be in init_iops but
930 * that can occur before we know what drives are present.
931 */
932
933static void __devinit siimage_fixup(ide_hwif_t *hwif)
934{
935 /* Try and raise the rqsize */
936 if (!is_sata(hwif) || !is_dev_seagate_sata(&hwif->drives[0]))
937 hwif->rqsize = 128;
938}
939
940/**
941 * init_iops_siimage - set up iops
942 * @hwif: interface to set up
943 *
944 * Do the basic setup for the SIIMAGE hardware interface
945 * and then do the MMIO setup if we can. This is the first
946 * look in we get for setting up the hwif so that we
947 * can get the iops right before using them.
948 */
949
950static void __devinit init_iops_siimage(ide_hwif_t *hwif)
951{
952 struct pci_dev *dev = hwif->pci_dev;
953 u32 class_rev = 0;
954
955 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
956 class_rev &= 0xff;
957
958 hwif->hwif_data = NULL;
959
960 /* Pessimal until we finish probing */
961 hwif->rqsize = 15;
962
963 if (pci_get_drvdata(dev) == NULL)
964 return;
965 init_mmio_iops_siimage(hwif);
966}
967
968/**
969 * ata66_siimage - check for 80 pin cable
970 * @hwif: interface to check
971 *
972 * Check for the presence of an ATA66 capable cable on the
973 * interface.
974 */
975
976static unsigned int __devinit ata66_siimage(ide_hwif_t *hwif)
977{
978 unsigned long addr = siimage_selreg(hwif, 0);
979 if (pci_get_drvdata(hwif->pci_dev) == NULL) {
980 u8 ata66 = 0;
981 pci_read_config_byte(hwif->pci_dev, addr, &ata66);
982 return (ata66 & 0x01) ? 1 : 0;
983 }
984
985 return (hwif->INB(addr) & 0x01) ? 1 : 0;
986}
987
988/**
989 * init_hwif_siimage - set up hwif structs
990 * @hwif: interface to set up
991 *
992 * We do the basic set up of the interface structure. The SIIMAGE
993 * requires several custom handlers so we override the default
994 * ide DMA handlers appropriately
995 */
996
997static void __devinit init_hwif_siimage(ide_hwif_t *hwif)
998{
999 hwif->autodma = 0;
1000
1001 hwif->resetproc = &siimage_reset;
1002 hwif->speedproc = &siimage_tune_chipset;
1003 hwif->tuneproc = &siimage_tuneproc;
1004 hwif->reset_poll = &siimage_reset_poll;
1005 hwif->pre_reset = &siimage_pre_reset;
1006
Alan Cox19c1ef52006-06-28 04:26:59 -07001007 if(is_sata(hwif)) {
1008 static int first = 1;
1009
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 hwif->busproc = &siimage_busproc;
1011
Alan Cox19c1ef52006-06-28 04:26:59 -07001012 if (first) {
1013 printk(KERN_INFO "siimage: For full SATA support you should use the libata sata_sil module.\n");
1014 first = 0;
1015 }
1016 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 if (!hwif->dma_base) {
1018 hwif->drives[0].autotune = 1;
1019 hwif->drives[1].autotune = 1;
1020 return;
1021 }
1022
1023 hwif->ultra_mask = 0x7f;
1024 hwif->mwdma_mask = 0x07;
1025 hwif->swdma_mask = 0x07;
1026
1027 if (!is_sata(hwif))
1028 hwif->atapi_dma = 1;
1029
1030 hwif->ide_dma_check = &siimage_config_drive_for_dma;
1031 if (!(hwif->udma_four))
1032 hwif->udma_four = ata66_siimage(hwif);
1033
1034 if (hwif->mmio) {
1035 hwif->ide_dma_test_irq = &siimage_mmio_ide_dma_test_irq;
1036 } else {
1037 hwif->ide_dma_test_irq = & siimage_io_ide_dma_test_irq;
1038 }
1039
1040 /*
1041 * The BIOS often doesn't set up DMA on this controller
1042 * so we always do it.
1043 */
1044
1045 hwif->autodma = 1;
1046 hwif->drives[0].autodma = hwif->autodma;
1047 hwif->drives[1].autodma = hwif->autodma;
1048}
1049
1050#define DECLARE_SII_DEV(name_str) \
1051 { \
1052 .name = name_str, \
1053 .init_chipset = init_chipset_siimage, \
1054 .init_iops = init_iops_siimage, \
1055 .init_hwif = init_hwif_siimage, \
1056 .fixup = siimage_fixup, \
1057 .channels = 2, \
1058 .autodma = AUTODMA, \
1059 .bootable = ON_BOARD, \
1060 }
1061
1062static ide_pci_device_t siimage_chipsets[] __devinitdata = {
1063 /* 0 */ DECLARE_SII_DEV("SiI680"),
1064 /* 1 */ DECLARE_SII_DEV("SiI3112 Serial ATA"),
1065 /* 2 */ DECLARE_SII_DEV("Adaptec AAR-1210SA")
1066};
1067
1068/**
1069 * siimage_init_one - pci layer discovery entry
1070 * @dev: PCI device
1071 * @id: ident table entry
1072 *
1073 * Called by the PCI code when it finds an SI680 or SI3112 controller.
1074 * We then use the IDE PCI generic helper to do most of the work.
1075 */
1076
1077static int __devinit siimage_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1078{
1079 return ide_setup_pci_device(dev, &siimage_chipsets[id->driver_data]);
1080}
1081
1082static struct pci_device_id siimage_pci_tbl[] = {
Alan Cox28a2a3f2006-09-11 14:45:07 +01001083 { PCI_VENDOR_ID_CMD, PCI_DEVICE_ID_SII_680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084#ifdef CONFIG_BLK_DEV_IDE_SATA
Alan Cox28a2a3f2006-09-11 14:45:07 +01001085 { PCI_VENDOR_ID_CMD, PCI_DEVICE_ID_SII_3112, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
1086 { PCI_VENDOR_ID_CMD, PCI_DEVICE_ID_SII_1210SA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087#endif
1088 { 0, },
1089};
1090MODULE_DEVICE_TABLE(pci, siimage_pci_tbl);
1091
1092static struct pci_driver driver = {
1093 .name = "SiI_IDE",
1094 .id_table = siimage_pci_tbl,
1095 .probe = siimage_init_one,
1096};
1097
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +01001098static int __init siimage_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099{
1100 return ide_pci_register_driver(&driver);
1101}
1102
1103module_init(siimage_ide_init);
1104
1105MODULE_AUTHOR("Andre Hedrick, Alan Cox");
1106MODULE_DESCRIPTION("PCI driver module for SiI IDE");
1107MODULE_LICENSE("GPL");