blob: 771dd4eac93508ac7494db0bc5b4f7f230e9b457 [file] [log] [blame]
Russell King9e2697f2007-12-14 13:30:14 +00001/*
Eric Miao0d1bde92008-08-06 15:51:53 +08002 * linux/arch/arm/mach-pxa/cpufreq-pxa2xx.c
Russell King9e2697f2007-12-14 13:30:14 +00003 *
4 * Copyright (C) 2002,2003 Intrinsyc Software
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 *
20 * History:
21 * 31-Jul-2002 : Initial version [FB]
22 * 29-Jan-2003 : added PXA255 support [FB]
23 * 20-Apr-2003 : ported to v2.5 (Dustin McIntire, Sensoria Corp.)
24 *
25 * Note:
26 * This driver may change the memory bus clock rate, but will not do any
27 * platform specific access timing changes... for example if you have flash
28 * memory connected to CS0, you will need to register a platform specific
29 * notifier which will adjust the memory access strobes to maintain a
30 * minimum strobe width.
31 *
32 */
33
34#include <linux/kernel.h>
35#include <linux/module.h>
36#include <linux/sched.h>
37#include <linux/init.h>
38#include <linux/cpufreq.h>
39
Russell Kinga09e64f2008-08-05 16:14:15 +010040#include <mach/hardware.h>
41#include <mach/pxa-regs.h>
42#include <mach/pxa2xx-regs.h>
Russell King9e2697f2007-12-14 13:30:14 +000043
44#ifdef DEBUG
45static unsigned int freq_debug;
Randy Dunlapc710e392008-02-27 12:11:16 -080046module_param(freq_debug, uint, 0);
Russell King9e2697f2007-12-14 13:30:14 +000047MODULE_PARM_DESC(freq_debug, "Set the debug messages to on=1/off=0");
48#else
49#define freq_debug 0
50#endif
51
Robert Jarzmik592eb992008-05-07 20:39:06 +010052static unsigned int pxa27x_maxfreq;
53module_param(pxa27x_maxfreq, uint, 0);
54MODULE_PARM_DESC(pxa27x_maxfreq, "Set the pxa27x maxfreq in MHz"
55 "(typically 624=>pxa270, 416=>pxa271, 520=>pxa272)");
56
Russell King9e2697f2007-12-14 13:30:14 +000057typedef struct {
58 unsigned int khz;
59 unsigned int membus;
60 unsigned int cccr;
61 unsigned int div2;
Robert Jarzmik592eb992008-05-07 20:39:06 +010062 unsigned int cclkcfg;
Russell King9e2697f2007-12-14 13:30:14 +000063} pxa_freqs_t;
64
65/* Define the refresh period in mSec for the SDRAM and the number of rows */
Robert Jarzmik36793892008-05-07 20:36:34 +010066#define SDRAM_TREF 64 /* standard 64ms SDRAM */
Philipp Zabela10c2872008-06-29 16:53:34 +020067static unsigned int sdram_rows;
Russell King9e2697f2007-12-14 13:30:14 +000068
Robert Jarzmik36793892008-05-07 20:36:34 +010069#define CCLKCFG_TURBO 0x1
70#define CCLKCFG_FCS 0x2
Robert Jarzmik592eb992008-05-07 20:39:06 +010071#define CCLKCFG_HALFTURBO 0x4
72#define CCLKCFG_FASTBUS 0x8
Robert Jarzmik36793892008-05-07 20:36:34 +010073#define MDREFR_DB2_MASK (MDREFR_K2DB2 | MDREFR_K1DB2)
74#define MDREFR_DRI_MASK 0xFFF
Russell King9e2697f2007-12-14 13:30:14 +000075
Philipp Zabela10c2872008-06-29 16:53:34 +020076#define MDCNFG_DRAC2(mdcnfg) (((mdcnfg) >> 21) & 0x3)
77#define MDCNFG_DRAC0(mdcnfg) (((mdcnfg) >> 5) & 0x3)
78
Robert Jarzmik592eb992008-05-07 20:39:06 +010079/*
80 * PXA255 definitions
81 */
Russell King9e2697f2007-12-14 13:30:14 +000082/* Use the run mode frequencies for the CPUFREQ_POLICY_PERFORMANCE policy */
Robert Jarzmik592eb992008-05-07 20:39:06 +010083#define CCLKCFG CCLKCFG_TURBO | CCLKCFG_FCS
84
Russell King9e2697f2007-12-14 13:30:14 +000085static pxa_freqs_t pxa255_run_freqs[] =
86{
Robert Jarzmik592eb992008-05-07 20:39:06 +010087 /* CPU MEMBUS CCCR DIV2 CCLKCFG run turbo PXbus SDRAM */
88 { 99500, 99500, 0x121, 1, CCLKCFG}, /* 99, 99, 50, 50 */
89 {132700, 132700, 0x123, 1, CCLKCFG}, /* 133, 133, 66, 66 */
90 {199100, 99500, 0x141, 0, CCLKCFG}, /* 199, 199, 99, 99 */
91 {265400, 132700, 0x143, 1, CCLKCFG}, /* 265, 265, 133, 66 */
92 {331800, 165900, 0x145, 1, CCLKCFG}, /* 331, 331, 166, 83 */
93 {398100, 99500, 0x161, 0, CCLKCFG}, /* 398, 398, 196, 99 */
Russell King9e2697f2007-12-14 13:30:14 +000094};
Russell King9e2697f2007-12-14 13:30:14 +000095
96/* Use the turbo mode frequencies for the CPUFREQ_POLICY_POWERSAVE policy */
97static pxa_freqs_t pxa255_turbo_freqs[] =
98{
Robert Jarzmik592eb992008-05-07 20:39:06 +010099 /* CPU MEMBUS CCCR DIV2 CCLKCFG run turbo PXbus SDRAM */
100 { 99500, 99500, 0x121, 1, CCLKCFG}, /* 99, 99, 50, 50 */
101 {199100, 99500, 0x221, 0, CCLKCFG}, /* 99, 199, 50, 99 */
102 {298500, 99500, 0x321, 0, CCLKCFG}, /* 99, 287, 50, 99 */
103 {298600, 99500, 0x1c1, 0, CCLKCFG}, /* 199, 287, 99, 99 */
104 {398100, 99500, 0x241, 0, CCLKCFG}, /* 199, 398, 99, 99 */
Russell King9e2697f2007-12-14 13:30:14 +0000105};
Robert Jarzmik592eb992008-05-07 20:39:06 +0100106
107#define NUM_PXA25x_RUN_FREQS ARRAY_SIZE(pxa255_run_freqs)
108#define NUM_PXA25x_TURBO_FREQS ARRAY_SIZE(pxa255_turbo_freqs)
Russell King9e2697f2007-12-14 13:30:14 +0000109
Robert Jarzmik36793892008-05-07 20:36:34 +0100110static struct cpufreq_frequency_table
Robert Jarzmik592eb992008-05-07 20:39:06 +0100111 pxa255_run_freq_table[NUM_PXA25x_RUN_FREQS+1];
112static struct cpufreq_frequency_table
113 pxa255_turbo_freq_table[NUM_PXA25x_TURBO_FREQS+1];
114
Marc Zyngier65587f72008-11-04 13:33:25 +0100115static unsigned int pxa255_turbo_table;
116module_param(pxa255_turbo_table, uint, 0);
117MODULE_PARM_DESC(pxa255_turbo_table, "Selects the frequency table (0 = run table, !0 = turbo table)");
118
Robert Jarzmik592eb992008-05-07 20:39:06 +0100119/*
120 * PXA270 definitions
121 *
122 * For the PXA27x:
123 * Control variables are A, L, 2N for CCCR; B, HT, T for CLKCFG.
124 *
125 * A = 0 => memory controller clock from table 3-7,
126 * A = 1 => memory controller clock = system bus clock
127 * Run mode frequency = 13 MHz * L
128 * Turbo mode frequency = 13 MHz * L * N
129 * System bus frequency = 13 MHz * L / (B + 1)
130 *
131 * In CCCR:
132 * A = 1
133 * L = 16 oscillator to run mode ratio
134 * 2N = 6 2 * (turbo mode to run mode ratio)
135 *
136 * In CCLKCFG:
137 * B = 1 Fast bus mode
138 * HT = 0 Half-Turbo mode
139 * T = 1 Turbo mode
140 *
141 * For now, just support some of the combinations in table 3-7 of
142 * PXA27x Processor Family Developer's Manual to simplify frequency
143 * change sequences.
144 */
145#define PXA27x_CCCR(A, L, N2) (A << 25 | N2 << 7 | L)
146#define CCLKCFG2(B, HT, T) \
147 (CCLKCFG_FCS | \
148 ((B) ? CCLKCFG_FASTBUS : 0) | \
149 ((HT) ? CCLKCFG_HALFTURBO : 0) | \
150 ((T) ? CCLKCFG_TURBO : 0))
151
152static pxa_freqs_t pxa27x_freqs[] = {
153 {104000, 104000, PXA27x_CCCR(1, 8, 2), 0, CCLKCFG2(1, 0, 1)},
154 {156000, 104000, PXA27x_CCCR(1, 8, 6), 0, CCLKCFG2(1, 1, 1)},
155 {208000, 208000, PXA27x_CCCR(0, 16, 2), 1, CCLKCFG2(0, 0, 1)},
156 {312000, 208000, PXA27x_CCCR(1, 16, 3), 1, CCLKCFG2(1, 0, 1)},
157 {416000, 208000, PXA27x_CCCR(1, 16, 4), 1, CCLKCFG2(1, 0, 1)},
158 {520000, 208000, PXA27x_CCCR(1, 16, 5), 1, CCLKCFG2(1, 0, 1)},
159 {624000, 208000, PXA27x_CCCR(1, 16, 6), 1, CCLKCFG2(1, 0, 1)}
160};
161
162#define NUM_PXA27x_FREQS ARRAY_SIZE(pxa27x_freqs)
163static struct cpufreq_frequency_table
164 pxa27x_freq_table[NUM_PXA27x_FREQS+1];
Russell King9e2697f2007-12-14 13:30:14 +0000165
166extern unsigned get_clk_frequency_khz(int info);
167
Marc Zyngier65587f72008-11-04 13:33:25 +0100168static void find_freq_tables(struct cpufreq_frequency_table **freq_table,
Robert Jarzmik592eb992008-05-07 20:39:06 +0100169 pxa_freqs_t **pxa_freqs)
170{
171 if (cpu_is_pxa25x()) {
Marc Zyngier65587f72008-11-04 13:33:25 +0100172 if (!pxa255_turbo_table) {
Robert Jarzmik592eb992008-05-07 20:39:06 +0100173 *pxa_freqs = pxa255_run_freqs;
174 *freq_table = pxa255_run_freq_table;
Marc Zyngier65587f72008-11-04 13:33:25 +0100175 } else {
Robert Jarzmik592eb992008-05-07 20:39:06 +0100176 *pxa_freqs = pxa255_turbo_freqs;
177 *freq_table = pxa255_turbo_freq_table;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100178 }
179 }
180 if (cpu_is_pxa27x()) {
181 *pxa_freqs = pxa27x_freqs;
182 *freq_table = pxa27x_freq_table;
183 }
184}
185
186static void pxa27x_guess_max_freq(void)
187{
188 if (!pxa27x_maxfreq) {
189 pxa27x_maxfreq = 416000;
190 printk(KERN_INFO "PXA CPU 27x max frequency not defined "
191 "(pxa27x_maxfreq), assuming pxa271 with %dkHz maxfreq\n",
192 pxa27x_maxfreq);
193 } else {
194 pxa27x_maxfreq *= 1000;
195 }
196}
197
Philipp Zabela10c2872008-06-29 16:53:34 +0200198static void init_sdram_rows(void)
199{
200 uint32_t mdcnfg = MDCNFG;
201 unsigned int drac2 = 0, drac0 = 0;
202
203 if (mdcnfg & (MDCNFG_DE2 | MDCNFG_DE3))
204 drac2 = MDCNFG_DRAC2(mdcnfg);
205
206 if (mdcnfg & (MDCNFG_DE0 | MDCNFG_DE1))
207 drac0 = MDCNFG_DRAC0(mdcnfg);
208
209 sdram_rows = 1 << (11 + max(drac0, drac2));
210}
211
Robert Jarzmik592eb992008-05-07 20:39:06 +0100212static u32 mdrefr_dri(unsigned int freq)
213{
214 u32 dri = 0;
215
216 if (cpu_is_pxa25x())
Philipp Zabela10c2872008-06-29 16:53:34 +0200217 dri = ((freq * SDRAM_TREF) / (sdram_rows * 32));
Robert Jarzmik592eb992008-05-07 20:39:06 +0100218 if (cpu_is_pxa27x())
Philipp Zabela10c2872008-06-29 16:53:34 +0200219 dri = ((freq * SDRAM_TREF) / (sdram_rows - 31)) / 32;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100220 return dri;
221}
222
Russell King9e2697f2007-12-14 13:30:14 +0000223/* find a valid frequency point */
224static int pxa_verify_policy(struct cpufreq_policy *policy)
225{
226 struct cpufreq_frequency_table *pxa_freqs_table;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100227 pxa_freqs_t *pxa_freqs;
Russell King9e2697f2007-12-14 13:30:14 +0000228 int ret;
229
Marc Zyngier65587f72008-11-04 13:33:25 +0100230 find_freq_tables(&pxa_freqs_table, &pxa_freqs);
Russell King9e2697f2007-12-14 13:30:14 +0000231 ret = cpufreq_frequency_table_verify(policy, pxa_freqs_table);
232
233 if (freq_debug)
234 pr_debug("Verified CPU policy: %dKhz min to %dKhz max\n",
Robert Jarzmik36793892008-05-07 20:36:34 +0100235 policy->min, policy->max);
Russell King9e2697f2007-12-14 13:30:14 +0000236
237 return ret;
238}
239
Robert Jarzmik592eb992008-05-07 20:39:06 +0100240static unsigned int pxa_cpufreq_get(unsigned int cpu)
241{
242 return get_clk_frequency_khz(0);
243}
244
Russell King9e2697f2007-12-14 13:30:14 +0000245static int pxa_set_target(struct cpufreq_policy *policy,
Robert Jarzmik36793892008-05-07 20:36:34 +0100246 unsigned int target_freq,
247 unsigned int relation)
Russell King9e2697f2007-12-14 13:30:14 +0000248{
249 struct cpufreq_frequency_table *pxa_freqs_table;
250 pxa_freqs_t *pxa_freq_settings;
251 struct cpufreq_freqs freqs;
Holger Schurigea833f02008-02-11 16:53:15 +0100252 unsigned int idx;
Russell King9e2697f2007-12-14 13:30:14 +0000253 unsigned long flags;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100254 unsigned int new_freq_cpu, new_freq_mem;
255 unsigned int unused, preset_mdrefr, postset_mdrefr, cclkcfg;
Russell King9e2697f2007-12-14 13:30:14 +0000256
257 /* Get the current policy */
Marc Zyngier65587f72008-11-04 13:33:25 +0100258 find_freq_tables(&pxa_freqs_table, &pxa_freq_settings);
Russell King9e2697f2007-12-14 13:30:14 +0000259
260 /* Lookup the next frequency */
261 if (cpufreq_frequency_table_target(policy, pxa_freqs_table,
Robert Jarzmik36793892008-05-07 20:36:34 +0100262 target_freq, relation, &idx)) {
Russell King9e2697f2007-12-14 13:30:14 +0000263 return -EINVAL;
264 }
265
Robert Jarzmik592eb992008-05-07 20:39:06 +0100266 new_freq_cpu = pxa_freq_settings[idx].khz;
267 new_freq_mem = pxa_freq_settings[idx].membus;
Russell King9e2697f2007-12-14 13:30:14 +0000268 freqs.old = policy->cur;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100269 freqs.new = new_freq_cpu;
Russell King9e2697f2007-12-14 13:30:14 +0000270 freqs.cpu = policy->cpu;
271
272 if (freq_debug)
Robert Jarzmik36793892008-05-07 20:36:34 +0100273 pr_debug(KERN_INFO "Changing CPU frequency to %d Mhz, "
274 "(SDRAM %d Mhz)\n",
275 freqs.new / 1000, (pxa_freq_settings[idx].div2) ?
Robert Jarzmik592eb992008-05-07 20:39:06 +0100276 (new_freq_mem / 2000) : (new_freq_mem / 1000));
Russell King9e2697f2007-12-14 13:30:14 +0000277
278 /*
279 * Tell everyone what we're about to do...
280 * you should add a notify client with any platform specific
281 * Vcc changing capability
282 */
283 cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
284
285 /* Calculate the next MDREFR. If we're slowing down the SDRAM clock
Robert Jarzmik36793892008-05-07 20:36:34 +0100286 * we need to preset the smaller DRI before the change. If we're
287 * speeding up we need to set the larger DRI value after the change.
Russell King9e2697f2007-12-14 13:30:14 +0000288 */
289 preset_mdrefr = postset_mdrefr = MDREFR;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100290 if ((MDREFR & MDREFR_DRI_MASK) > mdrefr_dri(new_freq_mem)) {
291 preset_mdrefr = (preset_mdrefr & ~MDREFR_DRI_MASK);
292 preset_mdrefr |= mdrefr_dri(new_freq_mem);
Russell King9e2697f2007-12-14 13:30:14 +0000293 }
Robert Jarzmik592eb992008-05-07 20:39:06 +0100294 postset_mdrefr =
295 (postset_mdrefr & ~MDREFR_DRI_MASK) | mdrefr_dri(new_freq_mem);
Russell King9e2697f2007-12-14 13:30:14 +0000296
297 /* If we're dividing the memory clock by two for the SDRAM clock, this
298 * must be set prior to the change. Clearing the divide must be done
299 * after the change.
300 */
301 if (pxa_freq_settings[idx].div2) {
302 preset_mdrefr |= MDREFR_DB2_MASK;
303 postset_mdrefr |= MDREFR_DB2_MASK;
304 } else {
305 postset_mdrefr &= ~MDREFR_DB2_MASK;
306 }
307
308 local_irq_save(flags);
309
Robert Jarzmik592eb992008-05-07 20:39:06 +0100310 /* Set new the CCCR and prepare CCLKCFG */
Russell King9e2697f2007-12-14 13:30:14 +0000311 CCCR = pxa_freq_settings[idx].cccr;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100312 cclkcfg = pxa_freq_settings[idx].cclkcfg;
Russell King9e2697f2007-12-14 13:30:14 +0000313
314 asm volatile(" \n\
315 ldr r4, [%1] /* load MDREFR */ \n\
316 b 2f \n\
Robert Jarzmik36793892008-05-07 20:36:34 +0100317 .align 5 \n\
Russell King9e2697f2007-12-14 13:30:14 +00003181: \n\
Robert Jarzmik592eb992008-05-07 20:39:06 +0100319 str %3, [%1] /* preset the MDREFR */ \n\
Russell King9e2697f2007-12-14 13:30:14 +0000320 mcr p14, 0, %2, c6, c0, 0 /* set CCLKCFG[FCS] */ \n\
Robert Jarzmik592eb992008-05-07 20:39:06 +0100321 str %4, [%1] /* postset the MDREFR */ \n\
Russell King9e2697f2007-12-14 13:30:14 +0000322 \n\
323 b 3f \n\
3242: b 1b \n\
3253: nop \n\
326 "
Robert Jarzmik36793892008-05-07 20:36:34 +0100327 : "=&r" (unused)
Robert Jarzmik592eb992008-05-07 20:39:06 +0100328 : "r" (&MDREFR), "r" (cclkcfg),
329 "r" (preset_mdrefr), "r" (postset_mdrefr)
Robert Jarzmik36793892008-05-07 20:36:34 +0100330 : "r4", "r5");
Russell King9e2697f2007-12-14 13:30:14 +0000331 local_irq_restore(flags);
332
333 /*
334 * Tell everyone what we've just done...
335 * you should add a notify client with any platform specific
336 * SDRAM refresh timer adjustments
337 */
338 cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
339
340 return 0;
341}
342
Robert Jarzmik592eb992008-05-07 20:39:06 +0100343static __init int pxa_cpufreq_init(struct cpufreq_policy *policy)
Russell King9e2697f2007-12-14 13:30:14 +0000344{
345 int i;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100346 unsigned int freq;
Marc Zyngier65587f72008-11-04 13:33:25 +0100347 struct cpufreq_frequency_table *pxa255_freq_table;
348 pxa_freqs_t *pxa255_freqs;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100349
350 /* try to guess pxa27x cpu */
351 if (cpu_is_pxa27x())
352 pxa27x_guess_max_freq();
Russell King9e2697f2007-12-14 13:30:14 +0000353
Philipp Zabela10c2872008-06-29 16:53:34 +0200354 init_sdram_rows();
355
Russell King9e2697f2007-12-14 13:30:14 +0000356 /* set default policy and cpuinfo */
Russell King9e2697f2007-12-14 13:30:14 +0000357 policy->cpuinfo.transition_latency = 1000; /* FIXME: 1 ms, assumed */
Robert Jarzmik36793892008-05-07 20:36:34 +0100358 policy->cur = get_clk_frequency_khz(0); /* current freq */
Russell King9e2697f2007-12-14 13:30:14 +0000359 policy->min = policy->max = policy->cur;
360
Robert Jarzmik592eb992008-05-07 20:39:06 +0100361 /* Generate pxa25x the run cpufreq_frequency_table struct */
362 for (i = 0; i < NUM_PXA25x_RUN_FREQS; i++) {
Russell King9e2697f2007-12-14 13:30:14 +0000363 pxa255_run_freq_table[i].frequency = pxa255_run_freqs[i].khz;
364 pxa255_run_freq_table[i].index = i;
365 }
Russell King9e2697f2007-12-14 13:30:14 +0000366 pxa255_run_freq_table[i].frequency = CPUFREQ_TABLE_END;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100367
368 /* Generate pxa25x the turbo cpufreq_frequency_table struct */
369 for (i = 0; i < NUM_PXA25x_TURBO_FREQS; i++) {
Robert Jarzmik36793892008-05-07 20:36:34 +0100370 pxa255_turbo_freq_table[i].frequency =
371 pxa255_turbo_freqs[i].khz;
Russell King9e2697f2007-12-14 13:30:14 +0000372 pxa255_turbo_freq_table[i].index = i;
373 }
374 pxa255_turbo_freq_table[i].frequency = CPUFREQ_TABLE_END;
375
Marc Zyngier65587f72008-11-04 13:33:25 +0100376 pxa255_turbo_table = !!pxa255_turbo_table;
377
Robert Jarzmik592eb992008-05-07 20:39:06 +0100378 /* Generate the pxa27x cpufreq_frequency_table struct */
379 for (i = 0; i < NUM_PXA27x_FREQS; i++) {
380 freq = pxa27x_freqs[i].khz;
381 if (freq > pxa27x_maxfreq)
382 break;
383 pxa27x_freq_table[i].frequency = freq;
384 pxa27x_freq_table[i].index = i;
385 }
386 pxa27x_freq_table[i].frequency = CPUFREQ_TABLE_END;
387
388 /*
389 * Set the policy's minimum and maximum frequencies from the tables
390 * just constructed. This sets cpuinfo.mxx_freq, min and max.
391 */
Marc Zyngier65587f72008-11-04 13:33:25 +0100392 if (cpu_is_pxa25x()) {
393 find_freq_tables(&pxa255_freq_table, &pxa255_freqs);
394 pr_info("PXA255 cpufreq using %s frequency table\n",
395 pxa255_turbo_table ? "turbo" : "run");
396 cpufreq_frequency_table_cpuinfo(policy, pxa255_freq_table);
397 }
Robert Jarzmik592eb992008-05-07 20:39:06 +0100398 else if (cpu_is_pxa27x())
399 cpufreq_frequency_table_cpuinfo(policy, pxa27x_freq_table);
400
Russell King9e2697f2007-12-14 13:30:14 +0000401 printk(KERN_INFO "PXA CPU frequency change support initialized\n");
402
403 return 0;
404}
405
406static struct cpufreq_driver pxa_cpufreq_driver = {
407 .verify = pxa_verify_policy,
408 .target = pxa_set_target,
409 .init = pxa_cpufreq_init,
Holger Schurigea833f02008-02-11 16:53:15 +0100410 .get = pxa_cpufreq_get,
Robert Jarzmik592eb992008-05-07 20:39:06 +0100411 .name = "PXA2xx",
Russell King9e2697f2007-12-14 13:30:14 +0000412};
413
414static int __init pxa_cpu_init(void)
415{
416 int ret = -ENODEV;
Robert Jarzmik592eb992008-05-07 20:39:06 +0100417 if (cpu_is_pxa25x() || cpu_is_pxa27x())
Russell King9e2697f2007-12-14 13:30:14 +0000418 ret = cpufreq_register_driver(&pxa_cpufreq_driver);
419 return ret;
420}
421
422static void __exit pxa_cpu_exit(void)
423{
Robert Jarzmik592eb992008-05-07 20:39:06 +0100424 cpufreq_unregister_driver(&pxa_cpufreq_driver);
Russell King9e2697f2007-12-14 13:30:14 +0000425}
426
427
Robert Jarzmik36793892008-05-07 20:36:34 +0100428MODULE_AUTHOR("Intrinsyc Software Inc.");
429MODULE_DESCRIPTION("CPU frequency changing driver for the PXA architecture");
Russell King9e2697f2007-12-14 13:30:14 +0000430MODULE_LICENSE("GPL");
431module_init(pxa_cpu_init);
432module_exit(pxa_cpu_exit);