blob: 685bc60e210ad45ae45192376c496e3cfbf73926 [file] [log] [blame]
John Linnb85a3ef2011-06-20 11:47:27 -06001/*
Michal Simek9e09dc52013-03-27 12:05:28 +01002 * This file contains driver for the Cadence Triple Timer Counter Rev 06
John Linnb85a3ef2011-06-20 11:47:27 -06003 *
Michal Simeke9329002013-03-20 10:15:28 +01004 * Copyright (C) 2011-2013 Xilinx
John Linnb85a3ef2011-06-20 11:47:27 -06005 *
6 * based on arch/mips/kernel/time.c timer driver
7 *
8 * This software is licensed under the terms of the GNU General Public
9 * License version 2, as published by the Free Software Foundation, and
10 * may be copied, distributed, and modified under those terms.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
Michal Simeke9329002013-03-20 10:15:28 +010018#include <linux/clk.h>
John Linnb85a3ef2011-06-20 11:47:27 -060019#include <linux/interrupt.h>
John Linnb85a3ef2011-06-20 11:47:27 -060020#include <linux/clockchips.h>
Josh Cartwright91dc9852012-10-31 13:56:14 -060021#include <linux/of_address.h>
22#include <linux/of_irq.h>
23#include <linux/slab.h>
24#include <linux/clk-provider.h>
John Linnb85a3ef2011-06-20 11:47:27 -060025
John Linnb85a3ef2011-06-20 11:47:27 -060026/*
Michal Simeke9329002013-03-20 10:15:28 +010027 * This driver configures the 2 16-bit count-up timers as follows:
28 *
29 * T1: Timer 1, clocksource for generic timekeeping
30 * T2: Timer 2, clockevent source for hrtimers
31 * T3: Timer 3, <unused>
32 *
33 * The input frequency to the timer module for emulation is 2.5MHz which is
34 * common to all the timer channels (T1, T2, and T3). With a pre-scaler of 32,
35 * the timers are clocked at 78.125KHz (12.8 us resolution).
36
37 * The input frequency to the timer module in silicon is configurable and
38 * obtained from device tree. The pre-scaler of 32 is used.
39 */
40
41/*
John Linnb85a3ef2011-06-20 11:47:27 -060042 * Timer Register Offset Definitions of Timer 1, Increment base address by 4
43 * and use same offsets for Timer 2
44 */
Michal Simek9e09dc52013-03-27 12:05:28 +010045#define TTC_CLK_CNTRL_OFFSET 0x00 /* Clock Control Reg, RW */
46#define TTC_CNT_CNTRL_OFFSET 0x0C /* Counter Control Reg, RW */
47#define TTC_COUNT_VAL_OFFSET 0x18 /* Counter Value Reg, RO */
48#define TTC_INTR_VAL_OFFSET 0x24 /* Interval Count Reg, RW */
49#define TTC_ISR_OFFSET 0x54 /* Interrupt Status Reg, RO */
50#define TTC_IER_OFFSET 0x60 /* Interrupt Enable Reg, RW */
John Linnb85a3ef2011-06-20 11:47:27 -060051
Michal Simek9e09dc52013-03-27 12:05:28 +010052#define TTC_CNT_CNTRL_DISABLE_MASK 0x1
John Linnb85a3ef2011-06-20 11:47:27 -060053
Soren Brinkmann03377e52012-12-19 10:18:41 -080054/*
55 * Setup the timers to use pre-scaling, using a fixed value for now that will
Josh Cartwright91dc9852012-10-31 13:56:14 -060056 * work across most input frequency, but it may need to be more dynamic
57 */
58#define PRESCALE_EXPONENT 11 /* 2 ^ PRESCALE_EXPONENT = PRESCALE */
59#define PRESCALE 2048 /* The exponent must match this */
60#define CLK_CNTRL_PRESCALE ((PRESCALE_EXPONENT - 1) << 1)
61#define CLK_CNTRL_PRESCALE_EN 1
Michal Simeke9329002013-03-20 10:15:28 +010062#define CNT_CNTRL_RESET (1 << 4)
John Linnb85a3ef2011-06-20 11:47:27 -060063
64/**
Michal Simek9e09dc52013-03-27 12:05:28 +010065 * struct ttc_timer - This definition defines local timer structure
John Linnb85a3ef2011-06-20 11:47:27 -060066 *
67 * @base_addr: Base address of timer
Michal Simeke9329002013-03-20 10:15:28 +010068 * @clk: Associated clock source
69 * @clk_rate_change_nb Notifier block for clock rate changes
70 */
Michal Simek9e09dc52013-03-27 12:05:28 +010071struct ttc_timer {
Michal Simeke9329002013-03-20 10:15:28 +010072 void __iomem *base_addr;
73 struct clk *clk;
74 struct notifier_block clk_rate_change_nb;
John Linnb85a3ef2011-06-20 11:47:27 -060075};
76
Michal Simek9e09dc52013-03-27 12:05:28 +010077#define to_ttc_timer(x) \
78 container_of(x, struct ttc_timer, clk_rate_change_nb)
Michal Simeke9329002013-03-20 10:15:28 +010079
Michal Simek9e09dc52013-03-27 12:05:28 +010080struct ttc_timer_clocksource {
81 struct ttc_timer ttc;
Josh Cartwright91dc9852012-10-31 13:56:14 -060082 struct clocksource cs;
83};
84
Michal Simek9e09dc52013-03-27 12:05:28 +010085#define to_ttc_timer_clksrc(x) \
86 container_of(x, struct ttc_timer_clocksource, cs)
Josh Cartwright91dc9852012-10-31 13:56:14 -060087
Michal Simek9e09dc52013-03-27 12:05:28 +010088struct ttc_timer_clockevent {
89 struct ttc_timer ttc;
Josh Cartwright91dc9852012-10-31 13:56:14 -060090 struct clock_event_device ce;
Josh Cartwright91dc9852012-10-31 13:56:14 -060091};
92
Michal Simek9e09dc52013-03-27 12:05:28 +010093#define to_ttc_timer_clkevent(x) \
94 container_of(x, struct ttc_timer_clockevent, ce)
John Linnb85a3ef2011-06-20 11:47:27 -060095
96/**
Michal Simek9e09dc52013-03-27 12:05:28 +010097 * ttc_set_interval - Set the timer interval value
John Linnb85a3ef2011-06-20 11:47:27 -060098 *
99 * @timer: Pointer to the timer instance
100 * @cycles: Timer interval ticks
101 **/
Michal Simek9e09dc52013-03-27 12:05:28 +0100102static void ttc_set_interval(struct ttc_timer *timer,
John Linnb85a3ef2011-06-20 11:47:27 -0600103 unsigned long cycles)
104{
105 u32 ctrl_reg;
106
107 /* Disable the counter, set the counter value and re-enable counter */
Michal Simek9e09dc52013-03-27 12:05:28 +0100108 ctrl_reg = __raw_readl(timer->base_addr + TTC_CNT_CNTRL_OFFSET);
109 ctrl_reg |= TTC_CNT_CNTRL_DISABLE_MASK;
110 __raw_writel(ctrl_reg, timer->base_addr + TTC_CNT_CNTRL_OFFSET);
John Linnb85a3ef2011-06-20 11:47:27 -0600111
Michal Simek9e09dc52013-03-27 12:05:28 +0100112 __raw_writel(cycles, timer->base_addr + TTC_INTR_VAL_OFFSET);
John Linnb85a3ef2011-06-20 11:47:27 -0600113
Soren Brinkmann03377e52012-12-19 10:18:41 -0800114 /*
115 * Reset the counter (0x10) so that it starts from 0, one-shot
116 * mode makes this needed for timing to be right.
117 */
Josh Cartwright91dc9852012-10-31 13:56:14 -0600118 ctrl_reg |= CNT_CNTRL_RESET;
Michal Simek9e09dc52013-03-27 12:05:28 +0100119 ctrl_reg &= ~TTC_CNT_CNTRL_DISABLE_MASK;
120 __raw_writel(ctrl_reg, timer->base_addr + TTC_CNT_CNTRL_OFFSET);
John Linnb85a3ef2011-06-20 11:47:27 -0600121}
122
123/**
Michal Simek9e09dc52013-03-27 12:05:28 +0100124 * ttc_clock_event_interrupt - Clock event timer interrupt handler
John Linnb85a3ef2011-06-20 11:47:27 -0600125 *
126 * @irq: IRQ number of the Timer
Michal Simek9e09dc52013-03-27 12:05:28 +0100127 * @dev_id: void pointer to the ttc_timer instance
John Linnb85a3ef2011-06-20 11:47:27 -0600128 *
129 * returns: Always IRQ_HANDLED - success
130 **/
Michal Simek9e09dc52013-03-27 12:05:28 +0100131static irqreturn_t ttc_clock_event_interrupt(int irq, void *dev_id)
John Linnb85a3ef2011-06-20 11:47:27 -0600132{
Michal Simek9e09dc52013-03-27 12:05:28 +0100133 struct ttc_timer_clockevent *ttce = dev_id;
134 struct ttc_timer *timer = &ttce->ttc;
John Linnb85a3ef2011-06-20 11:47:27 -0600135
136 /* Acknowledge the interrupt and call event handler */
Michal Simek9e09dc52013-03-27 12:05:28 +0100137 __raw_readl(timer->base_addr + TTC_ISR_OFFSET);
John Linnb85a3ef2011-06-20 11:47:27 -0600138
Michal Simek9e09dc52013-03-27 12:05:28 +0100139 ttce->ce.event_handler(&ttce->ce);
John Linnb85a3ef2011-06-20 11:47:27 -0600140
141 return IRQ_HANDLED;
142}
143
John Linnb85a3ef2011-06-20 11:47:27 -0600144/**
Michal Simek9e09dc52013-03-27 12:05:28 +0100145 * __ttc_clocksource_read - Reads the timer counter register
John Linnb85a3ef2011-06-20 11:47:27 -0600146 *
147 * returns: Current timer counter register value
148 **/
Michal Simek9e09dc52013-03-27 12:05:28 +0100149static cycle_t __ttc_clocksource_read(struct clocksource *cs)
John Linnb85a3ef2011-06-20 11:47:27 -0600150{
Michal Simek9e09dc52013-03-27 12:05:28 +0100151 struct ttc_timer *timer = &to_ttc_timer_clksrc(cs)->ttc;
John Linnb85a3ef2011-06-20 11:47:27 -0600152
153 return (cycle_t)__raw_readl(timer->base_addr +
Michal Simek9e09dc52013-03-27 12:05:28 +0100154 TTC_COUNT_VAL_OFFSET);
John Linnb85a3ef2011-06-20 11:47:27 -0600155}
156
John Linnb85a3ef2011-06-20 11:47:27 -0600157/**
Michal Simek9e09dc52013-03-27 12:05:28 +0100158 * ttc_set_next_event - Sets the time interval for next event
John Linnb85a3ef2011-06-20 11:47:27 -0600159 *
160 * @cycles: Timer interval ticks
161 * @evt: Address of clock event instance
162 *
163 * returns: Always 0 - success
164 **/
Michal Simek9e09dc52013-03-27 12:05:28 +0100165static int ttc_set_next_event(unsigned long cycles,
John Linnb85a3ef2011-06-20 11:47:27 -0600166 struct clock_event_device *evt)
167{
Michal Simek9e09dc52013-03-27 12:05:28 +0100168 struct ttc_timer_clockevent *ttce = to_ttc_timer_clkevent(evt);
169 struct ttc_timer *timer = &ttce->ttc;
John Linnb85a3ef2011-06-20 11:47:27 -0600170
Michal Simek9e09dc52013-03-27 12:05:28 +0100171 ttc_set_interval(timer, cycles);
John Linnb85a3ef2011-06-20 11:47:27 -0600172 return 0;
173}
174
175/**
Michal Simek9e09dc52013-03-27 12:05:28 +0100176 * ttc_set_mode - Sets the mode of timer
John Linnb85a3ef2011-06-20 11:47:27 -0600177 *
178 * @mode: Mode to be set
179 * @evt: Address of clock event instance
180 **/
Michal Simek9e09dc52013-03-27 12:05:28 +0100181static void ttc_set_mode(enum clock_event_mode mode,
John Linnb85a3ef2011-06-20 11:47:27 -0600182 struct clock_event_device *evt)
183{
Michal Simek9e09dc52013-03-27 12:05:28 +0100184 struct ttc_timer_clockevent *ttce = to_ttc_timer_clkevent(evt);
185 struct ttc_timer *timer = &ttce->ttc;
John Linnb85a3ef2011-06-20 11:47:27 -0600186 u32 ctrl_reg;
187
188 switch (mode) {
189 case CLOCK_EVT_MODE_PERIODIC:
Michal Simek9e09dc52013-03-27 12:05:28 +0100190 ttc_set_interval(timer,
191 DIV_ROUND_CLOSEST(clk_get_rate(ttce->ttc.clk),
Michal Simeke9329002013-03-20 10:15:28 +0100192 PRESCALE * HZ));
John Linnb85a3ef2011-06-20 11:47:27 -0600193 break;
194 case CLOCK_EVT_MODE_ONESHOT:
195 case CLOCK_EVT_MODE_UNUSED:
196 case CLOCK_EVT_MODE_SHUTDOWN:
197 ctrl_reg = __raw_readl(timer->base_addr +
Michal Simek9e09dc52013-03-27 12:05:28 +0100198 TTC_CNT_CNTRL_OFFSET);
199 ctrl_reg |= TTC_CNT_CNTRL_DISABLE_MASK;
John Linnb85a3ef2011-06-20 11:47:27 -0600200 __raw_writel(ctrl_reg,
Michal Simek9e09dc52013-03-27 12:05:28 +0100201 timer->base_addr + TTC_CNT_CNTRL_OFFSET);
John Linnb85a3ef2011-06-20 11:47:27 -0600202 break;
203 case CLOCK_EVT_MODE_RESUME:
204 ctrl_reg = __raw_readl(timer->base_addr +
Michal Simek9e09dc52013-03-27 12:05:28 +0100205 TTC_CNT_CNTRL_OFFSET);
206 ctrl_reg &= ~TTC_CNT_CNTRL_DISABLE_MASK;
John Linnb85a3ef2011-06-20 11:47:27 -0600207 __raw_writel(ctrl_reg,
Michal Simek9e09dc52013-03-27 12:05:28 +0100208 timer->base_addr + TTC_CNT_CNTRL_OFFSET);
John Linnb85a3ef2011-06-20 11:47:27 -0600209 break;
210 }
211}
212
Michal Simek9e09dc52013-03-27 12:05:28 +0100213static int ttc_rate_change_clocksource_cb(struct notifier_block *nb,
Michal Simeke9329002013-03-20 10:15:28 +0100214 unsigned long event, void *data)
215{
216 struct clk_notifier_data *ndata = data;
Michal Simek9e09dc52013-03-27 12:05:28 +0100217 struct ttc_timer *ttc = to_ttc_timer(nb);
218 struct ttc_timer_clocksource *ttccs = container_of(ttc,
219 struct ttc_timer_clocksource, ttc);
Michal Simeke9329002013-03-20 10:15:28 +0100220
221 switch (event) {
222 case POST_RATE_CHANGE:
223 /*
224 * Do whatever is necessary to maintain a proper time base
225 *
226 * I cannot find a way to adjust the currently used clocksource
227 * to the new frequency. __clocksource_updatefreq_hz() sounds
228 * good, but does not work. Not sure what's that missing.
229 *
230 * This approach works, but triggers two clocksource switches.
231 * The first after unregister to clocksource jiffies. And
232 * another one after the register to the newly registered timer.
233 *
234 * Alternatively we could 'waste' another HW timer to ping pong
235 * between clock sources. That would also use one register and
236 * one unregister call, but only trigger one clocksource switch
237 * for the cost of another HW timer used by the OS.
238 */
Michal Simek9e09dc52013-03-27 12:05:28 +0100239 clocksource_unregister(&ttccs->cs);
240 clocksource_register_hz(&ttccs->cs,
Michal Simeke9329002013-03-20 10:15:28 +0100241 ndata->new_rate / PRESCALE);
242 /* fall through */
243 case PRE_RATE_CHANGE:
244 case ABORT_RATE_CHANGE:
245 default:
246 return NOTIFY_DONE;
247 }
248}
249
Michal Simek9e09dc52013-03-27 12:05:28 +0100250static void __init ttc_setup_clocksource(struct clk *clk, void __iomem *base)
Josh Cartwright91dc9852012-10-31 13:56:14 -0600251{
Michal Simek9e09dc52013-03-27 12:05:28 +0100252 struct ttc_timer_clocksource *ttccs;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600253 int err;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600254
255 ttccs = kzalloc(sizeof(*ttccs), GFP_KERNEL);
256 if (WARN_ON(!ttccs))
257 return;
258
Michal Simek9e09dc52013-03-27 12:05:28 +0100259 ttccs->ttc.clk = clk;
Michal Simeke9329002013-03-20 10:15:28 +0100260
Michal Simek9e09dc52013-03-27 12:05:28 +0100261 err = clk_prepare_enable(ttccs->ttc.clk);
Michal Simekc5263bb2013-03-20 10:24:59 +0100262 if (WARN_ON(err)) {
263 kfree(ttccs);
Josh Cartwright91dc9852012-10-31 13:56:14 -0600264 return;
Michal Simekc5263bb2013-03-20 10:24:59 +0100265 }
Josh Cartwright91dc9852012-10-31 13:56:14 -0600266
Michal Simek9e09dc52013-03-27 12:05:28 +0100267 ttccs->ttc.clk_rate_change_nb.notifier_call =
268 ttc_rate_change_clocksource_cb;
269 ttccs->ttc.clk_rate_change_nb.next = NULL;
270 if (clk_notifier_register(ttccs->ttc.clk,
271 &ttccs->ttc.clk_rate_change_nb))
Michal Simeke9329002013-03-20 10:15:28 +0100272 pr_warn("Unable to register clock notifier.\n");
Josh Cartwright91dc9852012-10-31 13:56:14 -0600273
Michal Simek9e09dc52013-03-27 12:05:28 +0100274 ttccs->ttc.base_addr = base;
275 ttccs->cs.name = "ttc_clocksource";
Josh Cartwright91dc9852012-10-31 13:56:14 -0600276 ttccs->cs.rating = 200;
Michal Simek9e09dc52013-03-27 12:05:28 +0100277 ttccs->cs.read = __ttc_clocksource_read;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600278 ttccs->cs.mask = CLOCKSOURCE_MASK(16);
279 ttccs->cs.flags = CLOCK_SOURCE_IS_CONTINUOUS;
280
Michal Simeke9329002013-03-20 10:15:28 +0100281 /*
282 * Setup the clock source counter to be an incrementing counter
283 * with no interrupt and it rolls over at 0xFFFF. Pre-scale
284 * it by 32 also. Let it start running now.
285 */
Michal Simek9e09dc52013-03-27 12:05:28 +0100286 __raw_writel(0x0, ttccs->ttc.base_addr + TTC_IER_OFFSET);
Josh Cartwright91dc9852012-10-31 13:56:14 -0600287 __raw_writel(CLK_CNTRL_PRESCALE | CLK_CNTRL_PRESCALE_EN,
Michal Simek9e09dc52013-03-27 12:05:28 +0100288 ttccs->ttc.base_addr + TTC_CLK_CNTRL_OFFSET);
Josh Cartwright91dc9852012-10-31 13:56:14 -0600289 __raw_writel(CNT_CNTRL_RESET,
Michal Simek9e09dc52013-03-27 12:05:28 +0100290 ttccs->ttc.base_addr + TTC_CNT_CNTRL_OFFSET);
Josh Cartwright91dc9852012-10-31 13:56:14 -0600291
Michal Simeke9329002013-03-20 10:15:28 +0100292 err = clocksource_register_hz(&ttccs->cs,
Michal Simek9e09dc52013-03-27 12:05:28 +0100293 clk_get_rate(ttccs->ttc.clk) / PRESCALE);
Michal Simekc5263bb2013-03-20 10:24:59 +0100294 if (WARN_ON(err)) {
295 kfree(ttccs);
Josh Cartwright91dc9852012-10-31 13:56:14 -0600296 return;
Michal Simekc5263bb2013-03-20 10:24:59 +0100297 }
Josh Cartwright91dc9852012-10-31 13:56:14 -0600298}
299
Michal Simek9e09dc52013-03-27 12:05:28 +0100300static int ttc_rate_change_clockevent_cb(struct notifier_block *nb,
Michal Simeke9329002013-03-20 10:15:28 +0100301 unsigned long event, void *data)
302{
303 struct clk_notifier_data *ndata = data;
Michal Simek9e09dc52013-03-27 12:05:28 +0100304 struct ttc_timer *ttc = to_ttc_timer(nb);
305 struct ttc_timer_clockevent *ttcce = container_of(ttc,
306 struct ttc_timer_clockevent, ttc);
Michal Simeke9329002013-03-20 10:15:28 +0100307
308 switch (event) {
309 case POST_RATE_CHANGE:
310 {
311 unsigned long flags;
312
313 /*
314 * clockevents_update_freq should be called with IRQ disabled on
315 * the CPU the timer provides events for. The timer we use is
316 * common to both CPUs, not sure if we need to run on both
317 * cores.
318 */
319 local_irq_save(flags);
Michal Simek9e09dc52013-03-27 12:05:28 +0100320 clockevents_update_freq(&ttcce->ce,
Michal Simeke9329002013-03-20 10:15:28 +0100321 ndata->new_rate / PRESCALE);
322 local_irq_restore(flags);
323
324 /* fall through */
325 }
326 case PRE_RATE_CHANGE:
327 case ABORT_RATE_CHANGE:
328 default:
329 return NOTIFY_DONE;
330 }
331}
332
Michal Simek9e09dc52013-03-27 12:05:28 +0100333static void __init ttc_setup_clockevent(struct clk *clk,
Michal Simeke9329002013-03-20 10:15:28 +0100334 void __iomem *base, u32 irq)
Josh Cartwright91dc9852012-10-31 13:56:14 -0600335{
Michal Simek9e09dc52013-03-27 12:05:28 +0100336 struct ttc_timer_clockevent *ttcce;
Michal Simeke9329002013-03-20 10:15:28 +0100337 int err;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600338
339 ttcce = kzalloc(sizeof(*ttcce), GFP_KERNEL);
340 if (WARN_ON(!ttcce))
341 return;
342
Michal Simek9e09dc52013-03-27 12:05:28 +0100343 ttcce->ttc.clk = clk;
Michal Simeke9329002013-03-20 10:15:28 +0100344
Michal Simek9e09dc52013-03-27 12:05:28 +0100345 err = clk_prepare_enable(ttcce->ttc.clk);
Michal Simekc5263bb2013-03-20 10:24:59 +0100346 if (WARN_ON(err)) {
347 kfree(ttcce);
Josh Cartwright91dc9852012-10-31 13:56:14 -0600348 return;
Michal Simekc5263bb2013-03-20 10:24:59 +0100349 }
Josh Cartwright91dc9852012-10-31 13:56:14 -0600350
Michal Simek9e09dc52013-03-27 12:05:28 +0100351 ttcce->ttc.clk_rate_change_nb.notifier_call =
352 ttc_rate_change_clockevent_cb;
353 ttcce->ttc.clk_rate_change_nb.next = NULL;
354 if (clk_notifier_register(ttcce->ttc.clk,
355 &ttcce->ttc.clk_rate_change_nb))
Michal Simeke9329002013-03-20 10:15:28 +0100356 pr_warn("Unable to register clock notifier.\n");
Josh Cartwright91dc9852012-10-31 13:56:14 -0600357
Michal Simek9e09dc52013-03-27 12:05:28 +0100358 ttcce->ttc.base_addr = base;
359 ttcce->ce.name = "ttc_clockevent";
Josh Cartwright91dc9852012-10-31 13:56:14 -0600360 ttcce->ce.features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT;
Michal Simek9e09dc52013-03-27 12:05:28 +0100361 ttcce->ce.set_next_event = ttc_set_next_event;
362 ttcce->ce.set_mode = ttc_set_mode;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600363 ttcce->ce.rating = 200;
364 ttcce->ce.irq = irq;
Soren Brinkmann87e4ee72012-12-19 10:18:42 -0800365 ttcce->ce.cpumask = cpu_possible_mask;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600366
Michal Simeke9329002013-03-20 10:15:28 +0100367 /*
368 * Setup the clock event timer to be an interval timer which
369 * is prescaled by 32 using the interval interrupt. Leave it
370 * disabled for now.
371 */
Michal Simek9e09dc52013-03-27 12:05:28 +0100372 __raw_writel(0x23, ttcce->ttc.base_addr + TTC_CNT_CNTRL_OFFSET);
Josh Cartwright91dc9852012-10-31 13:56:14 -0600373 __raw_writel(CLK_CNTRL_PRESCALE | CLK_CNTRL_PRESCALE_EN,
Michal Simek9e09dc52013-03-27 12:05:28 +0100374 ttcce->ttc.base_addr + TTC_CLK_CNTRL_OFFSET);
375 __raw_writel(0x1, ttcce->ttc.base_addr + TTC_IER_OFFSET);
Josh Cartwright91dc9852012-10-31 13:56:14 -0600376
Michal Simek9e09dc52013-03-27 12:05:28 +0100377 err = request_irq(irq, ttc_clock_event_interrupt,
Michal Simeke9329002013-03-20 10:15:28 +0100378 IRQF_DISABLED | IRQF_TIMER,
379 ttcce->ce.name, ttcce);
Michal Simekc5263bb2013-03-20 10:24:59 +0100380 if (WARN_ON(err)) {
381 kfree(ttcce);
Josh Cartwright91dc9852012-10-31 13:56:14 -0600382 return;
Michal Simekc5263bb2013-03-20 10:24:59 +0100383 }
Josh Cartwright91dc9852012-10-31 13:56:14 -0600384
385 clockevents_config_and_register(&ttcce->ce,
Michal Simek9e09dc52013-03-27 12:05:28 +0100386 clk_get_rate(ttcce->ttc.clk) / PRESCALE, 1, 0xfffe);
Josh Cartwright91dc9852012-10-31 13:56:14 -0600387}
388
John Linnb85a3ef2011-06-20 11:47:27 -0600389/**
Michal Simek9e09dc52013-03-27 12:05:28 +0100390 * ttc_timer_init - Initialize the timer
John Linnb85a3ef2011-06-20 11:47:27 -0600391 *
392 * Initializes the timer hardware and register the clock source and clock event
393 * timers with Linux kernal timer framework
Michal Simeke9329002013-03-20 10:15:28 +0100394 */
Michal Simek9e09dc52013-03-27 12:05:28 +0100395static void __init ttc_timer_init(struct device_node *timer)
Michal Simeke9329002013-03-20 10:15:28 +0100396{
397 unsigned int irq;
398 void __iomem *timer_baseaddr;
399 struct clk *clk;
Michal Simekc5263bb2013-03-20 10:24:59 +0100400 static int initialized;
401
402 if (initialized)
403 return;
404
405 initialized = 1;
Michal Simeke9329002013-03-20 10:15:28 +0100406
407 /*
408 * Get the 1st Triple Timer Counter (TTC) block from the device tree
409 * and use it. Note that the event timer uses the interrupt and it's the
410 * 2nd TTC hence the irq_of_parse_and_map(,1)
411 */
412 timer_baseaddr = of_iomap(timer, 0);
413 if (!timer_baseaddr) {
414 pr_err("ERROR: invalid timer base address\n");
415 BUG();
416 }
417
418 irq = irq_of_parse_and_map(timer, 1);
419 if (irq <= 0) {
420 pr_err("ERROR: invalid interrupt number\n");
421 BUG();
422 }
423
424 clk = of_clk_get_by_name(timer, "cpu_1x");
425 if (IS_ERR(clk)) {
426 pr_err("ERROR: timer input clock not found\n");
427 BUG();
428 }
429
Michal Simek9e09dc52013-03-27 12:05:28 +0100430 ttc_setup_clocksource(clk, timer_baseaddr);
431 ttc_setup_clockevent(clk, timer_baseaddr + 4, irq);
Michal Simeke9329002013-03-20 10:15:28 +0100432
433 pr_info("%s #0 at %p, irq=%d\n", timer->name, timer_baseaddr, irq);
434}
435
Michal Simek9e09dc52013-03-27 12:05:28 +0100436CLOCKSOURCE_OF_DECLARE(ttc, "cdns,ttc", ttc_timer_init);