blob: df1311d93eba58e61d9e637405c173ee67d36127 [file] [log] [blame]
Tony Lindgren90c62bf2008-12-10 17:37:17 -08001/*
Adrian Hunterd02a900b2010-02-15 10:03:34 -08002 * linux/arch/arm/mach-omap2/hsmmc.c
Tony Lindgren90c62bf2008-12-10 17:37:17 -08003 *
4 * Copyright (C) 2007-2008 Texas Instruments
5 * Copyright (C) 2008 Nokia Corporation
6 * Author: Texas Instruments
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Adrian Hunterdb0fefc2010-02-15 10:03:34 -080012#include <linux/kernel.h>
13#include <linux/slab.h>
14#include <linux/string.h>
Tony Lindgren90c62bf2008-12-10 17:37:17 -080015#include <linux/delay.h>
Tony Lindgren90c62bf2008-12-10 17:37:17 -080016#include <mach/hardware.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070017#include <plat/control.h>
18#include <plat/mmc.h>
Adrian Huntere3df0fb2010-02-15 10:03:34 -080019#include <plat/omap-pm.h>
Tony Lindgren90c62bf2008-12-10 17:37:17 -080020
Adrian Hunterd02a900b2010-02-15 10:03:34 -080021#include "hsmmc.h"
Tony Lindgren90c62bf2008-12-10 17:37:17 -080022
Adrian Hunterdb0fefc2010-02-15 10:03:34 -080023#if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
Tony Lindgren90c62bf2008-12-10 17:37:17 -080024
Tony Lindgren90c62bf2008-12-10 17:37:17 -080025static u16 control_pbias_offset;
26static u16 control_devconf1_offset;
kishore kadiyalac83c8e62010-05-15 18:21:25 +000027static u16 control_mmc1;
Tony Lindgren90c62bf2008-12-10 17:37:17 -080028
29#define HSMMC_NAME_LEN 9
30
Adrian Hunter68ff0422010-02-15 10:03:34 -080031static struct hsmmc_controller {
David Brownellb583f262009-05-28 14:04:03 -070032 char name[HSMMC_NAME_LEN + 1];
33} hsmmc[OMAP34XX_NR_MMC];
Tony Lindgren90c62bf2008-12-10 17:37:17 -080034
Denis Karpov1887bde2009-09-22 16:44:40 -070035#if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
36
Adrian Hunter68ff0422010-02-15 10:03:34 -080037static int hsmmc_get_context_loss(struct device *dev)
Denis Karpov1887bde2009-09-22 16:44:40 -070038{
Adrian Huntere3df0fb2010-02-15 10:03:34 -080039 return omap_pm_get_dev_context_loss_count(dev);
Denis Karpov1887bde2009-09-22 16:44:40 -070040}
41
42#else
Adrian Hunter68ff0422010-02-15 10:03:34 -080043#define hsmmc_get_context_loss NULL
Denis Karpov1887bde2009-09-22 16:44:40 -070044#endif
45
kishore kadiyalac83c8e62010-05-15 18:21:25 +000046static void omap_hsmmc1_before_set_reg(struct device *dev, int slot,
Adrian Hunterdb0fefc2010-02-15 10:03:34 -080047 int power_on, int vdd)
Tony Lindgren90c62bf2008-12-10 17:37:17 -080048{
Madhu555d5032009-11-22 10:11:08 -080049 u32 reg, prog_io;
Tony Lindgren90c62bf2008-12-10 17:37:17 -080050 struct omap_mmc_platform_data *mmc = dev->platform_data;
51
Adrian Hunterce6f0012010-02-15 10:03:34 -080052 if (mmc->slots[0].remux)
53 mmc->slots[0].remux(dev, slot, power_on);
54
David Brownell0329c372009-03-23 18:23:47 -070055 /*
56 * Assume we power both OMAP VMMC1 (for CMD, CLK, DAT0..3) and the
David Brownellb583f262009-05-28 14:04:03 -070057 * card with Vcc regulator (from twl4030 or whatever). OMAP has both
David Brownell0329c372009-03-23 18:23:47 -070058 * 1.8V and 3.0V modes, controlled by the PBIAS register.
59 *
60 * In 8-bit modes, OMAP VMMC1A (for DAT4..7) needs a supply, which
61 * is most naturally TWL VSIM; those pins also use PBIAS.
David Brownellb583f262009-05-28 14:04:03 -070062 *
63 * FIXME handle VMMC1A as needed ...
David Brownell0329c372009-03-23 18:23:47 -070064 */
Tony Lindgren90c62bf2008-12-10 17:37:17 -080065 if (power_on) {
66 if (cpu_is_omap2430()) {
67 reg = omap_ctrl_readl(OMAP243X_CONTROL_DEVCONF1);
68 if ((1 << vdd) >= MMC_VDD_30_31)
69 reg |= OMAP243X_MMC1_ACTIVE_OVERWRITE;
70 else
71 reg &= ~OMAP243X_MMC1_ACTIVE_OVERWRITE;
72 omap_ctrl_writel(reg, OMAP243X_CONTROL_DEVCONF1);
73 }
74
75 if (mmc->slots[0].internal_clock) {
76 reg = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
77 reg |= OMAP2_MMCSDIO1ADPCLKISEL;
78 omap_ctrl_writel(reg, OMAP2_CONTROL_DEVCONF0);
79 }
80
81 reg = omap_ctrl_readl(control_pbias_offset);
Madhu555d5032009-11-22 10:11:08 -080082 if (cpu_is_omap3630()) {
83 /* Set MMC I/O to 52Mhz */
84 prog_io = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
85 prog_io |= OMAP3630_PRG_SDMMC1_SPEEDCTRL;
86 omap_ctrl_writel(prog_io, OMAP343X_CONTROL_PROG_IO1);
87 } else {
88 reg |= OMAP2_PBIASSPEEDCTRL0;
89 }
Tony Lindgren90c62bf2008-12-10 17:37:17 -080090 reg &= ~OMAP2_PBIASLITEPWRDNZ0;
91 omap_ctrl_writel(reg, control_pbias_offset);
Adrian Hunterdb0fefc2010-02-15 10:03:34 -080092 } else {
93 reg = omap_ctrl_readl(control_pbias_offset);
94 reg &= ~OMAP2_PBIASLITEPWRDNZ0;
95 omap_ctrl_writel(reg, control_pbias_offset);
96 }
97}
Tony Lindgren90c62bf2008-12-10 17:37:17 -080098
kishore kadiyalac83c8e62010-05-15 18:21:25 +000099static void omap_hsmmc1_after_set_reg(struct device *dev, int slot,
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800100 int power_on, int vdd)
101{
102 u32 reg;
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800103
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800104 /* 100ms delay required for PBIAS configuration */
105 msleep(100);
106
107 if (power_on) {
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800108 reg = omap_ctrl_readl(control_pbias_offset);
109 reg |= (OMAP2_PBIASLITEPWRDNZ0 | OMAP2_PBIASSPEEDCTRL0);
110 if ((1 << vdd) <= MMC_VDD_165_195)
111 reg &= ~OMAP2_PBIASLITEVMODE0;
112 else
113 reg |= OMAP2_PBIASLITEVMODE0;
114 omap_ctrl_writel(reg, control_pbias_offset);
115 } else {
116 reg = omap_ctrl_readl(control_pbias_offset);
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800117 reg |= (OMAP2_PBIASSPEEDCTRL0 | OMAP2_PBIASLITEPWRDNZ0 |
118 OMAP2_PBIASLITEVMODE0);
119 omap_ctrl_writel(reg, control_pbias_offset);
120 }
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800121}
122
kishore kadiyalac83c8e62010-05-15 18:21:25 +0000123static void omap4_hsmmc1_before_set_reg(struct device *dev, int slot,
124 int power_on, int vdd)
125{
126 u32 reg;
127
128 /*
129 * Assume we power both OMAP VMMC1 (for CMD, CLK, DAT0..3) and the
130 * card with Vcc regulator (from twl4030 or whatever). OMAP has both
131 * 1.8V and 3.0V modes, controlled by the PBIAS register.
132 *
133 * In 8-bit modes, OMAP VMMC1A (for DAT4..7) needs a supply, which
134 * is most naturally TWL VSIM; those pins also use PBIAS.
135 *
136 * FIXME handle VMMC1A as needed ...
137 */
Santosh Shilimkardcf5ef32010-09-27 14:02:58 -0600138 reg = omap4_ctrl_pad_readl(control_pbias_offset);
139 reg &= ~(OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK |
140 OMAP4_MMC1_PWRDNZ_MASK |
141 OMAP4_USBC1_ICUSB_PWRDNZ_MASK);
142 omap4_ctrl_pad_writel(reg, control_pbias_offset);
kishore kadiyalac83c8e62010-05-15 18:21:25 +0000143}
144
145static void omap4_hsmmc1_after_set_reg(struct device *dev, int slot,
146 int power_on, int vdd)
147{
148 u32 reg;
149
150 if (power_on) {
Santosh Shilimkardcf5ef32010-09-27 14:02:58 -0600151 reg = omap4_ctrl_pad_readl(control_pbias_offset);
152 reg |= OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK;
kishore kadiyalac83c8e62010-05-15 18:21:25 +0000153 if ((1 << vdd) <= MMC_VDD_165_195)
Santosh Shilimkardcf5ef32010-09-27 14:02:58 -0600154 reg &= ~OMAP4_MMC1_PBIASLITE_VMODE_MASK;
kishore kadiyalac83c8e62010-05-15 18:21:25 +0000155 else
Santosh Shilimkardcf5ef32010-09-27 14:02:58 -0600156 reg |= OMAP4_MMC1_PBIASLITE_VMODE_MASK;
157 reg |= (OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK |
158 OMAP4_MMC1_PWRDNZ_MASK |
159 OMAP4_USBC1_ICUSB_PWRDNZ_MASK);
160 omap4_ctrl_pad_writel(reg, control_pbias_offset);
kishore kadiyalac83c8e62010-05-15 18:21:25 +0000161 /* 4 microsec delay for comparator to generate an error*/
162 udelay(4);
Santosh Shilimkardcf5ef32010-09-27 14:02:58 -0600163 reg = omap4_ctrl_pad_readl(control_pbias_offset);
164 if (reg & OMAP4_MMC1_PBIASLITE_VMODE_ERROR_MASK) {
kishore kadiyalac83c8e62010-05-15 18:21:25 +0000165 pr_err("Pbias Voltage is not same as LDO\n");
166 /* Caution : On VMODE_ERROR Power Down MMC IO */
Santosh Shilimkardcf5ef32010-09-27 14:02:58 -0600167 reg &= ~(OMAP4_MMC1_PWRDNZ_MASK |
168 OMAP4_USBC1_ICUSB_PWRDNZ_MASK);
169 omap4_ctrl_pad_writel(reg, control_pbias_offset);
kishore kadiyalac83c8e62010-05-15 18:21:25 +0000170 }
171 } else {
Santosh Shilimkardcf5ef32010-09-27 14:02:58 -0600172 reg = omap4_ctrl_pad_readl(control_pbias_offset);
173 reg |= (OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK |
174 OMAP4_MMC1_PWRDNZ_MASK |
175 OMAP4_MMC1_PBIASLITE_VMODE_MASK |
176 OMAP4_USBC1_ICUSB_PWRDNZ_MASK);
177 omap4_ctrl_pad_writel(reg, control_pbias_offset);
kishore kadiyalac83c8e62010-05-15 18:21:25 +0000178 }
179}
180
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800181static void hsmmc23_before_set_reg(struct device *dev, int slot,
182 int power_on, int vdd)
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800183{
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800184 struct omap_mmc_platform_data *mmc = dev->platform_data;
Grazvydas Ignotas762ad3a42009-06-23 13:30:22 +0300185
Adrian Hunterce6f0012010-02-15 10:03:34 -0800186 if (mmc->slots[0].remux)
187 mmc->slots[0].remux(dev, slot, power_on);
188
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800189 if (power_on) {
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800190 /* Only MMC2 supports a CLKIN */
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800191 if (mmc->slots[0].internal_clock) {
192 u32 reg;
193
194 reg = omap_ctrl_readl(control_devconf1_offset);
195 reg |= OMAP2_MMCSDIO2ADPCLKISEL;
196 omap_ctrl_writel(reg, control_devconf1_offset);
197 }
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800198 }
Adrian Hunter9b7c18e2009-09-22 16:44:50 -0700199}
200
stanley.miao03e7e172010-05-13 12:39:31 +0000201static int nop_mmc_set_power(struct device *dev, int slot, int power_on,
202 int vdd)
203{
204 return 0;
205}
206
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800207static struct omap_mmc_platform_data *hsmmc_data[OMAP34XX_NR_MMC] __initdata;
208
Adrian Hunter68ff0422010-02-15 10:03:34 -0800209void __init omap2_hsmmc_init(struct omap2_hsmmc_info *controllers)
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800210{
Adrian Hunter68ff0422010-02-15 10:03:34 -0800211 struct omap2_hsmmc_info *c;
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800212 int nr_hsmmc = ARRAY_SIZE(hsmmc_data);
Aaro Koskinena6c7fdd2010-02-04 13:06:59 +0200213 int i;
kishore kadiyalac83c8e62010-05-15 18:21:25 +0000214 u32 reg;
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800215
kishore kadiyalac83c8e62010-05-15 18:21:25 +0000216 if (!cpu_is_omap44xx()) {
217 if (cpu_is_omap2430()) {
218 control_pbias_offset = OMAP243X_CONTROL_PBIAS_LITE;
219 control_devconf1_offset = OMAP243X_CONTROL_DEVCONF1;
220 } else {
221 control_pbias_offset = OMAP343X_CONTROL_PBIAS_LITE;
222 control_devconf1_offset = OMAP343X_CONTROL_DEVCONF1;
223 }
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800224 } else {
Santosh Shilimkardcf5ef32010-09-27 14:02:58 -0600225 control_pbias_offset =
226 OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_PBIASLITE;
227 control_mmc1 = OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MMC1;
228 reg = omap4_ctrl_pad_readl(control_mmc1);
229 reg |= (OMAP4_SDMMC1_PUSTRENGTH_GRP0_MASK |
230 OMAP4_SDMMC1_PUSTRENGTH_GRP1_MASK);
231 reg &= ~(OMAP4_SDMMC1_PUSTRENGTH_GRP2_MASK |
232 OMAP4_SDMMC1_PUSTRENGTH_GRP3_MASK);
233 reg |= (OMAP4_USBC1_DR0_SPEEDCTRL_MASK|
234 OMAP4_SDMMC1_DR1_SPEEDCTRL_MASK |
235 OMAP4_SDMMC1_DR2_SPEEDCTRL_MASK);
236 omap4_ctrl_pad_writel(reg, control_mmc1);
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800237 }
238
239 for (c = controllers; c->mmc; c++) {
Adrian Hunter68ff0422010-02-15 10:03:34 -0800240 struct hsmmc_controller *hc = hsmmc + c->mmc - 1;
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800241 struct omap_mmc_platform_data *mmc = hsmmc_data[c->mmc - 1];
242
243 if (!c->mmc || c->mmc > nr_hsmmc) {
244 pr_debug("MMC%d: no such controller\n", c->mmc);
245 continue;
246 }
247 if (mmc) {
248 pr_debug("MMC%d: already configured\n", c->mmc);
249 continue;
250 }
251
Adrian Hunter68ff0422010-02-15 10:03:34 -0800252 mmc = kzalloc(sizeof(struct omap_mmc_platform_data),
253 GFP_KERNEL);
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800254 if (!mmc) {
255 pr_err("Cannot allocate memory for mmc device!\n");
Aaro Koskinena6c7fdd2010-02-04 13:06:59 +0200256 goto done;
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800257 }
258
Adrian Huntere51151a2009-03-23 18:23:48 -0700259 if (c->name)
Adrian Hunter68ff0422010-02-15 10:03:34 -0800260 strncpy(hc->name, c->name, HSMMC_NAME_LEN);
Adrian Huntere51151a2009-03-23 18:23:48 -0700261 else
Adrian Hunter68ff0422010-02-15 10:03:34 -0800262 snprintf(hc->name, ARRAY_SIZE(hc->name),
Adrian Huntere51151a2009-03-23 18:23:48 -0700263 "mmc%islot%i", c->mmc, 1);
Adrian Hunter68ff0422010-02-15 10:03:34 -0800264 mmc->slots[0].name = hc->name;
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800265 mmc->nr_slots = 1;
Sukumar Ghorai3a638332010-09-15 14:49:23 +0000266 mmc->slots[0].caps = c->caps;
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800267 mmc->slots[0].internal_clock = !c->ext_clock;
268 mmc->dma_mask = 0xffffffff;
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800269
Adrian Hunter68ff0422010-02-15 10:03:34 -0800270 mmc->get_context_loss_count = hsmmc_get_context_loss;
Denis Karpov1887bde2009-09-22 16:44:40 -0700271
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800272 mmc->slots[0].switch_pin = c->gpio_cd;
273 mmc->slots[0].gpio_wp = c->gpio_wp;
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800274
Adrian Hunterce6f0012010-02-15 10:03:34 -0800275 mmc->slots[0].remux = c->remux;
Grazvydas Ignotased199f72010-08-10 18:01:52 -0700276 mmc->slots[0].init_card = c->init_card;
Adrian Hunterce6f0012010-02-15 10:03:34 -0800277
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800278 if (c->cover_only)
279 mmc->slots[0].cover = 1;
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800280
Adrian Hunter23d99bb2009-09-22 16:44:48 -0700281 if (c->nonremovable)
282 mmc->slots[0].nonremovable = 1;
283
Denis Karpovdd498ef2009-09-22 16:44:49 -0700284 if (c->power_saving)
285 mmc->slots[0].power_saving = 1;
286
Adrian Hunter1df58db2010-02-15 10:03:34 -0800287 if (c->no_off)
288 mmc->slots[0].no_off = 1;
289
Adrian Huntere0eb2422010-02-15 10:03:34 -0800290 if (c->vcc_aux_disable_is_sleep)
291 mmc->slots[0].vcc_aux_disable_is_sleep = 1;
292
David Brownellb583f262009-05-28 14:04:03 -0700293 /* NOTE: MMC slots should have a Vcc regulator set up.
294 * This may be from a TWL4030-family chip, another
295 * controllable regulator, or a fixed supply.
296 *
297 * temporary HACK: ocr_mask instead of fixed supply
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800298 */
David Brownellb583f262009-05-28 14:04:03 -0700299 mmc->slots[0].ocr_mask = c->ocr_mask;
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800300
stanley.miao03e7e172010-05-13 12:39:31 +0000301 if (cpu_is_omap3517() || cpu_is_omap3505())
302 mmc->slots[0].set_power = nop_mmc_set_power;
303 else
304 mmc->slots[0].features |= HSMMC_HAS_PBIAS;
305
Madhusudhan Chikkature07ad64b2010-10-01 16:35:25 -0700306 if (cpu_is_omap44xx() && (omap_rev() > OMAP4430_REV_ES1_0))
307 mmc->slots[0].features |= HSMMC_HAS_UPDATED_RESET;
308
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800309 switch (c->mmc) {
310 case 1:
stanley.miao03e7e172010-05-13 12:39:31 +0000311 if (mmc->slots[0].features & HSMMC_HAS_PBIAS) {
312 /* on-chip level shifting via PBIAS0/PBIAS1 */
kishore kadiyalac83c8e62010-05-15 18:21:25 +0000313 if (cpu_is_omap44xx()) {
314 mmc->slots[0].before_set_reg =
315 omap4_hsmmc1_before_set_reg;
316 mmc->slots[0].after_set_reg =
317 omap4_hsmmc1_after_set_reg;
318 } else {
319 mmc->slots[0].before_set_reg =
320 omap_hsmmc1_before_set_reg;
321 mmc->slots[0].after_set_reg =
322 omap_hsmmc1_after_set_reg;
323 }
stanley.miao03e7e172010-05-13 12:39:31 +0000324 }
Madhu41fd03d2009-11-22 10:11:07 -0800325
326 /* Omap3630 HSMMC1 supports only 4-bit */
Sukumar Ghorai3a638332010-09-15 14:49:23 +0000327 if (cpu_is_omap3630() &&
328 (c->caps & MMC_CAP_8_BIT_DATA)) {
329 c->caps &= ~MMC_CAP_8_BIT_DATA;
330 c->caps |= MMC_CAP_4_BIT_DATA;
331 mmc->slots[0].caps = c->caps;
Madhu41fd03d2009-11-22 10:11:07 -0800332 }
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800333 break;
334 case 2:
David Brownellb583f262009-05-28 14:04:03 -0700335 if (c->ext_clock)
336 c->transceiver = 1;
Sukumar Ghorai3a638332010-09-15 14:49:23 +0000337 if (c->transceiver && (c->caps & MMC_CAP_8_BIT_DATA)) {
338 c->caps &= ~MMC_CAP_8_BIT_DATA;
339 c->caps |= MMC_CAP_4_BIT_DATA;
340 }
David Brownellb583f262009-05-28 14:04:03 -0700341 /* FALLTHROUGH */
Grazvydas Ignotas07d83cc2009-03-23 18:23:47 -0700342 case 3:
stanley.miao03e7e172010-05-13 12:39:31 +0000343 if (mmc->slots[0].features & HSMMC_HAS_PBIAS) {
344 /* off-chip level shifting, or none */
345 mmc->slots[0].before_set_reg = hsmmc23_before_set_reg;
346 mmc->slots[0].after_set_reg = NULL;
347 }
Grazvydas Ignotas07d83cc2009-03-23 18:23:47 -0700348 break;
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800349 default:
350 pr_err("MMC%d configuration not supported!\n", c->mmc);
Grazvydas Ignotas07d83cc2009-03-23 18:23:47 -0700351 kfree(mmc);
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800352 continue;
353 }
354 hsmmc_data[c->mmc - 1] = mmc;
355 }
356
357 omap2_init_mmc(hsmmc_data, OMAP34XX_NR_MMC);
David Brownell01971f62009-03-23 18:23:47 -0700358
359 /* pass the device nodes back to board setup code */
360 for (c = controllers; c->mmc; c++) {
361 struct omap_mmc_platform_data *mmc = hsmmc_data[c->mmc - 1];
362
363 if (!c->mmc || c->mmc > nr_hsmmc)
364 continue;
365 c->dev = mmc->dev;
366 }
Aaro Koskinena6c7fdd2010-02-04 13:06:59 +0200367
368done:
369 for (i = 0; i < nr_hsmmc; i++)
370 kfree(hsmmc_data[i]);
Tony Lindgren90c62bf2008-12-10 17:37:17 -0800371}
372
373#endif