blob: 404538ae591d5a36bc9f6922e6fcd206595a74ac [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/vfp/vfphw.S
3 *
4 * Copyright (C) 2004 ARM Limited.
5 * Written by Deep Blue Solutions Limited.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This code is called from the kernel's undefined instruction trap.
12 * r9 holds the return address for successful handling.
13 * lr holds the return address for unrecognised instructions.
14 * r10 points at the start of the private FP workspace in the thread structure
15 * sp points to a struct pt_regs (as defined in include/asm/proc/ptrace.h)
16 */
17#include <asm/thread_info.h>
18#include <asm/vfpmacros.h>
19#include "../kernel/entry-header.S"
20
21 .macro DBGSTR, str
22#ifdef DEBUG
23 stmfd sp!, {r0-r3, ip, lr}
24 add r0, pc, #4
25 bl printk
26 b 1f
27 .asciz "<7>VFP: \str\n"
28 .balign 4
291: ldmfd sp!, {r0-r3, ip, lr}
30#endif
31 .endm
32
33 .macro DBGSTR1, str, arg
34#ifdef DEBUG
35 stmfd sp!, {r0-r3, ip, lr}
36 mov r1, \arg
37 add r0, pc, #4
38 bl printk
39 b 1f
40 .asciz "<7>VFP: \str\n"
41 .balign 4
421: ldmfd sp!, {r0-r3, ip, lr}
43#endif
44 .endm
45
46 .macro DBGSTR3, str, arg1, arg2, arg3
47#ifdef DEBUG
48 stmfd sp!, {r0-r3, ip, lr}
49 mov r3, \arg3
50 mov r2, \arg2
51 mov r1, \arg1
52 add r0, pc, #4
53 bl printk
54 b 1f
55 .asciz "<7>VFP: \str\n"
56 .balign 4
571: ldmfd sp!, {r0-r3, ip, lr}
58#endif
59 .endm
60
61
62@ VFP hardware support entry point.
63@
64@ r0 = faulted instruction
65@ r2 = faulted PC+4
66@ r9 = successful return
67@ r10 = vfp_state union
Catalin Marinasc6428462007-01-24 18:47:08 +010068@ r11 = CPU number
Linus Torvalds1da177e2005-04-16 15:20:36 -070069@ lr = failure return
70
Catalin Marinas93ed3972008-08-28 11:22:32 +010071ENTRY(vfp_support_entry)
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 DBGSTR3 "instr %08x pc %08x state %p", r0, r2, r10
73
74 VFPFMRX r1, FPEXC @ Is the VFP enabled?
75 DBGSTR1 "fpexc %08x", r1
Russell King228adef2007-07-18 09:37:10 +010076 tst r1, #FPEXC_EN
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 bne look_for_VFP_exceptions @ VFP is already enabled
78
79 DBGSTR1 "enable %x", r10
Russell Kingaf61bdf2011-07-09 13:44:04 +010080 ldr r3, vfp_current_hw_state_address
Russell King228adef2007-07-18 09:37:10 +010081 orr r1, r1, #FPEXC_EN @ user FPEXC has the enable bit set
Russell Kingaf61bdf2011-07-09 13:44:04 +010082 ldr r4, [r3, r11, lsl #2] @ vfp_current_hw_state pointer
Russell King228adef2007-07-18 09:37:10 +010083 bic r5, r1, #FPEXC_EX @ make sure exceptions are disabled
Russell King08409c32011-07-09 14:24:36 +010084 cmp r4, r10 @ this thread owns the hw context?
85 beq vfp_hw_state_valid
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
87 VFPFMXR FPEXC, r5 @ enable VFP, disable any pending
88 @ exceptions, so we can get at the
89 @ rest of it
90
Catalin Marinasc6428462007-01-24 18:47:08 +010091#ifndef CONFIG_SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 @ Save out the current registers to the old thread state
Catalin Marinasc6428462007-01-24 18:47:08 +010093 @ No need for SMP since this is not done lazily
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
95 DBGSTR1 "save old state %p", r4
96 cmp r4, #0
97 beq no_old_VFP_process
Catalin Marinas25ebee02007-09-25 15:22:24 +010098 VFPFSTMIA r4, r5 @ save the working registers
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 VFPFMRX r5, FPSCR @ current status
Catalin Marinas85d69432009-05-30 14:00:18 +0100100#ifndef CONFIG_CPU_FEROCEON
Catalin Marinasc98929c2007-11-22 18:32:01 +0100101 tst r1, #FPEXC_EX @ is there additional state to save?
Catalin Marinas24b647a2008-11-06 13:23:08 +0000102 beq 1f
103 VFPFMRX r6, FPINST @ FPINST (only if FPEXC.EX is set)
104 tst r1, #FPEXC_FP2V @ is there an FPINST2 to read?
105 beq 1f
106 VFPFMRX r8, FPINST2 @ FPINST2 if needed (and present)
1071:
Catalin Marinas85d69432009-05-30 14:00:18 +0100108#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 stmia r4, {r1, r5, r6, r8} @ save FPEXC, FPSCR, FPINST, FPINST2
110 @ and point r4 at the word at the
111 @ start of the register dump
Catalin Marinasc6428462007-01-24 18:47:08 +0100112#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
114no_old_VFP_process:
115 DBGSTR1 "load state %p", r10
Russell Kingaf61bdf2011-07-09 13:44:04 +0100116 str r10, [r3, r11, lsl #2] @ update the vfp_current_hw_state pointer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 @ Load the saved state back into the VFP
Catalin Marinas25ebee02007-09-25 15:22:24 +0100118 VFPFLDMIA r10, r5 @ reload the working registers while
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 @ FPEXC is in a safe state
Catalin Marinas80ed35472006-03-25 21:58:00 +0000120 ldmia r10, {r1, r5, r6, r8} @ load FPEXC, FPSCR, FPINST, FPINST2
Catalin Marinas85d69432009-05-30 14:00:18 +0100121#ifndef CONFIG_CPU_FEROCEON
Catalin Marinasc98929c2007-11-22 18:32:01 +0100122 tst r1, #FPEXC_EX @ is there additional state to restore?
Catalin Marinas24b647a2008-11-06 13:23:08 +0000123 beq 1f
124 VFPFMXR FPINST, r6 @ restore FPINST (only if FPEXC.EX is set)
125 tst r1, #FPEXC_FP2V @ is there an FPINST2 to write?
126 beq 1f
127 VFPFMXR FPINST2, r8 @ FPINST2 if needed (and present)
1281:
Catalin Marinas85d69432009-05-30 14:00:18 +0100129#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 VFPFMXR FPSCR, r5 @ restore status
131
Russell King08409c32011-07-09 14:24:36 +0100132@ The context stored in the VFP hardware is up to date with this thread
133vfp_hw_state_valid:
Russell King228adef2007-07-18 09:37:10 +0100134 tst r1, #FPEXC_EX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 bne process_exception @ might as well handle the pending
136 @ exception before retrying branch
137 @ out before setting an FPEXC that
138 @ stops us reading stuff
139 VFPFMXR FPEXC, r1 @ restore FPEXC last
140 sub r2, r2, #4
141 str r2, [sp, #S_PC] @ retry the instruction
George G. Davisf2255be2009-04-01 20:27:18 +0100142#ifdef CONFIG_PREEMPT
143 get_thread_info r10
144 ldr r4, [r10, #TI_PREEMPT] @ get preempt count
145 sub r11, r4, #1 @ decrement it
146 str r11, [r10, #TI_PREEMPT]
147#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 mov pc, r9 @ we think we have handled things
149
150
151look_for_VFP_exceptions:
Catalin Marinasc98929c2007-11-22 18:32:01 +0100152 @ Check for synchronous or asynchronous exception
153 tst r1, #FPEXC_EX | FPEXC_DEX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 bne process_exception
Catalin Marinasc98929c2007-11-22 18:32:01 +0100155 @ On some implementations of the VFP subarch 1, setting FPSCR.IXE
156 @ causes all the CDP instructions to be bounced synchronously without
157 @ setting the FPEXC.EX bit
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 VFPFMRX r5, FPSCR
Catalin Marinasc98929c2007-11-22 18:32:01 +0100159 tst r5, #FPSCR_IXE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 bne process_exception
161
162 @ Fall into hand on to next handler - appropriate coproc instr
163 @ not recognised by VFP
164
165 DBGSTR "not VFP"
George G. Davisf2255be2009-04-01 20:27:18 +0100166#ifdef CONFIG_PREEMPT
167 get_thread_info r10
168 ldr r4, [r10, #TI_PREEMPT] @ get preempt count
169 sub r11, r4, #1 @ decrement it
170 str r11, [r10, #TI_PREEMPT]
171#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 mov pc, lr
173
174process_exception:
175 DBGSTR "bounce"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 mov r2, sp @ nothing stacked - regdump is at TOS
177 mov lr, r9 @ setup for a return to the user code.
178
179 @ Now call the C code to package up the bounce to the support code
180 @ r0 holds the trigger instruction
181 @ r1 holds the FPEXC value
182 @ r2 pointer to register dump
Catalin Marinasc98929c2007-11-22 18:32:01 +0100183 b VFP_bounce @ we have handled this - the support
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 @ code will raise an exception if
185 @ required. If not, the user code will
186 @ retry the faulted instruction
Catalin Marinas93ed3972008-08-28 11:22:32 +0100187ENDPROC(vfp_support_entry)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Catalin Marinas93ed3972008-08-28 11:22:32 +0100189ENTRY(vfp_save_state)
Catalin Marinasc6428462007-01-24 18:47:08 +0100190 @ Save the current VFP state
191 @ r0 - save location
192 @ r1 - FPEXC
193 DBGSTR1 "save VFP state %p", r0
Catalin Marinas25ebee02007-09-25 15:22:24 +0100194 VFPFSTMIA r0, r2 @ save the working registers
Catalin Marinasc6428462007-01-24 18:47:08 +0100195 VFPFMRX r2, FPSCR @ current status
Catalin Marinasc98929c2007-11-22 18:32:01 +0100196 tst r1, #FPEXC_EX @ is there additional state to save?
Catalin Marinas24b647a2008-11-06 13:23:08 +0000197 beq 1f
198 VFPFMRX r3, FPINST @ FPINST (only if FPEXC.EX is set)
199 tst r1, #FPEXC_FP2V @ is there an FPINST2 to read?
200 beq 1f
201 VFPFMRX r12, FPINST2 @ FPINST2 if needed (and present)
2021:
Catalin Marinasc6428462007-01-24 18:47:08 +0100203 stmia r0, {r1, r2, r3, r12} @ save FPEXC, FPSCR, FPINST, FPINST2
204 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100205ENDPROC(vfp_save_state)
Catalin Marinasc6428462007-01-24 18:47:08 +0100206
Dave Martin7eb25eb2010-11-29 19:43:22 +0100207 .align
Russell Kingaf61bdf2011-07-09 13:44:04 +0100208vfp_current_hw_state_address:
209 .word vfp_current_hw_state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
Catalin Marinas07f33a02009-07-24 12:32:57 +0100211 .macro tbl_branch, base, tmp, shift
212#ifdef CONFIG_THUMB2_KERNEL
213 adr \tmp, 1f
214 add \tmp, \tmp, \base, lsl \shift
215 mov pc, \tmp
216#else
217 add pc, pc, \base, lsl \shift
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 mov r0, r0
Catalin Marinas07f33a02009-07-24 12:32:57 +0100219#endif
2201:
221 .endm
222
223ENTRY(vfp_get_float)
224 tbl_branch r0, r3, #3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
Catalin Marinas07f33a02009-07-24 12:32:57 +01002261: mrc p10, 0, r0, c\dr, c0, 0 @ fmrs r0, s0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 mov pc, lr
Catalin Marinas07f33a02009-07-24 12:32:57 +0100228 .org 1b + 8
2291: mrc p10, 0, r0, c\dr, c0, 4 @ fmrs r0, s1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 mov pc, lr
Catalin Marinas07f33a02009-07-24 12:32:57 +0100231 .org 1b + 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 .endr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100233ENDPROC(vfp_get_float)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234
Catalin Marinas93ed3972008-08-28 11:22:32 +0100235ENTRY(vfp_put_float)
Catalin Marinas07f33a02009-07-24 12:32:57 +0100236 tbl_branch r1, r3, #3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
Catalin Marinas07f33a02009-07-24 12:32:57 +01002381: mcr p10, 0, r0, c\dr, c0, 0 @ fmsr r0, s0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 mov pc, lr
Catalin Marinas07f33a02009-07-24 12:32:57 +0100240 .org 1b + 8
2411: mcr p10, 0, r0, c\dr, c0, 4 @ fmsr r0, s1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 mov pc, lr
Catalin Marinas07f33a02009-07-24 12:32:57 +0100243 .org 1b + 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 .endr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100245ENDPROC(vfp_put_float)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
Catalin Marinas93ed3972008-08-28 11:22:32 +0100247ENTRY(vfp_get_double)
Catalin Marinas07f33a02009-07-24 12:32:57 +0100248 tbl_branch r0, r3, #3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
Catalin Marinas07f33a02009-07-24 12:32:57 +01002501: fmrrd r0, r1, d\dr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 mov pc, lr
Catalin Marinas07f33a02009-07-24 12:32:57 +0100252 .org 1b + 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 .endr
Catalin Marinas25ebee02007-09-25 15:22:24 +0100254#ifdef CONFIG_VFPv3
255 @ d16 - d31 registers
256 .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
Catalin Marinas07f33a02009-07-24 12:32:57 +01002571: mrrc p11, 3, r0, r1, c\dr @ fmrrd r0, r1, d\dr
Catalin Marinas25ebee02007-09-25 15:22:24 +0100258 mov pc, lr
Catalin Marinas07f33a02009-07-24 12:32:57 +0100259 .org 1b + 8
Catalin Marinas25ebee02007-09-25 15:22:24 +0100260 .endr
261#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
Catalin Marinas25ebee02007-09-25 15:22:24 +0100263 @ virtual register 16 (or 32 if VFPv3) for compare with zero
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 mov r0, #0
265 mov r1, #0
266 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100267ENDPROC(vfp_get_double)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
Catalin Marinas93ed3972008-08-28 11:22:32 +0100269ENTRY(vfp_put_double)
Catalin Marinas07f33a02009-07-24 12:32:57 +0100270 tbl_branch r2, r3, #3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
Catalin Marinas07f33a02009-07-24 12:32:57 +01002721: fmdrr d\dr, r0, r1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 mov pc, lr
Catalin Marinas07f33a02009-07-24 12:32:57 +0100274 .org 1b + 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 .endr
Catalin Marinas25ebee02007-09-25 15:22:24 +0100276#ifdef CONFIG_VFPv3
277 @ d16 - d31 registers
278 .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15
Russell King138de1c2010-05-27 08:23:29 +01002791: mcrr p11, 3, r0, r1, c\dr @ fmdrr r0, r1, d\dr
Catalin Marinas25ebee02007-09-25 15:22:24 +0100280 mov pc, lr
Catalin Marinas07f33a02009-07-24 12:32:57 +0100281 .org 1b + 8
Catalin Marinas25ebee02007-09-25 15:22:24 +0100282 .endr
283#endif
Catalin Marinas93ed3972008-08-28 11:22:32 +0100284ENDPROC(vfp_put_double)