blob: 7edae83603dd670bd9a2458b54e677513e61a944 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
Linus Walleij64de0282010-02-19 01:09:10 +01005 * Copyright (C) 2010 ST-Ericsson AB.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/init.h>
14#include <linux/ioport.h>
15#include <linux/device.h>
16#include <linux/interrupt.h>
17#include <linux/delay.h>
18#include <linux/err.h>
19#include <linux/highmem.h>
Nicolas Pitre019a5f52007-10-11 01:06:03 -040020#include <linux/log2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/mmc/host.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000022#include <linux/amba/bus.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000023#include <linux/clk.h>
Jens Axboebd6dee62007-10-24 09:01:09 +020024#include <linux/scatterlist.h>
Russell King89001442009-07-09 15:16:07 +010025#include <linux/gpio.h>
Linus Walleij6ef297f2009-09-22 14:29:36 +010026#include <linux/amba/mmci.h>
Linus Walleij34e84f32009-09-22 14:41:40 +010027#include <linux/regulator/consumer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Russell King7b09cda2005-07-01 12:02:59 +010029#include <asm/div64.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/io.h>
Russell Kingc6b8fda2005-10-28 14:05:16 +010031#include <asm/sizes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33#include "mmci.h"
34
35#define DRIVER_NAME "mmci-pl18x"
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037static unsigned int fmax = 515633;
38
Rabin Vincent4956e102010-07-21 12:54:40 +010039/**
40 * struct variant_data - MMCI variant-specific quirks
41 * @clkreg: default value for MCICLOCK register
Rabin Vincent4380c142010-07-21 12:55:18 +010042 * @clkreg_enable: enable value for MMCICLOCK register
Rabin Vincent08458ef2010-07-21 12:55:59 +010043 * @datalength_bits: number of bits in the MMCIDATALENGTH register
Rabin Vincent4956e102010-07-21 12:54:40 +010044 */
45struct variant_data {
46 unsigned int clkreg;
Rabin Vincent4380c142010-07-21 12:55:18 +010047 unsigned int clkreg_enable;
Rabin Vincent08458ef2010-07-21 12:55:59 +010048 unsigned int datalength_bits;
Rabin Vincent4956e102010-07-21 12:54:40 +010049};
50
51static struct variant_data variant_arm = {
Rabin Vincent08458ef2010-07-21 12:55:59 +010052 .datalength_bits = 16,
Rabin Vincent4956e102010-07-21 12:54:40 +010053};
54
55static struct variant_data variant_u300 = {
Rabin Vincent4380c142010-07-21 12:55:18 +010056 .clkreg_enable = 1 << 13, /* HWFCEN */
Rabin Vincent08458ef2010-07-21 12:55:59 +010057 .datalength_bits = 16,
Rabin Vincent4956e102010-07-21 12:54:40 +010058};
59
60static struct variant_data variant_ux500 = {
61 .clkreg = MCI_CLK_ENABLE,
Rabin Vincent4380c142010-07-21 12:55:18 +010062 .clkreg_enable = 1 << 14, /* HWFCEN */
Rabin Vincent08458ef2010-07-21 12:55:59 +010063 .datalength_bits = 24,
Rabin Vincent4956e102010-07-21 12:54:40 +010064};
Linus Walleija6a64642009-09-14 12:56:14 +010065/*
66 * This must be called with host->lock held
67 */
68static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
69{
Rabin Vincent4956e102010-07-21 12:54:40 +010070 struct variant_data *variant = host->variant;
71 u32 clk = variant->clkreg;
Linus Walleija6a64642009-09-14 12:56:14 +010072
73 if (desired) {
74 if (desired >= host->mclk) {
75 clk = MCI_CLK_BYPASS;
76 host->cclk = host->mclk;
77 } else {
78 clk = host->mclk / (2 * desired) - 1;
79 if (clk >= 256)
80 clk = 255;
81 host->cclk = host->mclk / (2 * (clk + 1));
82 }
Rabin Vincent4380c142010-07-21 12:55:18 +010083
84 clk |= variant->clkreg_enable;
Linus Walleija6a64642009-09-14 12:56:14 +010085 clk |= MCI_CLK_ENABLE;
86 /* This hasn't proven to be worthwhile */
87 /* clk |= MCI_CLK_PWRSAVE; */
88 }
89
Linus Walleij9e6c82c2009-09-14 12:57:11 +010090 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
Linus Walleij771dc152010-04-08 07:38:52 +010091 clk |= MCI_4BIT_BUS;
92 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
93 clk |= MCI_ST_8BIT_BUS;
Linus Walleij9e6c82c2009-09-14 12:57:11 +010094
Linus Walleija6a64642009-09-14 12:56:14 +010095 writel(clk, host->base + MMCICLOCK);
96}
97
Linus Torvalds1da177e2005-04-16 15:20:36 -070098static void
99mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
100{
101 writel(0, host->base + MMCICOMMAND);
102
Russell Kinge47c2222007-01-08 16:42:51 +0000103 BUG_ON(host->data);
104
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 host->mrq = NULL;
106 host->cmd = NULL;
107
108 if (mrq->data)
109 mrq->data->bytes_xfered = host->data_xfered;
110
111 /*
112 * Need to drop the host lock here; mmc_request_done may call
113 * back into the driver...
114 */
115 spin_unlock(&host->lock);
116 mmc_request_done(host->mmc, mrq);
117 spin_lock(&host->lock);
118}
119
120static void mmci_stop_data(struct mmci_host *host)
121{
122 writel(0, host->base + MMCIDATACTRL);
123 writel(0, host->base + MMCIMASK1);
124 host->data = NULL;
125}
126
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100127static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
128{
129 unsigned int flags = SG_MITER_ATOMIC;
130
131 if (data->flags & MMC_DATA_READ)
132 flags |= SG_MITER_TO_SG;
133 else
134 flags |= SG_MITER_FROM_SG;
135
136 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
137}
138
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
140{
141 unsigned int datactrl, timeout, irqmask;
Russell King7b09cda2005-07-01 12:02:59 +0100142 unsigned long long clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 void __iomem *base;
Russell King3bc87f22006-08-27 13:51:28 +0100144 int blksz_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
Linus Walleij64de0282010-02-19 01:09:10 +0100146 dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
147 data->blksz, data->blocks, data->flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
149 host->data = data;
Rabin Vincent528320d2010-07-21 12:49:49 +0100150 host->size = data->blksz * data->blocks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 host->data_xfered = 0;
152
153 mmci_init_sg(host, data);
154
Russell King7b09cda2005-07-01 12:02:59 +0100155 clks = (unsigned long long)data->timeout_ns * host->cclk;
156 do_div(clks, 1000000000UL);
157
158 timeout = data->timeout_clks + (unsigned int)clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159
160 base = host->base;
161 writel(timeout, base + MMCIDATATIMER);
162 writel(host->size, base + MMCIDATALENGTH);
163
Russell King3bc87f22006-08-27 13:51:28 +0100164 blksz_bits = ffs(data->blksz) - 1;
165 BUG_ON(1 << blksz_bits != data->blksz);
166
167 datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 if (data->flags & MMC_DATA_READ) {
169 datactrl |= MCI_DPSM_DIRECTION;
170 irqmask = MCI_RXFIFOHALFFULLMASK;
Russell King0425a142006-02-16 16:48:31 +0000171
172 /*
173 * If we have less than a FIFOSIZE of bytes to transfer,
174 * trigger a PIO interrupt as soon as any data is available.
175 */
176 if (host->size < MCI_FIFOSIZE)
177 irqmask |= MCI_RXDATAAVLBLMASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 } else {
179 /*
180 * We don't actually need to include "FIFO empty" here
181 * since its implicit in "FIFO half empty".
182 */
183 irqmask = MCI_TXFIFOHALFEMPTYMASK;
184 }
185
186 writel(datactrl, base + MMCIDATACTRL);
187 writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
188 writel(irqmask, base + MMCIMASK1);
189}
190
191static void
192mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
193{
194 void __iomem *base = host->base;
195
Linus Walleij64de0282010-02-19 01:09:10 +0100196 dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 cmd->opcode, cmd->arg, cmd->flags);
198
199 if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
200 writel(0, base + MMCICOMMAND);
201 udelay(1);
202 }
203
204 c |= cmd->opcode | MCI_CPSM_ENABLE;
Russell Kinge9225172006-02-02 12:23:12 +0000205 if (cmd->flags & MMC_RSP_PRESENT) {
206 if (cmd->flags & MMC_RSP_136)
207 c |= MCI_CPSM_LONGRSP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 c |= MCI_CPSM_RESPONSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 }
210 if (/*interrupt*/0)
211 c |= MCI_CPSM_INTERRUPT;
212
213 host->cmd = cmd;
214
215 writel(cmd->arg, base + MMCIARGUMENT);
216 writel(c, base + MMCICOMMAND);
217}
218
219static void
220mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
221 unsigned int status)
222{
223 if (status & MCI_DATABLOCKEND) {
Russell King3bc87f22006-08-27 13:51:28 +0100224 host->data_xfered += data->blksz;
Linus Walleijf28e8a42010-01-25 07:14:46 +0100225#ifdef CONFIG_ARCH_U300
226 /*
227 * On the U300 some signal or other is
228 * badly routed so that a data write does
229 * not properly terminate with a MCI_DATAEND
230 * status flag. This quirk will make writes
231 * work again.
232 */
233 if (data->flags & MMC_DATA_WRITE)
234 status |= MCI_DATAEND;
235#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 }
237 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
Linus Walleij64de0282010-02-19 01:09:10 +0100238 dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ (status %08x)\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 if (status & MCI_DATACRCFAIL)
Pierre Ossman17b04292007-07-22 22:18:46 +0200240 data->error = -EILSEQ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 else if (status & MCI_DATATIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +0200242 data->error = -ETIMEDOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 else if (status & (MCI_TXUNDERRUN|MCI_RXOVERRUN))
Pierre Ossman17b04292007-07-22 22:18:46 +0200244 data->error = -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 status |= MCI_DATAEND;
Russell Kinge9c091b2006-01-04 16:24:05 +0000246
247 /*
248 * We hit an error condition. Ensure that any data
249 * partially written to a page is properly coherent.
250 */
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100251 if (data->flags & MMC_DATA_READ) {
252 struct sg_mapping_iter *sg_miter = &host->sg_miter;
253 unsigned long flags;
254
255 local_irq_save(flags);
256 if (sg_miter_next(sg_miter)) {
257 flush_dcache_page(sg_miter->page);
258 sg_miter_stop(sg_miter);
259 }
260 local_irq_restore(flags);
261 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 }
263 if (status & MCI_DATAEND) {
264 mmci_stop_data(host);
265
266 if (!data->stop) {
267 mmci_request_end(host, data->mrq);
268 } else {
269 mmci_start_command(host, data->stop, 0);
270 }
271 }
272}
273
274static void
275mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
276 unsigned int status)
277{
278 void __iomem *base = host->base;
279
280 host->cmd = NULL;
281
282 cmd->resp[0] = readl(base + MMCIRESPONSE0);
283 cmd->resp[1] = readl(base + MMCIRESPONSE1);
284 cmd->resp[2] = readl(base + MMCIRESPONSE2);
285 cmd->resp[3] = readl(base + MMCIRESPONSE3);
286
287 if (status & MCI_CMDTIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200288 cmd->error = -ETIMEDOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 } else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200290 cmd->error = -EILSEQ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 }
292
Pierre Ossman17b04292007-07-22 22:18:46 +0200293 if (!cmd->data || cmd->error) {
Russell Kinge47c2222007-01-08 16:42:51 +0000294 if (host->data)
295 mmci_stop_data(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 mmci_request_end(host, cmd->mrq);
297 } else if (!(cmd->data->flags & MMC_DATA_READ)) {
298 mmci_start_data(host, cmd->data);
299 }
300}
301
302static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
303{
304 void __iomem *base = host->base;
305 char *ptr = buffer;
306 u32 status;
Linus Walleij26eed9a2008-04-26 23:39:44 +0100307 int host_remain = host->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
309 do {
Linus Walleij26eed9a2008-04-26 23:39:44 +0100310 int count = host_remain - (readl(base + MMCIFIFOCNT) << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
312 if (count > remain)
313 count = remain;
314
315 if (count <= 0)
316 break;
317
318 readsl(base + MMCIFIFO, ptr, count >> 2);
319
320 ptr += count;
321 remain -= count;
Linus Walleij26eed9a2008-04-26 23:39:44 +0100322 host_remain -= count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
324 if (remain == 0)
325 break;
326
327 status = readl(base + MMCISTATUS);
328 } while (status & MCI_RXDATAAVLBL);
329
330 return ptr - buffer;
331}
332
333static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
334{
335 void __iomem *base = host->base;
336 char *ptr = buffer;
337
338 do {
339 unsigned int count, maxcnt;
340
341 maxcnt = status & MCI_TXFIFOEMPTY ? MCI_FIFOSIZE : MCI_FIFOHALFSIZE;
342 count = min(remain, maxcnt);
343
344 writesl(base + MMCIFIFO, ptr, count >> 2);
345
346 ptr += count;
347 remain -= count;
348
349 if (remain == 0)
350 break;
351
352 status = readl(base + MMCISTATUS);
353 } while (status & MCI_TXFIFOHALFEMPTY);
354
355 return ptr - buffer;
356}
357
358/*
359 * PIO data transfer IRQ handler.
360 */
David Howells7d12e782006-10-05 14:55:46 +0100361static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362{
363 struct mmci_host *host = dev_id;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100364 struct sg_mapping_iter *sg_miter = &host->sg_miter;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 void __iomem *base = host->base;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100366 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 u32 status;
368
369 status = readl(base + MMCISTATUS);
370
Linus Walleij64de0282010-02-19 01:09:10 +0100371 dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100373 local_irq_save(flags);
374
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 unsigned int remain, len;
377 char *buffer;
378
379 /*
380 * For write, we only need to test the half-empty flag
381 * here - if the FIFO is completely empty, then by
382 * definition it is more than half empty.
383 *
384 * For read, check for data available.
385 */
386 if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
387 break;
388
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100389 if (!sg_miter_next(sg_miter))
390 break;
391
392 buffer = sg_miter->addr;
393 remain = sg_miter->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
395 len = 0;
396 if (status & MCI_RXACTIVE)
397 len = mmci_pio_read(host, buffer, remain);
398 if (status & MCI_TXACTIVE)
399 len = mmci_pio_write(host, buffer, remain, status);
400
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100401 sg_miter->consumed = len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 host->size -= len;
404 remain -= len;
405
406 if (remain)
407 break;
408
Russell Kinge9c091b2006-01-04 16:24:05 +0000409 if (status & MCI_RXACTIVE)
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100410 flush_dcache_page(sg_miter->page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
412 status = readl(base + MMCISTATUS);
413 } while (1);
414
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100415 sg_miter_stop(sg_miter);
416
417 local_irq_restore(flags);
418
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 /*
420 * If we're nearing the end of the read, switch to
421 * "any data available" mode.
422 */
423 if (status & MCI_RXACTIVE && host->size < MCI_FIFOSIZE)
424 writel(MCI_RXDATAAVLBLMASK, base + MMCIMASK1);
425
426 /*
427 * If we run out of data, disable the data IRQs; this
428 * prevents a race where the FIFO becomes empty before
429 * the chip itself has disabled the data path, and
430 * stops us racing with our data end IRQ.
431 */
432 if (host->size == 0) {
433 writel(0, base + MMCIMASK1);
434 writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
435 }
436
437 return IRQ_HANDLED;
438}
439
440/*
441 * Handle completion of command and data transfers.
442 */
David Howells7d12e782006-10-05 14:55:46 +0100443static irqreturn_t mmci_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444{
445 struct mmci_host *host = dev_id;
446 u32 status;
447 int ret = 0;
448
449 spin_lock(&host->lock);
450
451 do {
452 struct mmc_command *cmd;
453 struct mmc_data *data;
454
455 status = readl(host->base + MMCISTATUS);
456 status &= readl(host->base + MMCIMASK0);
457 writel(status, host->base + MMCICLEAR);
458
Linus Walleij64de0282010-02-19 01:09:10 +0100459 dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460
461 data = host->data;
462 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_TXUNDERRUN|
463 MCI_RXOVERRUN|MCI_DATAEND|MCI_DATABLOCKEND) && data)
464 mmci_data_irq(host, data, status);
465
466 cmd = host->cmd;
467 if (status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|MCI_CMDSENT|MCI_CMDRESPEND) && cmd)
468 mmci_cmd_irq(host, cmd, status);
469
470 ret = 1;
471 } while (status);
472
473 spin_unlock(&host->lock);
474
475 return IRQ_RETVAL(ret);
476}
477
478static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
479{
480 struct mmci_host *host = mmc_priv(mmc);
Linus Walleij9e943022008-10-24 21:17:50 +0100481 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
483 WARN_ON(host->mrq != NULL);
484
Nicolas Pitre019a5f52007-10-11 01:06:03 -0400485 if (mrq->data && !is_power_of_2(mrq->data->blksz)) {
Linus Walleij64de0282010-02-19 01:09:10 +0100486 dev_err(mmc_dev(mmc), "unsupported block size (%d bytes)\n",
487 mrq->data->blksz);
Pierre Ossman255d01a2007-07-24 20:38:53 +0200488 mrq->cmd->error = -EINVAL;
489 mmc_request_done(mmc, mrq);
490 return;
491 }
492
Linus Walleij9e943022008-10-24 21:17:50 +0100493 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
495 host->mrq = mrq;
496
497 if (mrq->data && mrq->data->flags & MMC_DATA_READ)
498 mmci_start_data(host, mrq->data);
499
500 mmci_start_command(host, mrq->cmd, 0);
501
Linus Walleij9e943022008-10-24 21:17:50 +0100502 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503}
504
505static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
506{
507 struct mmci_host *host = mmc_priv(mmc);
Linus Walleija6a64642009-09-14 12:56:14 +0100508 u32 pwr = 0;
509 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 switch (ios->power_mode) {
512 case MMC_POWER_OFF:
Linus Walleij34e84f32009-09-22 14:41:40 +0100513 if(host->vcc &&
514 regulator_is_enabled(host->vcc))
515 regulator_disable(host->vcc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 break;
517 case MMC_POWER_UP:
Linus Walleij34e84f32009-09-22 14:41:40 +0100518#ifdef CONFIG_REGULATOR
519 if (host->vcc)
520 /* This implicitly enables the regulator */
521 mmc_regulator_set_ocr(host->vcc, ios->vdd);
522#endif
Rabin Vincentbb8f5632010-07-21 12:53:57 +0100523 if (host->plat->vdd_handler)
524 pwr |= host->plat->vdd_handler(mmc_dev(mmc), ios->vdd,
525 ios->power_mode);
Linus Walleijcc30d602009-01-04 15:18:54 +0100526 /* The ST version does not have this, fall through to POWER_ON */
Linus Walleijf17a1f02009-08-04 01:01:02 +0100527 if (host->hw_designer != AMBA_VENDOR_ST) {
Linus Walleijcc30d602009-01-04 15:18:54 +0100528 pwr |= MCI_PWR_UP;
529 break;
530 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 case MMC_POWER_ON:
532 pwr |= MCI_PWR_ON;
533 break;
534 }
535
Linus Walleijcc30d602009-01-04 15:18:54 +0100536 if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
Linus Walleijf17a1f02009-08-04 01:01:02 +0100537 if (host->hw_designer != AMBA_VENDOR_ST)
Linus Walleijcc30d602009-01-04 15:18:54 +0100538 pwr |= MCI_ROD;
539 else {
540 /*
541 * The ST Micro variant use the ROD bit for something
542 * else and only has OD (Open Drain).
543 */
544 pwr |= MCI_OD;
545 }
546 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
Linus Walleija6a64642009-09-14 12:56:14 +0100548 spin_lock_irqsave(&host->lock, flags);
549
550 mmci_set_clkreg(host, ios->clock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
552 if (host->pwr != pwr) {
553 host->pwr = pwr;
554 writel(pwr, host->base + MMCIPOWER);
555 }
Linus Walleija6a64642009-09-14 12:56:14 +0100556
557 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558}
559
Russell King89001442009-07-09 15:16:07 +0100560static int mmci_get_ro(struct mmc_host *mmc)
561{
562 struct mmci_host *host = mmc_priv(mmc);
563
564 if (host->gpio_wp == -ENOSYS)
565 return -ENOSYS;
566
567 return gpio_get_value(host->gpio_wp);
568}
569
570static int mmci_get_cd(struct mmc_host *mmc)
571{
572 struct mmci_host *host = mmc_priv(mmc);
573 unsigned int status;
574
575 if (host->gpio_cd == -ENOSYS)
576 status = host->plat->status(mmc_dev(host->mmc));
577 else
578 status = gpio_get_value(host->gpio_cd);
579
580 return !status;
581}
582
David Brownellab7aefd2006-11-12 17:55:30 -0800583static const struct mmc_host_ops mmci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 .request = mmci_request,
585 .set_ios = mmci_set_ios,
Russell King89001442009-07-09 15:16:07 +0100586 .get_ro = mmci_get_ro,
587 .get_cd = mmci_get_cd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588};
589
Alessandro Rubini03fbdb12009-05-20 22:39:08 +0100590static int __devinit mmci_probe(struct amba_device *dev, struct amba_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591{
Linus Walleij6ef297f2009-09-22 14:29:36 +0100592 struct mmci_platform_data *plat = dev->dev.platform_data;
Rabin Vincent4956e102010-07-21 12:54:40 +0100593 struct variant_data *variant = id->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 struct mmci_host *host;
595 struct mmc_host *mmc;
596 int ret;
597
598 /* must have platform data */
599 if (!plat) {
600 ret = -EINVAL;
601 goto out;
602 }
603
604 ret = amba_request_regions(dev, DRIVER_NAME);
605 if (ret)
606 goto out;
607
608 mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
609 if (!mmc) {
610 ret = -ENOMEM;
611 goto rel_regions;
612 }
613
614 host = mmc_priv(mmc);
Rabin Vincent4ea580f2009-04-17 08:44:19 +0530615 host->mmc = mmc;
Russell King012b7d32009-07-09 15:13:56 +0100616
Russell King89001442009-07-09 15:16:07 +0100617 host->gpio_wp = -ENOSYS;
618 host->gpio_cd = -ENOSYS;
619
Russell King012b7d32009-07-09 15:13:56 +0100620 host->hw_designer = amba_manf(dev);
621 host->hw_revision = amba_rev(dev);
Linus Walleij64de0282010-02-19 01:09:10 +0100622 dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
623 dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
Russell King012b7d32009-07-09 15:13:56 +0100624
Russell Kingee569c42008-11-30 17:38:14 +0000625 host->clk = clk_get(&dev->dev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 if (IS_ERR(host->clk)) {
627 ret = PTR_ERR(host->clk);
628 host->clk = NULL;
629 goto host_free;
630 }
631
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 ret = clk_enable(host->clk);
633 if (ret)
Russell Kinga8d35842006-01-03 18:41:37 +0000634 goto clk_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635
636 host->plat = plat;
Rabin Vincent4956e102010-07-21 12:54:40 +0100637 host->variant = variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 host->mclk = clk_get_rate(host->clk);
Linus Walleijc8df9a52008-04-29 09:34:07 +0100639 /*
640 * According to the spec, mclk is max 100 MHz,
641 * so we try to adjust the clock down to this,
642 * (if possible).
643 */
644 if (host->mclk > 100000000) {
645 ret = clk_set_rate(host->clk, 100000000);
646 if (ret < 0)
647 goto clk_disable;
648 host->mclk = clk_get_rate(host->clk);
Linus Walleij64de0282010-02-19 01:09:10 +0100649 dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
650 host->mclk);
Linus Walleijc8df9a52008-04-29 09:34:07 +0100651 }
Linus Walleijdc890c22009-06-07 23:27:31 +0100652 host->base = ioremap(dev->res.start, resource_size(&dev->res));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 if (!host->base) {
654 ret = -ENOMEM;
655 goto clk_disable;
656 }
657
658 mmc->ops = &mmci_ops;
659 mmc->f_min = (host->mclk + 511) / 512;
Linus Walleij808d97c2010-04-08 07:39:38 +0100660 /*
661 * If the platform data supplies a maximum operating
662 * frequency, this takes precedence. Else, we fall back
663 * to using the module parameter, which has a (low)
664 * default value in case it is not specified. Either
665 * value must not exceed the clock rate into the block,
666 * of course.
667 */
668 if (plat->f_max)
669 mmc->f_max = min(host->mclk, plat->f_max);
670 else
671 mmc->f_max = min(host->mclk, fmax);
Linus Walleij64de0282010-02-19 01:09:10 +0100672 dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);
673
Linus Walleij34e84f32009-09-22 14:41:40 +0100674#ifdef CONFIG_REGULATOR
675 /* If we're using the regulator framework, try to fetch a regulator */
676 host->vcc = regulator_get(&dev->dev, "vmmc");
677 if (IS_ERR(host->vcc))
678 host->vcc = NULL;
679 else {
680 int mask = mmc_regulator_get_ocrmask(host->vcc);
681
682 if (mask < 0)
683 dev_err(&dev->dev, "error getting OCR mask (%d)\n",
684 mask);
685 else {
686 host->mmc->ocr_avail = (u32) mask;
687 if (plat->ocr_mask)
688 dev_warn(&dev->dev,
689 "Provided ocr_mask/setpower will not be used "
690 "(using regulator instead)\n");
691 }
692 }
693#endif
694 /* Fall back to platform data if no regulator is found */
695 if (host->vcc == NULL)
696 mmc->ocr_avail = plat->ocr_mask;
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100697 mmc->caps = plat->capabilities;
Rabin Vincentf5e25742010-07-21 12:50:31 +0100698 mmc->caps |= MMC_CAP_NEEDS_POLL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699
700 /*
701 * We can do SGIO
702 */
703 mmc->max_hw_segs = 16;
704 mmc->max_phys_segs = NR_SG;
705
706 /*
Rabin Vincent08458ef2010-07-21 12:55:59 +0100707 * Since only a certain number of bits are valid in the data length
708 * register, we must ensure that we don't exceed 2^num-1 bytes in a
709 * single request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 */
Rabin Vincent08458ef2010-07-21 12:55:59 +0100711 mmc->max_req_size = (1 << variant->datalength_bits) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712
713 /*
714 * Set the maximum segment size. Since we aren't doing DMA
715 * (yet) we are only limited by the data length register.
716 */
Pierre Ossman55db8902006-11-21 17:55:45 +0100717 mmc->max_seg_size = mmc->max_req_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +0100719 /*
720 * Block size can be up to 2048 bytes, but must be a power of two.
721 */
722 mmc->max_blk_size = 2048;
723
Pierre Ossman55db8902006-11-21 17:55:45 +0100724 /*
725 * No limit on the number of blocks transferred.
726 */
727 mmc->max_blk_count = mmc->max_req_size;
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 spin_lock_init(&host->lock);
730
731 writel(0, host->base + MMCIMASK0);
732 writel(0, host->base + MMCIMASK1);
733 writel(0xfff, host->base + MMCICLEAR);
734
Russell King89001442009-07-09 15:16:07 +0100735 if (gpio_is_valid(plat->gpio_cd)) {
736 ret = gpio_request(plat->gpio_cd, DRIVER_NAME " (cd)");
737 if (ret == 0)
738 ret = gpio_direction_input(plat->gpio_cd);
739 if (ret == 0)
740 host->gpio_cd = plat->gpio_cd;
741 else if (ret != -ENOSYS)
742 goto err_gpio_cd;
743 }
744 if (gpio_is_valid(plat->gpio_wp)) {
745 ret = gpio_request(plat->gpio_wp, DRIVER_NAME " (wp)");
746 if (ret == 0)
747 ret = gpio_direction_input(plat->gpio_wp);
748 if (ret == 0)
749 host->gpio_wp = plat->gpio_wp;
750 else if (ret != -ENOSYS)
751 goto err_gpio_wp;
752 }
753
Thomas Gleixnerdace1452006-07-01 19:29:38 -0700754 ret = request_irq(dev->irq[0], mmci_irq, IRQF_SHARED, DRIVER_NAME " (cmd)", host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 if (ret)
756 goto unmap;
757
Thomas Gleixnerdace1452006-07-01 19:29:38 -0700758 ret = request_irq(dev->irq[1], mmci_pio_irq, IRQF_SHARED, DRIVER_NAME " (pio)", host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 if (ret)
760 goto irq0_free;
761
762 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
763
764 amba_set_drvdata(dev, mmc);
765
766 mmc_add_host(mmc);
767
Linus Walleij64de0282010-02-19 01:09:10 +0100768 dev_info(&dev->dev, "%s: MMCI rev %x cfg %02x at 0x%016llx irq %d,%d\n",
Russell Kingd366b642005-08-19 09:40:08 +0100769 mmc_hostname(mmc), amba_rev(dev), amba_config(dev),
Greg Kroah-Hartmane29419f2006-06-12 15:20:16 -0700770 (unsigned long long)dev->res.start, dev->irq[0], dev->irq[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 return 0;
773
774 irq0_free:
775 free_irq(dev->irq[0], host);
776 unmap:
Russell King89001442009-07-09 15:16:07 +0100777 if (host->gpio_wp != -ENOSYS)
778 gpio_free(host->gpio_wp);
779 err_gpio_wp:
780 if (host->gpio_cd != -ENOSYS)
781 gpio_free(host->gpio_cd);
782 err_gpio_cd:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 iounmap(host->base);
784 clk_disable:
785 clk_disable(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 clk_free:
787 clk_put(host->clk);
788 host_free:
789 mmc_free_host(mmc);
790 rel_regions:
791 amba_release_regions(dev);
792 out:
793 return ret;
794}
795
Linus Walleij6dc4a472009-03-07 00:23:52 +0100796static int __devexit mmci_remove(struct amba_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797{
798 struct mmc_host *mmc = amba_get_drvdata(dev);
799
800 amba_set_drvdata(dev, NULL);
801
802 if (mmc) {
803 struct mmci_host *host = mmc_priv(mmc);
804
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 mmc_remove_host(mmc);
806
807 writel(0, host->base + MMCIMASK0);
808 writel(0, host->base + MMCIMASK1);
809
810 writel(0, host->base + MMCICOMMAND);
811 writel(0, host->base + MMCIDATACTRL);
812
813 free_irq(dev->irq[0], host);
814 free_irq(dev->irq[1], host);
815
Russell King89001442009-07-09 15:16:07 +0100816 if (host->gpio_wp != -ENOSYS)
817 gpio_free(host->gpio_wp);
818 if (host->gpio_cd != -ENOSYS)
819 gpio_free(host->gpio_cd);
820
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 iounmap(host->base);
822 clk_disable(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 clk_put(host->clk);
824
Linus Walleij34e84f32009-09-22 14:41:40 +0100825 if (regulator_is_enabled(host->vcc))
826 regulator_disable(host->vcc);
827 regulator_put(host->vcc);
828
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 mmc_free_host(mmc);
830
831 amba_release_regions(dev);
832 }
833
834 return 0;
835}
836
837#ifdef CONFIG_PM
Pavel Macheke5378ca2005-04-16 15:25:29 -0700838static int mmci_suspend(struct amba_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839{
840 struct mmc_host *mmc = amba_get_drvdata(dev);
841 int ret = 0;
842
843 if (mmc) {
844 struct mmci_host *host = mmc_priv(mmc);
845
Matt Fleming1a13f8f2010-05-26 14:42:08 -0700846 ret = mmc_suspend_host(mmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 if (ret == 0)
848 writel(0, host->base + MMCIMASK0);
849 }
850
851 return ret;
852}
853
854static int mmci_resume(struct amba_device *dev)
855{
856 struct mmc_host *mmc = amba_get_drvdata(dev);
857 int ret = 0;
858
859 if (mmc) {
860 struct mmci_host *host = mmc_priv(mmc);
861
862 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
863
864 ret = mmc_resume_host(mmc);
865 }
866
867 return ret;
868}
869#else
870#define mmci_suspend NULL
871#define mmci_resume NULL
872#endif
873
874static struct amba_id mmci_ids[] = {
875 {
876 .id = 0x00041180,
877 .mask = 0x000fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +0100878 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 },
880 {
881 .id = 0x00041181,
882 .mask = 0x000fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +0100883 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 },
Linus Walleijcc30d602009-01-04 15:18:54 +0100885 /* ST Micro variants */
886 {
887 .id = 0x00180180,
888 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +0100889 .data = &variant_u300,
Linus Walleijcc30d602009-01-04 15:18:54 +0100890 },
891 {
892 .id = 0x00280180,
893 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +0100894 .data = &variant_u300,
895 },
896 {
897 .id = 0x00480180,
898 .mask = 0x00ffffff,
899 .data = &variant_ux500,
Linus Walleijcc30d602009-01-04 15:18:54 +0100900 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 { 0, 0 },
902};
903
904static struct amba_driver mmci_driver = {
905 .drv = {
906 .name = DRIVER_NAME,
907 },
908 .probe = mmci_probe,
Linus Walleij6dc4a472009-03-07 00:23:52 +0100909 .remove = __devexit_p(mmci_remove),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 .suspend = mmci_suspend,
911 .resume = mmci_resume,
912 .id_table = mmci_ids,
913};
914
915static int __init mmci_init(void)
916{
917 return amba_driver_register(&mmci_driver);
918}
919
920static void __exit mmci_exit(void)
921{
922 amba_driver_unregister(&mmci_driver);
923}
924
925module_init(mmci_init);
926module_exit(mmci_exit);
927module_param(fmax, uint, 0444);
928
929MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
930MODULE_LICENSE("GPL");