blob: b18f875eac6acadd7e0ae27644fe8af0df240af6 [file] [log] [blame]
Sascha Hauera547b812012-03-19 12:36:10 +01001#include <linux/kernel.h>
2#include <linux/clk.h>
3#include <linux/io.h>
4#include <linux/errno.h>
5#include <linux/delay.h>
6#include <linux/slab.h>
7#include <linux/err.h>
8
9#include <asm/div64.h>
10
11#include "clk.h"
12
13#define to_clk_pllv2(clk) (container_of(clk, struct clk_pllv2, clk))
14
15/* PLL Register Offsets */
16#define MXC_PLL_DP_CTL 0x00
17#define MXC_PLL_DP_CONFIG 0x04
18#define MXC_PLL_DP_OP 0x08
19#define MXC_PLL_DP_MFD 0x0C
20#define MXC_PLL_DP_MFN 0x10
21#define MXC_PLL_DP_MFNMINUS 0x14
22#define MXC_PLL_DP_MFNPLUS 0x18
23#define MXC_PLL_DP_HFS_OP 0x1C
24#define MXC_PLL_DP_HFS_MFD 0x20
25#define MXC_PLL_DP_HFS_MFN 0x24
26#define MXC_PLL_DP_MFN_TOGC 0x28
27#define MXC_PLL_DP_DESTAT 0x2c
28
29/* PLL Register Bit definitions */
30#define MXC_PLL_DP_CTL_MUL_CTRL 0x2000
31#define MXC_PLL_DP_CTL_DPDCK0_2_EN 0x1000
32#define MXC_PLL_DP_CTL_DPDCK0_2_OFFSET 12
33#define MXC_PLL_DP_CTL_ADE 0x800
34#define MXC_PLL_DP_CTL_REF_CLK_DIV 0x400
35#define MXC_PLL_DP_CTL_REF_CLK_SEL_MASK (3 << 8)
36#define MXC_PLL_DP_CTL_REF_CLK_SEL_OFFSET 8
37#define MXC_PLL_DP_CTL_HFSM 0x80
38#define MXC_PLL_DP_CTL_PRE 0x40
39#define MXC_PLL_DP_CTL_UPEN 0x20
40#define MXC_PLL_DP_CTL_RST 0x10
41#define MXC_PLL_DP_CTL_RCP 0x8
42#define MXC_PLL_DP_CTL_PLM 0x4
43#define MXC_PLL_DP_CTL_BRM0 0x2
44#define MXC_PLL_DP_CTL_LRF 0x1
45
46#define MXC_PLL_DP_CONFIG_BIST 0x8
47#define MXC_PLL_DP_CONFIG_SJC_CE 0x4
48#define MXC_PLL_DP_CONFIG_AREN 0x2
49#define MXC_PLL_DP_CONFIG_LDREQ 0x1
50
51#define MXC_PLL_DP_OP_MFI_OFFSET 4
52#define MXC_PLL_DP_OP_MFI_MASK (0xF << 4)
53#define MXC_PLL_DP_OP_PDF_OFFSET 0
54#define MXC_PLL_DP_OP_PDF_MASK 0xF
55
56#define MXC_PLL_DP_MFD_OFFSET 0
57#define MXC_PLL_DP_MFD_MASK 0x07FFFFFF
58
59#define MXC_PLL_DP_MFN_OFFSET 0x0
60#define MXC_PLL_DP_MFN_MASK 0x07FFFFFF
61
62#define MXC_PLL_DP_MFN_TOGC_TOG_DIS (1 << 17)
63#define MXC_PLL_DP_MFN_TOGC_TOG_EN (1 << 16)
64#define MXC_PLL_DP_MFN_TOGC_CNT_OFFSET 0x0
65#define MXC_PLL_DP_MFN_TOGC_CNT_MASK 0xFFFF
66
67#define MXC_PLL_DP_DESTAT_TOG_SEL (1 << 31)
68#define MXC_PLL_DP_DESTAT_MFN 0x07FFFFFF
69
70#define MAX_DPLL_WAIT_TRIES 1000 /* 1000 * udelay(1) = 1ms */
71
72struct clk_pllv2 {
73 struct clk_hw hw;
74 void __iomem *base;
75};
76
Sascha Hauer9ca41bc2012-06-04 14:51:32 +020077static unsigned long __clk_pllv2_recalc_rate(unsigned long parent_rate,
78 u32 dp_ctl, u32 dp_op, u32 dp_mfd, u32 dp_mfn)
Sascha Hauera547b812012-03-19 12:36:10 +010079{
Martin Kepplinger53fdc8f2015-09-29 13:32:27 +020080 long mfi, mfn, mfd, pdf, ref_clk;
Sascha Hauer9ca41bc2012-06-04 14:51:32 +020081 unsigned long dbl;
Sascha Hauera547b812012-03-19 12:36:10 +010082 s64 temp;
Sascha Hauera547b812012-03-19 12:36:10 +010083
Sascha Hauera547b812012-03-19 12:36:10 +010084 dbl = dp_ctl & MXC_PLL_DP_CTL_DPDCK0_2_EN;
85
Sascha Hauera547b812012-03-19 12:36:10 +010086 pdf = dp_op & MXC_PLL_DP_OP_PDF_MASK;
87 mfi = (dp_op & MXC_PLL_DP_OP_MFI_MASK) >> MXC_PLL_DP_OP_MFI_OFFSET;
88 mfi = (mfi <= 5) ? 5 : mfi;
89 mfd = dp_mfd & MXC_PLL_DP_MFD_MASK;
Martin Kepplinger53fdc8f2015-09-29 13:32:27 +020090 mfn = dp_mfn & MXC_PLL_DP_MFN_MASK;
91 mfn = sign_extend32(mfn, 26);
Sascha Hauera547b812012-03-19 12:36:10 +010092
93 ref_clk = 2 * parent_rate;
94 if (dbl != 0)
95 ref_clk *= 2;
96
97 ref_clk /= (pdf + 1);
Martin Kepplinger53fdc8f2015-09-29 13:32:27 +020098 temp = (u64) ref_clk * abs(mfn);
Sascha Hauera547b812012-03-19 12:36:10 +010099 do_div(temp, mfd + 1);
100 if (mfn < 0)
101 temp = -temp;
102 temp = (ref_clk * mfi) + temp;
103
104 return temp;
105}
106
Sascha Hauer9ca41bc2012-06-04 14:51:32 +0200107static unsigned long clk_pllv2_recalc_rate(struct clk_hw *hw,
Sascha Hauera547b812012-03-19 12:36:10 +0100108 unsigned long parent_rate)
109{
Sascha Hauer9ca41bc2012-06-04 14:51:32 +0200110 u32 dp_op, dp_mfd, dp_mfn, dp_ctl;
Sascha Hauera547b812012-03-19 12:36:10 +0100111 void __iomem *pllbase;
Sascha Hauer9ca41bc2012-06-04 14:51:32 +0200112 struct clk_pllv2 *pll = to_clk_pllv2(hw);
113
114 pllbase = pll->base;
115
116 dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
117 dp_op = __raw_readl(pllbase + MXC_PLL_DP_OP);
118 dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_MFD);
119 dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_MFN);
120
121 return __clk_pllv2_recalc_rate(parent_rate, dp_ctl, dp_op, dp_mfd, dp_mfn);
122}
123
124static int __clk_pllv2_set_rate(unsigned long rate, unsigned long parent_rate,
125 u32 *dp_op, u32 *dp_mfd, u32 *dp_mfn)
126{
127 u32 reg;
Sascha Hauera547b812012-03-19 12:36:10 +0100128 long mfi, pdf, mfn, mfd = 999999;
129 s64 temp64;
130 unsigned long quad_parent_rate;
Sascha Hauera547b812012-03-19 12:36:10 +0100131
132 quad_parent_rate = 4 * parent_rate;
133 pdf = mfi = -1;
134 while (++pdf < 16 && mfi < 5)
135 mfi = rate * (pdf+1) / quad_parent_rate;
136 if (mfi > 15)
137 return -EINVAL;
138 pdf--;
139
Sascha Hauer9ca41bc2012-06-04 14:51:32 +0200140 temp64 = rate * (pdf + 1) - quad_parent_rate * mfi;
141 do_div(temp64, quad_parent_rate / 1000000);
Sascha Hauera547b812012-03-19 12:36:10 +0100142 mfn = (long)temp64;
143
Sascha Hauer9ca41bc2012-06-04 14:51:32 +0200144 reg = mfi << 4 | pdf;
145
146 *dp_op = reg;
147 *dp_mfd = mfd;
148 *dp_mfn = mfn;
149
150 return 0;
151}
152
153static int clk_pllv2_set_rate(struct clk_hw *hw, unsigned long rate,
154 unsigned long parent_rate)
155{
156 struct clk_pllv2 *pll = to_clk_pllv2(hw);
157 void __iomem *pllbase;
158 u32 dp_ctl, dp_op, dp_mfd, dp_mfn;
159 int ret;
160
161 pllbase = pll->base;
162
163
164 ret = __clk_pllv2_set_rate(rate, parent_rate, &dp_op, &dp_mfd, &dp_mfn);
165 if (ret)
166 return ret;
167
Sascha Hauera547b812012-03-19 12:36:10 +0100168 dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
169 /* use dpdck0_2 */
170 __raw_writel(dp_ctl | 0x1000L, pllbase + MXC_PLL_DP_CTL);
Sascha Hauer6cc90d62012-06-04 12:21:21 +0200171
Sascha Hauer9ca41bc2012-06-04 14:51:32 +0200172 __raw_writel(dp_op, pllbase + MXC_PLL_DP_OP);
173 __raw_writel(dp_mfd, pllbase + MXC_PLL_DP_MFD);
174 __raw_writel(dp_mfn, pllbase + MXC_PLL_DP_MFN);
Sascha Hauera547b812012-03-19 12:36:10 +0100175
176 return 0;
177}
178
179static long clk_pllv2_round_rate(struct clk_hw *hw, unsigned long rate,
180 unsigned long *prate)
181{
Sascha Hauer9ca41bc2012-06-04 14:51:32 +0200182 u32 dp_op, dp_mfd, dp_mfn;
183
184 __clk_pllv2_set_rate(rate, *prate, &dp_op, &dp_mfd, &dp_mfn);
185 return __clk_pllv2_recalc_rate(*prate, MXC_PLL_DP_CTL_DPDCK0_2_EN,
186 dp_op, dp_mfd, dp_mfn);
Sascha Hauera547b812012-03-19 12:36:10 +0100187}
188
189static int clk_pllv2_prepare(struct clk_hw *hw)
190{
191 struct clk_pllv2 *pll = to_clk_pllv2(hw);
192 u32 reg;
193 void __iomem *pllbase;
194 int i = 0;
195
196 pllbase = pll->base;
197 reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) | MXC_PLL_DP_CTL_UPEN;
198 __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
199
200 /* Wait for lock */
201 do {
202 reg = __raw_readl(pllbase + MXC_PLL_DP_CTL);
203 if (reg & MXC_PLL_DP_CTL_LRF)
204 break;
205
206 udelay(1);
207 } while (++i < MAX_DPLL_WAIT_TRIES);
208
209 if (i == MAX_DPLL_WAIT_TRIES) {
210 pr_err("MX5: pll locking failed\n");
211 return -EINVAL;
212 }
213
214 return 0;
215}
216
217static void clk_pllv2_unprepare(struct clk_hw *hw)
218{
219 struct clk_pllv2 *pll = to_clk_pllv2(hw);
220 u32 reg;
221 void __iomem *pllbase;
222
223 pllbase = pll->base;
224 reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) & ~MXC_PLL_DP_CTL_UPEN;
225 __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
226}
227
Fabio Estevam191f1622013-03-25 09:20:34 -0300228static struct clk_ops clk_pllv2_ops = {
Sascha Hauera547b812012-03-19 12:36:10 +0100229 .prepare = clk_pllv2_prepare,
230 .unprepare = clk_pllv2_unprepare,
231 .recalc_rate = clk_pllv2_recalc_rate,
232 .round_rate = clk_pllv2_round_rate,
233 .set_rate = clk_pllv2_set_rate,
234};
235
236struct clk *imx_clk_pllv2(const char *name, const char *parent,
237 void __iomem *base)
238{
239 struct clk_pllv2 *pll;
240 struct clk *clk;
241 struct clk_init_data init;
242
243 pll = kzalloc(sizeof(*pll), GFP_KERNEL);
244 if (!pll)
245 return ERR_PTR(-ENOMEM);
246
247 pll->base = base;
248
249 init.name = name;
250 init.ops = &clk_pllv2_ops;
251 init.flags = 0;
252 init.parent_names = &parent;
253 init.num_parents = 1;
254
255 pll->hw.init = &init;
256
257 clk = clk_register(NULL, &pll->hw);
258 if (IS_ERR(clk))
259 kfree(pll);
260
261 return clk;
262}