blob: df3eddfa53a3b34bcd8d75b87225a31285f6d201 [file] [log] [blame]
Jamie Iles7d4008e2011-08-26 19:04:50 +01001/*
2 * Synopsys DesignWare 8250 driver.
3 *
4 * Copyright 2011 Picochip, Jamie Iles.
Heikki Krogerus6a7320c2013-01-10 11:25:10 +02005 * Copyright 2013 Intel Corporation
Jamie Iles7d4008e2011-08-26 19:04:50 +01006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
13 * LCR is written whilst busy. If it is, then a busy detect interrupt is
14 * raised, the LCR needs to be rewritten and the uart status register read.
15 */
16#include <linux/device.h>
Jamie Iles7d4008e2011-08-26 19:04:50 +010017#include <linux/io.h>
18#include <linux/module.h>
19#include <linux/serial_8250.h>
Jamie Iles7d4008e2011-08-26 19:04:50 +010020#include <linux/serial_reg.h>
21#include <linux/of.h>
22#include <linux/of_irq.h>
23#include <linux/of_platform.h>
24#include <linux/platform_device.h>
25#include <linux/slab.h>
Heikki Krogerus6a7320c2013-01-10 11:25:10 +020026#include <linux/acpi.h>
Emilio Lópeze302cd92013-03-29 00:15:49 +010027#include <linux/clk.h>
Chen-Yu Tsai7fe090b2014-07-23 23:33:06 +080028#include <linux/reset.h>
Heikki Krogerusffc3ae62013-04-10 16:58:28 +030029#include <linux/pm_runtime.h>
Jamie Iles7d4008e2011-08-26 19:04:50 +010030
David Daneyd5f1af72013-06-19 20:37:27 +000031#include <asm/byteorder.h>
32
Heikki Krogerus7277b2a2013-01-10 11:25:12 +020033#include "8250.h"
34
Heikki Krogerus30046df2013-01-10 11:25:09 +020035/* Offsets for the DesignWare specific registers */
36#define DW_UART_USR 0x1f /* UART Status Register */
37#define DW_UART_CPR 0xf4 /* Component Parameter Register */
38#define DW_UART_UCV 0xf8 /* UART Component Version */
39
40/* Component Parameter Register bits */
41#define DW_UART_CPR_ABP_DATA_WIDTH (3 << 0)
42#define DW_UART_CPR_AFCE_MODE (1 << 4)
43#define DW_UART_CPR_THRE_MODE (1 << 5)
44#define DW_UART_CPR_SIR_MODE (1 << 6)
45#define DW_UART_CPR_SIR_LP_MODE (1 << 7)
46#define DW_UART_CPR_ADDITIONAL_FEATURES (1 << 8)
47#define DW_UART_CPR_FIFO_ACCESS (1 << 9)
48#define DW_UART_CPR_FIFO_STAT (1 << 10)
49#define DW_UART_CPR_SHADOW (1 << 11)
50#define DW_UART_CPR_ENCODED_PARMS (1 << 12)
51#define DW_UART_CPR_DMA_EXTRA (1 << 13)
52#define DW_UART_CPR_FIFO_MODE (0xff << 16)
53/* Helper for fifo size calculation */
54#define DW_UART_CPR_FIFO_SIZE(a) (((a >> 16) & 0xff) * 16)
55
56
Jamie Iles7d4008e2011-08-26 19:04:50 +010057struct dw8250_data {
Heikki Krogerusfe95855532013-09-05 17:34:53 +030058 u8 usr_reg;
Heikki Krogerusfe95855532013-09-05 17:34:53 +030059 int line;
Desmond Liudfd376682015-02-26 16:35:57 -080060 int msr_mask_on;
61 int msr_mask_off;
Heikki Krogerusfe95855532013-09-05 17:34:53 +030062 struct clk *clk;
Heiko Stübner7d78cbe2014-06-16 15:25:17 +020063 struct clk *pclk;
Chen-Yu Tsai7fe090b2014-07-23 23:33:06 +080064 struct reset_control *rst;
Heikki Krogerusfe95855532013-09-05 17:34:53 +030065 struct uart_8250_dma dma;
Jamie Iles7d4008e2011-08-26 19:04:50 +010066};
67
Loic Poulainc439c332014-04-24 11:46:14 +020068#define BYT_PRV_CLK 0x800
69#define BYT_PRV_CLK_EN (1 << 0)
70#define BYT_PRV_CLK_M_VAL_SHIFT 1
71#define BYT_PRV_CLK_N_VAL_SHIFT 16
72#define BYT_PRV_CLK_UPDATE (1 << 31)
73
Tim Kryger33acbb82013-08-16 13:50:15 -070074static inline int dw8250_modify_msr(struct uart_port *p, int offset, int value)
75{
76 struct dw8250_data *d = p->private_data;
77
Desmond Liudfd376682015-02-26 16:35:57 -080078 /* Override any modem control signals if needed */
79 if (offset == UART_MSR) {
80 value |= d->msr_mask_on;
81 value &= ~d->msr_mask_off;
82 }
83
Tim Kryger33acbb82013-08-16 13:50:15 -070084 return value;
85}
86
Tim Krygerc49436b2013-10-01 10:18:08 -070087static void dw8250_force_idle(struct uart_port *p)
88{
Andy Shevchenkob1261c82014-07-14 14:26:14 +030089 struct uart_8250_port *up = up_to_u8250p(p);
90
91 serial8250_clear_and_reinit_fifos(up);
Tim Krygerc49436b2013-10-01 10:18:08 -070092 (void)p->serial_in(p, UART_RX);
93}
94
Jamie Iles7d4008e2011-08-26 19:04:50 +010095static void dw8250_serial_out(struct uart_port *p, int offset, int value)
96{
Tim Kryger33acbb82013-08-16 13:50:15 -070097 writeb(value, p->membase + (offset << p->regshift));
Tim Krygerc49436b2013-10-01 10:18:08 -070098
99 /* Make sure LCR write wasn't ignored */
100 if (offset == UART_LCR) {
101 int tries = 1000;
102 while (tries--) {
James Hogan6979f8d2013-12-10 22:28:04 +0000103 unsigned int lcr = p->serial_in(p, UART_LCR);
104 if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
Tim Krygerc49436b2013-10-01 10:18:08 -0700105 return;
106 dw8250_force_idle(p);
107 writeb(value, p->membase + (UART_LCR << p->regshift));
108 }
Peter Hurley7fd6f642015-03-11 09:19:16 -0400109 /*
110 * FIXME: this deadlocks if port->lock is already held
111 * dev_err(p->dev, "Couldn't set LCR to %d\n", value);
112 */
Tim Krygerc49436b2013-10-01 10:18:08 -0700113 }
Jamie Iles7d4008e2011-08-26 19:04:50 +0100114}
115
116static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
117{
Tim Kryger33acbb82013-08-16 13:50:15 -0700118 unsigned int value = readb(p->membase + (offset << p->regshift));
Jamie Iles7d4008e2011-08-26 19:04:50 +0100119
Tim Kryger33acbb82013-08-16 13:50:15 -0700120 return dw8250_modify_msr(p, offset, value);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100121}
122
David Daneybca20922014-11-14 17:26:19 +0300123#ifdef CONFIG_64BIT
124static unsigned int dw8250_serial_inq(struct uart_port *p, int offset)
David Daneyd5f1af72013-06-19 20:37:27 +0000125{
David Daneybca20922014-11-14 17:26:19 +0300126 unsigned int value;
127
128 value = (u8)__raw_readq(p->membase + (offset << p->regshift));
129
130 return dw8250_modify_msr(p, offset, value);
David Daneyd5f1af72013-06-19 20:37:27 +0000131}
132
David Daneybca20922014-11-14 17:26:19 +0300133static void dw8250_serial_outq(struct uart_port *p, int offset, int value)
134{
David Daneybca20922014-11-14 17:26:19 +0300135 value &= 0xff;
136 __raw_writeq(value, p->membase + (offset << p->regshift));
137 /* Read back to ensure register write ordering. */
138 __raw_readq(p->membase + (UART_LCR << p->regshift));
139
140 /* Make sure LCR write wasn't ignored */
141 if (offset == UART_LCR) {
142 int tries = 1000;
143 while (tries--) {
144 unsigned int lcr = p->serial_in(p, UART_LCR);
145 if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
146 return;
147 dw8250_force_idle(p);
148 __raw_writeq(value & 0xff,
149 p->membase + (UART_LCR << p->regshift));
150 }
Peter Hurley7fd6f642015-03-11 09:19:16 -0400151 /*
152 * FIXME: this deadlocks if port->lock is already held
153 * dev_err(p->dev, "Couldn't set LCR to %d\n", value);
154 */
David Daneybca20922014-11-14 17:26:19 +0300155 }
156}
157#endif /* CONFIG_64BIT */
158
Jamie Iles7d4008e2011-08-26 19:04:50 +0100159static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
160{
Tim Kryger33acbb82013-08-16 13:50:15 -0700161 writel(value, p->membase + (offset << p->regshift));
Tim Krygerc49436b2013-10-01 10:18:08 -0700162
163 /* Make sure LCR write wasn't ignored */
164 if (offset == UART_LCR) {
165 int tries = 1000;
166 while (tries--) {
James Hogan6979f8d2013-12-10 22:28:04 +0000167 unsigned int lcr = p->serial_in(p, UART_LCR);
168 if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
Tim Krygerc49436b2013-10-01 10:18:08 -0700169 return;
170 dw8250_force_idle(p);
171 writel(value, p->membase + (UART_LCR << p->regshift));
172 }
Peter Hurley7fd6f642015-03-11 09:19:16 -0400173 /*
174 * FIXME: this deadlocks if port->lock is already held
175 * dev_err(p->dev, "Couldn't set LCR to %d\n", value);
176 */
Tim Krygerc49436b2013-10-01 10:18:08 -0700177 }
Jamie Iles7d4008e2011-08-26 19:04:50 +0100178}
179
180static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
181{
Tim Kryger33acbb82013-08-16 13:50:15 -0700182 unsigned int value = readl(p->membase + (offset << p->regshift));
Jamie Iles7d4008e2011-08-26 19:04:50 +0100183
Tim Kryger33acbb82013-08-16 13:50:15 -0700184 return dw8250_modify_msr(p, offset, value);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100185}
186
Jamie Iles7d4008e2011-08-26 19:04:50 +0100187static int dw8250_handle_irq(struct uart_port *p)
188{
189 struct dw8250_data *d = p->private_data;
190 unsigned int iir = p->serial_in(p, UART_IIR);
191
192 if (serial8250_handle_irq(p, iir)) {
193 return 1;
194 } else if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
Tim Krygerc49436b2013-10-01 10:18:08 -0700195 /* Clear the USR */
David Daneyd5f1af72013-06-19 20:37:27 +0000196 (void)p->serial_in(p, d->usr_reg);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100197
198 return 1;
199 }
200
201 return 0;
202}
203
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300204static void
205dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old)
206{
207 if (!state)
208 pm_runtime_get_sync(port->dev);
209
210 serial8250_do_pm(port, state, old);
211
212 if (state)
213 pm_runtime_put_sync_suspend(port->dev);
214}
215
Heikki Krogerus4e26b132014-06-05 16:51:40 +0300216static void dw8250_set_termios(struct uart_port *p, struct ktermios *termios,
217 struct ktermios *old)
218{
219 unsigned int baud = tty_termios_baud_rate(termios);
220 struct dw8250_data *d = p->private_data;
221 unsigned int rate;
222 int ret;
223
224 if (IS_ERR(d->clk) || !old)
225 goto out;
226
Heikki Krogerus4e26b132014-06-05 16:51:40 +0300227 clk_disable_unprepare(d->clk);
228 rate = clk_round_rate(d->clk, baud * 16);
229 ret = clk_set_rate(d->clk, rate);
230 clk_prepare_enable(d->clk);
231
232 if (!ret)
233 p->uartclk = rate;
Qipeng Zha0a6c3012015-07-29 18:23:32 +0800234
235 p->status &= ~UPSTAT_AUTOCTS;
236 if (termios->c_cflag & CRTSCTS)
237 p->status |= UPSTAT_AUTOCTS;
238
Heikki Krogerus4e26b132014-06-05 16:51:40 +0300239out:
240 serial8250_do_set_termios(p, termios, old);
241}
242
Heikki Krogerus7fb8c562013-09-05 17:34:54 +0300243static bool dw8250_dma_filter(struct dma_chan *chan, void *param)
244{
Andy Shevchenko9a1870c2014-08-19 20:29:22 +0300245 return false;
Heikki Krogerus7fb8c562013-09-05 17:34:54 +0300246}
247
Heikki Krogerus30046df2013-01-10 11:25:09 +0200248static void dw8250_setup_port(struct uart_8250_port *up)
249{
250 struct uart_port *p = &up->port;
251 u32 reg = readl(p->membase + DW_UART_UCV);
252
253 /*
254 * If the Component Version Register returns zero, we know that
255 * ADDITIONAL_FEATURES are not enabled. No need to go any further.
256 */
257 if (!reg)
258 return;
259
260 dev_dbg_ratelimited(p->dev, "Designware UART version %c.%c%c\n",
261 (reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);
262
263 reg = readl(p->membase + DW_UART_CPR);
264 if (!reg)
265 return;
266
267 /* Select the type based on fifo */
268 if (reg & DW_UART_CPR_FIFO_MODE) {
269 p->type = PORT_16550A;
270 p->flags |= UPF_FIXED_TYPE;
271 p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
272 up->tx_loadsz = p->fifosize;
Heikki Krogerus2920adb2013-04-10 16:58:31 +0300273 up->capabilities = UART_CAP_FIFO;
Heikki Krogerus30046df2013-01-10 11:25:09 +0200274 }
Heikki Krogerus2920adb2013-04-10 16:58:31 +0300275
276 if (reg & DW_UART_CPR_AFCE_MODE)
277 up->capabilities |= UART_CAP_AFE;
Heikki Krogerus30046df2013-01-10 11:25:09 +0200278}
279
David Daneyd5f1af72013-06-19 20:37:27 +0000280static int dw8250_probe_of(struct uart_port *p,
281 struct dw8250_data *data)
282{
283 struct device_node *np = p->dev->of_node;
Andy Shevchenkob1261c82014-07-14 14:26:14 +0300284 struct uart_8250_port *up = up_to_u8250p(p);
David Daneyd5f1af72013-06-19 20:37:27 +0000285 u32 val;
286 bool has_ucv = true;
Julien CHAUVEAUf77d55a2014-11-04 11:45:55 +0100287 int id;
David Daneyd5f1af72013-06-19 20:37:27 +0000288
David Daneybca20922014-11-14 17:26:19 +0300289#ifdef CONFIG_64BIT
David Daneyd5f1af72013-06-19 20:37:27 +0000290 if (of_device_is_compatible(np, "cavium,octeon-3860-uart")) {
David Daneybca20922014-11-14 17:26:19 +0300291 p->serial_in = dw8250_serial_inq;
292 p->serial_out = dw8250_serial_outq;
Andy Shevchenkod8782c72014-06-06 15:24:10 +0300293 p->flags = UPF_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE;
David Daneyd5f1af72013-06-19 20:37:27 +0000294 p->type = PORT_OCTEON;
295 data->usr_reg = 0x27;
296 has_ucv = false;
David Daneybca20922014-11-14 17:26:19 +0300297 } else
298#endif
299 if (!of_property_read_u32(np, "reg-io-width", &val)) {
David Daneyd5f1af72013-06-19 20:37:27 +0000300 switch (val) {
301 case 1:
302 break;
303 case 4:
304 p->iotype = UPIO_MEM32;
305 p->serial_in = dw8250_serial_in32;
306 p->serial_out = dw8250_serial_out32;
307 break;
308 default:
309 dev_err(p->dev, "unsupported reg-io-width (%u)\n", val);
310 return -EINVAL;
311 }
312 }
313 if (has_ucv)
Andy Shevchenkob1261c82014-07-14 14:26:14 +0300314 dw8250_setup_port(up);
David Daneyd5f1af72013-06-19 20:37:27 +0000315
Ray Juia8b26e12014-10-07 17:35:47 -0700316 /* if we have a valid fifosize, try hooking up DMA here */
317 if (p->fifosize) {
318 up->dma = &data->dma;
319
320 up->dma->rxconf.src_maxburst = p->fifosize / 4;
321 up->dma->txconf.dst_maxburst = p->fifosize / 4;
322 }
323
David Daneyd5f1af72013-06-19 20:37:27 +0000324 if (!of_property_read_u32(np, "reg-shift", &val))
325 p->regshift = val;
326
Julien CHAUVEAUf77d55a2014-11-04 11:45:55 +0100327 /* get index of serial line, if found in DT aliases */
328 id = of_alias_get_id(np, "serial");
329 if (id >= 0)
330 p->line = id;
331
Desmond Liudfd376682015-02-26 16:35:57 -0800332 if (of_property_read_bool(np, "dcd-override")) {
333 /* Always report DCD as active */
334 data->msr_mask_on |= UART_MSR_DCD;
335 data->msr_mask_off |= UART_MSR_DDCD;
336 }
337
338 if (of_property_read_bool(np, "dsr-override")) {
339 /* Always report DSR as active */
340 data->msr_mask_on |= UART_MSR_DSR;
341 data->msr_mask_off |= UART_MSR_DDSR;
342 }
343
344 if (of_property_read_bool(np, "cts-override")) {
Dmitry Torokhovda291692015-03-09 17:37:31 -0700345 /* Always report CTS as active */
346 data->msr_mask_on |= UART_MSR_CTS;
347 data->msr_mask_off |= UART_MSR_DCTS;
Desmond Liudfd376682015-02-26 16:35:57 -0800348 }
349
350 if (of_property_read_bool(np, "ri-override")) {
351 /* Always report Ring indicator as inactive */
352 data->msr_mask_off |= UART_MSR_RI;
353 data->msr_mask_off |= UART_MSR_TERI;
354 }
355
David Daneyd5f1af72013-06-19 20:37:27 +0000356 return 0;
357}
358
Heikki Krogerus0788c392015-05-26 15:59:32 +0300359static bool dw8250_idma_filter(struct dma_chan *chan, void *param)
360{
361 struct device *dev = param;
362
363 if (dev != chan->device->dev->parent)
364 return false;
365
366 return true;
367}
368
Heikki Krogerusfe95855532013-09-05 17:34:53 +0300369static int dw8250_probe_acpi(struct uart_8250_port *up,
370 struct dw8250_data *data)
David Daneyd5f1af72013-06-19 20:37:27 +0000371{
David Daneyd5f1af72013-06-19 20:37:27 +0000372 struct uart_port *p = &up->port;
373
374 dw8250_setup_port(up);
375
David Daneyd5f1af72013-06-19 20:37:27 +0000376 p->iotype = UPIO_MEM32;
377 p->serial_in = dw8250_serial_in32;
378 p->serial_out = dw8250_serial_out32;
379 p->regshift = 2;
380
Heikki Krogerus0788c392015-05-26 15:59:32 +0300381 /* Platforms with iDMA */
382 if (platform_get_resource_byname(to_platform_device(up->port.dev),
383 IORESOURCE_MEM, "lpss_priv")) {
384 data->dma.rx_param = up->port.dev->parent;
385 data->dma.tx_param = up->port.dev->parent;
386 data->dma.fn = dw8250_idma_filter;
387 }
David Daneyd5f1af72013-06-19 20:37:27 +0000388
Heikki Krogerus0788c392015-05-26 15:59:32 +0300389 up->dma = &data->dma;
David Daneyd5f1af72013-06-19 20:37:27 +0000390 up->dma->rxconf.src_maxburst = p->fifosize / 4;
391 up->dma->txconf.dst_maxburst = p->fifosize / 4;
392
Heikki Krogerus4e26b132014-06-05 16:51:40 +0300393 up->port.set_termios = dw8250_set_termios;
Loic Poulainc439c332014-04-24 11:46:14 +0200394
David Daneyd5f1af72013-06-19 20:37:27 +0000395 return 0;
396}
David Daneyd5f1af72013-06-19 20:37:27 +0000397
Bill Pemberton9671f092012-11-19 13:21:50 -0500398static int dw8250_probe(struct platform_device *pdev)
Jamie Iles7d4008e2011-08-26 19:04:50 +0100399{
Alan Cox2655a2c2012-07-12 12:59:50 +0100400 struct uart_8250_port uart = {};
Jamie Iles7d4008e2011-08-26 19:04:50 +0100401 struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexey Brodkin833b1f72015-03-03 18:11:14 +0300402 int irq = platform_get_irq(pdev, 0);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100403 struct dw8250_data *data;
Heikki Krogerusa7260c82013-01-10 11:25:08 +0200404 int err;
Jamie Iles7d4008e2011-08-26 19:04:50 +0100405
Alexey Brodkin833b1f72015-03-03 18:11:14 +0300406 if (!regs) {
407 dev_err(&pdev->dev, "no registers defined\n");
Jamie Iles7d4008e2011-08-26 19:04:50 +0100408 return -EINVAL;
409 }
410
Alexey Brodkin833b1f72015-03-03 18:11:14 +0300411 if (irq < 0) {
412 if (irq != -EPROBE_DEFER)
413 dev_err(&pdev->dev, "cannot get irq\n");
414 return irq;
415 }
416
Alan Cox2655a2c2012-07-12 12:59:50 +0100417 spin_lock_init(&uart.port.lock);
418 uart.port.mapbase = regs->start;
Alexey Brodkin833b1f72015-03-03 18:11:14 +0300419 uart.port.irq = irq;
Alan Cox2655a2c2012-07-12 12:59:50 +0100420 uart.port.handle_irq = dw8250_handle_irq;
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300421 uart.port.pm = dw8250_do_pm;
Alan Cox2655a2c2012-07-12 12:59:50 +0100422 uart.port.type = PORT_8250;
Heikki Krogerusf93366f2013-01-10 11:25:07 +0200423 uart.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
Alan Cox2655a2c2012-07-12 12:59:50 +0100424 uart.port.dev = &pdev->dev;
Jamie Iles7d4008e2011-08-26 19:04:50 +0100425
Heikki Krogerusb88d0822013-04-11 15:43:21 +0300426 uart.port.membase = devm_ioremap(&pdev->dev, regs->start,
427 resource_size(regs));
Heikki Krogerusf93366f2013-01-10 11:25:07 +0200428 if (!uart.port.membase)
429 return -ENOMEM;
430
Emilio Lópeze302cd92013-03-29 00:15:49 +0100431 data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
432 if (!data)
433 return -ENOMEM;
434
David Daneyd5f1af72013-06-19 20:37:27 +0000435 data->usr_reg = DW_UART_USR;
Heikki Krogerus23f5b3f2015-03-18 12:55:13 +0200436
437 /* Always ask for fixed clock rate from a property. */
438 device_property_read_u32(&pdev->dev, "clock-frequency",
439 &uart.port.uartclk);
440
441 /* If there is separate baudclk, get the rate from it. */
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200442 data->clk = devm_clk_get(&pdev->dev, "baudclk");
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800443 if (IS_ERR(data->clk) && PTR_ERR(data->clk) != -EPROBE_DEFER)
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200444 data->clk = devm_clk_get(&pdev->dev, NULL);
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800445 if (IS_ERR(data->clk) && PTR_ERR(data->clk) == -EPROBE_DEFER)
446 return -EPROBE_DEFER;
Heikki Krogerus23f5b3f2015-03-18 12:55:13 +0200447 if (!IS_ERR_OR_NULL(data->clk)) {
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200448 err = clk_prepare_enable(data->clk);
449 if (err)
450 dev_warn(&pdev->dev, "could not enable optional baudclk: %d\n",
451 err);
452 else
453 uart.port.uartclk = clk_get_rate(data->clk);
454 }
455
Heikki Krogerus23f5b3f2015-03-18 12:55:13 +0200456 /* If no clock rate is defined, fail. */
457 if (!uart.port.uartclk) {
458 dev_err(&pdev->dev, "clock rate not defined\n");
459 return -EINVAL;
460 }
461
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200462 data->pclk = devm_clk_get(&pdev->dev, "apb_pclk");
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800463 if (IS_ERR(data->clk) && PTR_ERR(data->clk) == -EPROBE_DEFER) {
464 err = -EPROBE_DEFER;
465 goto err_clk;
466 }
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200467 if (!IS_ERR(data->pclk)) {
468 err = clk_prepare_enable(data->pclk);
469 if (err) {
470 dev_err(&pdev->dev, "could not enable apb_pclk\n");
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800471 goto err_clk;
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200472 }
Emilio Lópeze302cd92013-03-29 00:15:49 +0100473 }
474
Chen-Yu Tsai7fe090b2014-07-23 23:33:06 +0800475 data->rst = devm_reset_control_get_optional(&pdev->dev, NULL);
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800476 if (IS_ERR(data->rst) && PTR_ERR(data->rst) == -EPROBE_DEFER) {
477 err = -EPROBE_DEFER;
478 goto err_pclk;
479 }
Chen-Yu Tsai7fe090b2014-07-23 23:33:06 +0800480 if (!IS_ERR(data->rst))
481 reset_control_deassert(data->rst);
482
Heikki Krogerus7fb8c562013-09-05 17:34:54 +0300483 data->dma.rx_param = data;
484 data->dma.tx_param = data;
485 data->dma.fn = dw8250_dma_filter;
486
Alan Cox2655a2c2012-07-12 12:59:50 +0100487 uart.port.iotype = UPIO_MEM;
488 uart.port.serial_in = dw8250_serial_in;
489 uart.port.serial_out = dw8250_serial_out;
Emilio Lópeze302cd92013-03-29 00:15:49 +0100490 uart.port.private_data = data;
Heikki Krogerusa7260c82013-01-10 11:25:08 +0200491
492 if (pdev->dev.of_node) {
David Daneyd5f1af72013-06-19 20:37:27 +0000493 err = dw8250_probe_of(&uart.port, data);
Heikki Krogerusa7260c82013-01-10 11:25:08 +0200494 if (err)
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800495 goto err_reset;
Heikki Krogerus6a7320c2013-01-10 11:25:10 +0200496 } else if (ACPI_HANDLE(&pdev->dev)) {
Heikki Krogerusfe95855532013-09-05 17:34:53 +0300497 err = dw8250_probe_acpi(&uart, data);
Heikki Krogerus6a7320c2013-01-10 11:25:10 +0200498 if (err)
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800499 goto err_reset;
Heikki Krogerusa7260c82013-01-10 11:25:08 +0200500 } else {
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800501 err = -ENODEV;
502 goto err_reset;
Jamie Iles7d4008e2011-08-26 19:04:50 +0100503 }
504
Alan Cox2655a2c2012-07-12 12:59:50 +0100505 data->line = serial8250_register_8250_port(&uart);
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800506 if (data->line < 0) {
507 err = data->line;
508 goto err_reset;
509 }
Jamie Iles7d4008e2011-08-26 19:04:50 +0100510
511 platform_set_drvdata(pdev, data);
512
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300513 pm_runtime_set_active(&pdev->dev);
514 pm_runtime_enable(&pdev->dev);
515
Jamie Iles7d4008e2011-08-26 19:04:50 +0100516 return 0;
Chen-Yu Tsaic8ed99d2014-07-23 23:33:07 +0800517
518err_reset:
519 if (!IS_ERR(data->rst))
520 reset_control_assert(data->rst);
521
522err_pclk:
523 if (!IS_ERR(data->pclk))
524 clk_disable_unprepare(data->pclk);
525
526err_clk:
527 if (!IS_ERR(data->clk))
528 clk_disable_unprepare(data->clk);
529
530 return err;
Jamie Iles7d4008e2011-08-26 19:04:50 +0100531}
532
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500533static int dw8250_remove(struct platform_device *pdev)
Jamie Iles7d4008e2011-08-26 19:04:50 +0100534{
535 struct dw8250_data *data = platform_get_drvdata(pdev);
536
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300537 pm_runtime_get_sync(&pdev->dev);
538
Jamie Iles7d4008e2011-08-26 19:04:50 +0100539 serial8250_unregister_port(data->line);
540
Chen-Yu Tsai7fe090b2014-07-23 23:33:06 +0800541 if (!IS_ERR(data->rst))
542 reset_control_assert(data->rst);
543
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200544 if (!IS_ERR(data->pclk))
545 clk_disable_unprepare(data->pclk);
546
Emilio Lópeze302cd92013-03-29 00:15:49 +0100547 if (!IS_ERR(data->clk))
548 clk_disable_unprepare(data->clk);
549
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300550 pm_runtime_disable(&pdev->dev);
551 pm_runtime_put_noidle(&pdev->dev);
552
Jamie Iles7d4008e2011-08-26 19:04:50 +0100553 return 0;
554}
555
Mika Westerberg13b949f2014-01-16 14:55:57 +0200556#ifdef CONFIG_PM_SLEEP
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300557static int dw8250_suspend(struct device *dev)
James Hoganb61c5ed2012-10-15 10:25:58 +0100558{
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300559 struct dw8250_data *data = dev_get_drvdata(dev);
James Hoganb61c5ed2012-10-15 10:25:58 +0100560
561 serial8250_suspend_port(data->line);
562
563 return 0;
564}
565
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300566static int dw8250_resume(struct device *dev)
James Hoganb61c5ed2012-10-15 10:25:58 +0100567{
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300568 struct dw8250_data *data = dev_get_drvdata(dev);
James Hoganb61c5ed2012-10-15 10:25:58 +0100569
570 serial8250_resume_port(data->line);
571
572 return 0;
573}
Mika Westerberg13b949f2014-01-16 14:55:57 +0200574#endif /* CONFIG_PM_SLEEP */
James Hoganb61c5ed2012-10-15 10:25:58 +0100575
Rafael J. Wysockid39fe4e2014-12-13 00:41:36 +0100576#ifdef CONFIG_PM
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300577static int dw8250_runtime_suspend(struct device *dev)
578{
579 struct dw8250_data *data = dev_get_drvdata(dev);
580
Ezequiel Garciadbd2df82013-05-07 08:27:16 -0300581 if (!IS_ERR(data->clk))
582 clk_disable_unprepare(data->clk);
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300583
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200584 if (!IS_ERR(data->pclk))
585 clk_disable_unprepare(data->pclk);
586
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300587 return 0;
588}
589
590static int dw8250_runtime_resume(struct device *dev)
591{
592 struct dw8250_data *data = dev_get_drvdata(dev);
593
Heiko Stübner7d78cbe2014-06-16 15:25:17 +0200594 if (!IS_ERR(data->pclk))
595 clk_prepare_enable(data->pclk);
596
Ezequiel Garciadbd2df82013-05-07 08:27:16 -0300597 if (!IS_ERR(data->clk))
598 clk_prepare_enable(data->clk);
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300599
600 return 0;
601}
602#endif
603
604static const struct dev_pm_ops dw8250_pm_ops = {
605 SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume)
606 SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL)
607};
608
Heikki Krogerusa7260c82013-01-10 11:25:08 +0200609static const struct of_device_id dw8250_of_match[] = {
Jamie Iles7d4008e2011-08-26 19:04:50 +0100610 { .compatible = "snps,dw-apb-uart" },
David Daneyd5f1af72013-06-19 20:37:27 +0000611 { .compatible = "cavium,octeon-3860-uart" },
Jamie Iles7d4008e2011-08-26 19:04:50 +0100612 { /* Sentinel */ }
613};
Heikki Krogerusa7260c82013-01-10 11:25:08 +0200614MODULE_DEVICE_TABLE(of, dw8250_of_match);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100615
Heikki Krogerus6a7320c2013-01-10 11:25:10 +0200616static const struct acpi_device_id dw8250_acpi_match[] = {
Heikki Krogerusaea02e82013-04-10 16:58:29 +0300617 { "INT33C4", 0 },
618 { "INT33C5", 0 },
Mika Westerbergd24c1952013-12-10 12:56:59 +0200619 { "INT3434", 0 },
620 { "INT3435", 0 },
Heikki Krogerus4e26b132014-06-05 16:51:40 +0300621 { "80860F0A", 0 },
Alan Coxf1744422014-08-19 16:34:49 +0300622 { "8086228A", 0 },
Feng Kan5e1aeea2014-12-05 17:45:57 -0800623 { "APMC0D08", 0},
Ken Xue5ef86b72015-03-09 17:10:13 +0800624 { "AMD0020", 0 },
Heikki Krogerus6a7320c2013-01-10 11:25:10 +0200625 { },
626};
627MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);
628
Jamie Iles7d4008e2011-08-26 19:04:50 +0100629static struct platform_driver dw8250_platform_driver = {
630 .driver = {
631 .name = "dw-apb-uart",
Heikki Krogerusffc3ae62013-04-10 16:58:28 +0300632 .pm = &dw8250_pm_ops,
Heikki Krogerusa7260c82013-01-10 11:25:08 +0200633 .of_match_table = dw8250_of_match,
Heikki Krogerus6a7320c2013-01-10 11:25:10 +0200634 .acpi_match_table = ACPI_PTR(dw8250_acpi_match),
Jamie Iles7d4008e2011-08-26 19:04:50 +0100635 },
636 .probe = dw8250_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -0500637 .remove = dw8250_remove,
Jamie Iles7d4008e2011-08-26 19:04:50 +0100638};
639
Axel Linc8381c152011-11-28 19:22:15 +0800640module_platform_driver(dw8250_platform_driver);
Jamie Iles7d4008e2011-08-26 19:04:50 +0100641
642MODULE_AUTHOR("Jamie Iles");
643MODULE_LICENSE("GPL");
644MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");
Mika Westerbergf3ac3fc2015-02-04 15:03:48 +0200645MODULE_ALIAS("platform:dw-apb-uart");