Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2006, Intel Corporation. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify it |
| 5 | * under the terms and conditions of the GNU General Public License, |
| 6 | * version 2, as published by the Free Software Foundation. |
| 7 | * |
| 8 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 9 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 10 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 11 | * more details. |
| 12 | * |
| 13 | * You should have received a copy of the GNU General Public License along with |
| 14 | * this program; if not, write to the Free Software Foundation, Inc., 59 Temple |
| 15 | * Place - Suite 330, Boston, MA 02111-1307 USA. |
| 16 | * |
mark gross | 98bcef5 | 2008-02-23 15:23:35 -0800 | [diff] [blame] | 17 | * Copyright (C) 2006-2008 Intel Corporation |
| 18 | * Author: Ashok Raj <ashok.raj@intel.com> |
| 19 | * Author: Shaohua Li <shaohua.li@intel.com> |
| 20 | * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com> |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 21 | * |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 22 | * This file implements early detection/parsing of Remapping Devices |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 23 | * reported to OS through BIOS via DMA remapping reporting (DMAR) ACPI |
| 24 | * tables. |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 25 | * |
| 26 | * These routines are used by both DMA-remapping and Interrupt-remapping |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 27 | */ |
| 28 | |
| 29 | #include <linux/pci.h> |
| 30 | #include <linux/dmar.h> |
Kay, Allen M | 3871794 | 2008-09-09 18:37:29 +0300 | [diff] [blame] | 31 | #include <linux/iova.h> |
| 32 | #include <linux/intel-iommu.h> |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 33 | #include <linux/timer.h> |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 34 | #include <linux/irq.h> |
| 35 | #include <linux/interrupt.h> |
Shane Wang | 69575d3 | 2009-09-01 18:25:07 -0700 | [diff] [blame] | 36 | #include <linux/tboot.h> |
Len Brown | eb27cae | 2009-07-06 23:40:19 -0400 | [diff] [blame] | 37 | #include <linux/dmi.h> |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 38 | |
Len Brown | a192a95 | 2009-07-28 16:45:54 -0400 | [diff] [blame] | 39 | #define PREFIX "DMAR: " |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 40 | |
| 41 | /* No locks are needed as DMA remapping hardware unit |
| 42 | * list is constructed at boot time and hotplug of |
| 43 | * these units are not supported by the architecture. |
| 44 | */ |
| 45 | LIST_HEAD(dmar_drhd_units); |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 46 | |
| 47 | static struct acpi_table_header * __initdata dmar_tbl; |
Yinghai Lu | 8e1568f | 2009-02-11 01:06:59 -0800 | [diff] [blame] | 48 | static acpi_size dmar_tbl_size; |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 49 | |
| 50 | static void __init dmar_register_drhd_unit(struct dmar_drhd_unit *drhd) |
| 51 | { |
| 52 | /* |
| 53 | * add INCLUDE_ALL at the tail, so scan the list will find it at |
| 54 | * the very end. |
| 55 | */ |
| 56 | if (drhd->include_all) |
| 57 | list_add_tail(&drhd->list, &dmar_drhd_units); |
| 58 | else |
| 59 | list_add(&drhd->list, &dmar_drhd_units); |
| 60 | } |
| 61 | |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 62 | static int __init dmar_parse_one_dev_scope(struct acpi_dmar_device_scope *scope, |
| 63 | struct pci_dev **dev, u16 segment) |
| 64 | { |
| 65 | struct pci_bus *bus; |
| 66 | struct pci_dev *pdev = NULL; |
| 67 | struct acpi_dmar_pci_path *path; |
| 68 | int count; |
| 69 | |
| 70 | bus = pci_find_bus(segment, scope->bus); |
| 71 | path = (struct acpi_dmar_pci_path *)(scope + 1); |
| 72 | count = (scope->length - sizeof(struct acpi_dmar_device_scope)) |
| 73 | / sizeof(struct acpi_dmar_pci_path); |
| 74 | |
| 75 | while (count) { |
| 76 | if (pdev) |
| 77 | pci_dev_put(pdev); |
| 78 | /* |
| 79 | * Some BIOSes list non-exist devices in DMAR table, just |
| 80 | * ignore it |
| 81 | */ |
| 82 | if (!bus) { |
| 83 | printk(KERN_WARNING |
| 84 | PREFIX "Device scope bus [%d] not found\n", |
| 85 | scope->bus); |
| 86 | break; |
| 87 | } |
| 88 | pdev = pci_get_slot(bus, PCI_DEVFN(path->dev, path->fn)); |
| 89 | if (!pdev) { |
| 90 | printk(KERN_WARNING PREFIX |
| 91 | "Device scope device [%04x:%02x:%02x.%02x] not found\n", |
| 92 | segment, bus->number, path->dev, path->fn); |
| 93 | break; |
| 94 | } |
| 95 | path ++; |
| 96 | count --; |
| 97 | bus = pdev->subordinate; |
| 98 | } |
| 99 | if (!pdev) { |
| 100 | printk(KERN_WARNING PREFIX |
| 101 | "Device scope device [%04x:%02x:%02x.%02x] not found\n", |
| 102 | segment, scope->bus, path->dev, path->fn); |
| 103 | *dev = NULL; |
| 104 | return 0; |
| 105 | } |
| 106 | if ((scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT && \ |
| 107 | pdev->subordinate) || (scope->entry_type == \ |
| 108 | ACPI_DMAR_SCOPE_TYPE_BRIDGE && !pdev->subordinate)) { |
| 109 | pci_dev_put(pdev); |
| 110 | printk(KERN_WARNING PREFIX |
| 111 | "Device scope type does not match for %s\n", |
| 112 | pci_name(pdev)); |
| 113 | return -EINVAL; |
| 114 | } |
| 115 | *dev = pdev; |
| 116 | return 0; |
| 117 | } |
| 118 | |
| 119 | static int __init dmar_parse_dev_scope(void *start, void *end, int *cnt, |
| 120 | struct pci_dev ***devices, u16 segment) |
| 121 | { |
| 122 | struct acpi_dmar_device_scope *scope; |
| 123 | void * tmp = start; |
| 124 | int index; |
| 125 | int ret; |
| 126 | |
| 127 | *cnt = 0; |
| 128 | while (start < end) { |
| 129 | scope = start; |
| 130 | if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT || |
| 131 | scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE) |
| 132 | (*cnt)++; |
| 133 | else |
| 134 | printk(KERN_WARNING PREFIX |
| 135 | "Unsupported device scope\n"); |
| 136 | start += scope->length; |
| 137 | } |
| 138 | if (*cnt == 0) |
| 139 | return 0; |
| 140 | |
| 141 | *devices = kcalloc(*cnt, sizeof(struct pci_dev *), GFP_KERNEL); |
| 142 | if (!*devices) |
| 143 | return -ENOMEM; |
| 144 | |
| 145 | start = tmp; |
| 146 | index = 0; |
| 147 | while (start < end) { |
| 148 | scope = start; |
| 149 | if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT || |
| 150 | scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE) { |
| 151 | ret = dmar_parse_one_dev_scope(scope, |
| 152 | &(*devices)[index], segment); |
| 153 | if (ret) { |
| 154 | kfree(*devices); |
| 155 | return ret; |
| 156 | } |
| 157 | index ++; |
| 158 | } |
| 159 | start += scope->length; |
| 160 | } |
| 161 | |
| 162 | return 0; |
| 163 | } |
| 164 | |
| 165 | /** |
| 166 | * dmar_parse_one_drhd - parses exactly one DMA remapping hardware definition |
| 167 | * structure which uniquely represent one DMA remapping hardware unit |
| 168 | * present in the platform |
| 169 | */ |
| 170 | static int __init |
| 171 | dmar_parse_one_drhd(struct acpi_dmar_header *header) |
| 172 | { |
| 173 | struct acpi_dmar_hardware_unit *drhd; |
| 174 | struct dmar_drhd_unit *dmaru; |
| 175 | int ret = 0; |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 176 | |
David Woodhouse | e523b38 | 2009-04-10 22:27:48 -0700 | [diff] [blame] | 177 | drhd = (struct acpi_dmar_hardware_unit *)header; |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 178 | dmaru = kzalloc(sizeof(*dmaru), GFP_KERNEL); |
| 179 | if (!dmaru) |
| 180 | return -ENOMEM; |
| 181 | |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 182 | dmaru->hdr = header; |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 183 | dmaru->reg_base_addr = drhd->address; |
David Woodhouse | 276dbf99 | 2009-04-04 01:45:37 +0100 | [diff] [blame] | 184 | dmaru->segment = drhd->segment; |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 185 | dmaru->include_all = drhd->flags & 0x1; /* BIT0: INCLUDE_ALL */ |
| 186 | |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 187 | ret = alloc_iommu(dmaru); |
| 188 | if (ret) { |
| 189 | kfree(dmaru); |
| 190 | return ret; |
| 191 | } |
| 192 | dmar_register_drhd_unit(dmaru); |
| 193 | return 0; |
| 194 | } |
| 195 | |
David Woodhouse | f82851a | 2008-10-18 15:43:14 +0100 | [diff] [blame] | 196 | static int __init dmar_parse_dev(struct dmar_drhd_unit *dmaru) |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 197 | { |
| 198 | struct acpi_dmar_hardware_unit *drhd; |
David Woodhouse | f82851a | 2008-10-18 15:43:14 +0100 | [diff] [blame] | 199 | int ret = 0; |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 200 | |
| 201 | drhd = (struct acpi_dmar_hardware_unit *) dmaru->hdr; |
| 202 | |
Yu Zhao | 2e824f7 | 2008-12-22 16:54:58 +0800 | [diff] [blame] | 203 | if (dmaru->include_all) |
| 204 | return 0; |
| 205 | |
| 206 | ret = dmar_parse_dev_scope((void *)(drhd + 1), |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 207 | ((void *)drhd) + drhd->header.length, |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 208 | &dmaru->devices_cnt, &dmaru->devices, |
| 209 | drhd->segment); |
Suresh Siddha | 1c7d1bc | 2008-09-03 16:58:35 -0700 | [diff] [blame] | 210 | if (ret) { |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 211 | list_del(&dmaru->list); |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 212 | kfree(dmaru); |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 213 | } |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 214 | return ret; |
| 215 | } |
| 216 | |
Suresh Siddha | aaa9d1d | 2008-07-10 11:16:38 -0700 | [diff] [blame] | 217 | #ifdef CONFIG_DMAR |
| 218 | LIST_HEAD(dmar_rmrr_units); |
| 219 | |
| 220 | static void __init dmar_register_rmrr_unit(struct dmar_rmrr_unit *rmrr) |
| 221 | { |
| 222 | list_add(&rmrr->list, &dmar_rmrr_units); |
| 223 | } |
| 224 | |
| 225 | |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 226 | static int __init |
| 227 | dmar_parse_one_rmrr(struct acpi_dmar_header *header) |
| 228 | { |
| 229 | struct acpi_dmar_reserved_memory *rmrr; |
| 230 | struct dmar_rmrr_unit *rmrru; |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 231 | |
| 232 | rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL); |
| 233 | if (!rmrru) |
| 234 | return -ENOMEM; |
| 235 | |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 236 | rmrru->hdr = header; |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 237 | rmrr = (struct acpi_dmar_reserved_memory *)header; |
| 238 | rmrru->base_address = rmrr->base_address; |
| 239 | rmrru->end_address = rmrr->end_address; |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 240 | |
| 241 | dmar_register_rmrr_unit(rmrru); |
| 242 | return 0; |
| 243 | } |
| 244 | |
| 245 | static int __init |
| 246 | rmrr_parse_dev(struct dmar_rmrr_unit *rmrru) |
| 247 | { |
| 248 | struct acpi_dmar_reserved_memory *rmrr; |
| 249 | int ret; |
| 250 | |
| 251 | rmrr = (struct acpi_dmar_reserved_memory *) rmrru->hdr; |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 252 | ret = dmar_parse_dev_scope((void *)(rmrr + 1), |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 253 | ((void *)rmrr) + rmrr->header.length, |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 254 | &rmrru->devices_cnt, &rmrru->devices, rmrr->segment); |
| 255 | |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 256 | if (ret || (rmrru->devices_cnt == 0)) { |
| 257 | list_del(&rmrru->list); |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 258 | kfree(rmrru); |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 259 | } |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 260 | return ret; |
| 261 | } |
Yu Zhao | aa5d2b5 | 2009-05-18 13:51:34 +0800 | [diff] [blame] | 262 | |
| 263 | static LIST_HEAD(dmar_atsr_units); |
| 264 | |
| 265 | static int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr) |
| 266 | { |
| 267 | struct acpi_dmar_atsr *atsr; |
| 268 | struct dmar_atsr_unit *atsru; |
| 269 | |
| 270 | atsr = container_of(hdr, struct acpi_dmar_atsr, header); |
| 271 | atsru = kzalloc(sizeof(*atsru), GFP_KERNEL); |
| 272 | if (!atsru) |
| 273 | return -ENOMEM; |
| 274 | |
| 275 | atsru->hdr = hdr; |
| 276 | atsru->include_all = atsr->flags & 0x1; |
| 277 | |
| 278 | list_add(&atsru->list, &dmar_atsr_units); |
| 279 | |
| 280 | return 0; |
| 281 | } |
| 282 | |
| 283 | static int __init atsr_parse_dev(struct dmar_atsr_unit *atsru) |
| 284 | { |
| 285 | int rc; |
| 286 | struct acpi_dmar_atsr *atsr; |
| 287 | |
| 288 | if (atsru->include_all) |
| 289 | return 0; |
| 290 | |
| 291 | atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header); |
| 292 | rc = dmar_parse_dev_scope((void *)(atsr + 1), |
| 293 | (void *)atsr + atsr->header.length, |
| 294 | &atsru->devices_cnt, &atsru->devices, |
| 295 | atsr->segment); |
| 296 | if (rc || !atsru->devices_cnt) { |
| 297 | list_del(&atsru->list); |
| 298 | kfree(atsru); |
| 299 | } |
| 300 | |
| 301 | return rc; |
| 302 | } |
| 303 | |
| 304 | int dmar_find_matched_atsr_unit(struct pci_dev *dev) |
| 305 | { |
| 306 | int i; |
| 307 | struct pci_bus *bus; |
| 308 | struct acpi_dmar_atsr *atsr; |
| 309 | struct dmar_atsr_unit *atsru; |
| 310 | |
| 311 | list_for_each_entry(atsru, &dmar_atsr_units, list) { |
| 312 | atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header); |
| 313 | if (atsr->segment == pci_domain_nr(dev->bus)) |
| 314 | goto found; |
| 315 | } |
| 316 | |
| 317 | return 0; |
| 318 | |
| 319 | found: |
| 320 | for (bus = dev->bus; bus; bus = bus->parent) { |
| 321 | struct pci_dev *bridge = bus->self; |
| 322 | |
| 323 | if (!bridge || !bridge->is_pcie || |
| 324 | bridge->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE) |
| 325 | return 0; |
| 326 | |
| 327 | if (bridge->pcie_type == PCI_EXP_TYPE_ROOT_PORT) { |
| 328 | for (i = 0; i < atsru->devices_cnt; i++) |
| 329 | if (atsru->devices[i] == bridge) |
| 330 | return 1; |
| 331 | break; |
| 332 | } |
| 333 | } |
| 334 | |
| 335 | if (atsru->include_all) |
| 336 | return 1; |
| 337 | |
| 338 | return 0; |
| 339 | } |
Suresh Siddha | aaa9d1d | 2008-07-10 11:16:38 -0700 | [diff] [blame] | 340 | #endif |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 341 | |
| 342 | static void __init |
| 343 | dmar_table_print_dmar_entry(struct acpi_dmar_header *header) |
| 344 | { |
| 345 | struct acpi_dmar_hardware_unit *drhd; |
| 346 | struct acpi_dmar_reserved_memory *rmrr; |
Yu Zhao | aa5d2b5 | 2009-05-18 13:51:34 +0800 | [diff] [blame] | 347 | struct acpi_dmar_atsr *atsr; |
Roland Dreier | 17b6097 | 2009-09-24 12:14:00 -0700 | [diff] [blame] | 348 | struct acpi_dmar_rhsa *rhsa; |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 349 | |
| 350 | switch (header->type) { |
| 351 | case ACPI_DMAR_TYPE_HARDWARE_UNIT: |
Yu Zhao | aa5d2b5 | 2009-05-18 13:51:34 +0800 | [diff] [blame] | 352 | drhd = container_of(header, struct acpi_dmar_hardware_unit, |
| 353 | header); |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 354 | printk (KERN_INFO PREFIX |
Yu Zhao | aa5d2b5 | 2009-05-18 13:51:34 +0800 | [diff] [blame] | 355 | "DRHD base: %#016Lx flags: %#x\n", |
| 356 | (unsigned long long)drhd->address, drhd->flags); |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 357 | break; |
| 358 | case ACPI_DMAR_TYPE_RESERVED_MEMORY: |
Yu Zhao | aa5d2b5 | 2009-05-18 13:51:34 +0800 | [diff] [blame] | 359 | rmrr = container_of(header, struct acpi_dmar_reserved_memory, |
| 360 | header); |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 361 | printk (KERN_INFO PREFIX |
Yu Zhao | aa5d2b5 | 2009-05-18 13:51:34 +0800 | [diff] [blame] | 362 | "RMRR base: %#016Lx end: %#016Lx\n", |
Fenghua Yu | 5b6985c | 2008-10-16 18:02:32 -0700 | [diff] [blame] | 363 | (unsigned long long)rmrr->base_address, |
| 364 | (unsigned long long)rmrr->end_address); |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 365 | break; |
Yu Zhao | aa5d2b5 | 2009-05-18 13:51:34 +0800 | [diff] [blame] | 366 | case ACPI_DMAR_TYPE_ATSR: |
| 367 | atsr = container_of(header, struct acpi_dmar_atsr, header); |
| 368 | printk(KERN_INFO PREFIX "ATSR flags: %#x\n", atsr->flags); |
| 369 | break; |
Roland Dreier | 17b6097 | 2009-09-24 12:14:00 -0700 | [diff] [blame] | 370 | case ACPI_DMAR_HARDWARE_AFFINITY: |
| 371 | rhsa = container_of(header, struct acpi_dmar_rhsa, header); |
| 372 | printk(KERN_INFO PREFIX "RHSA base: %#016Lx proximity domain: %#x\n", |
| 373 | (unsigned long long)rhsa->base_address, |
| 374 | rhsa->proximity_domain); |
| 375 | break; |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 376 | } |
| 377 | } |
| 378 | |
Yinghai Lu | f6dd5c3 | 2008-09-03 16:58:32 -0700 | [diff] [blame] | 379 | /** |
| 380 | * dmar_table_detect - checks to see if the platform supports DMAR devices |
| 381 | */ |
| 382 | static int __init dmar_table_detect(void) |
| 383 | { |
| 384 | acpi_status status = AE_OK; |
| 385 | |
| 386 | /* if we could find DMAR table, then there are DMAR devices */ |
Yinghai Lu | 8e1568f | 2009-02-11 01:06:59 -0800 | [diff] [blame] | 387 | status = acpi_get_table_with_size(ACPI_SIG_DMAR, 0, |
| 388 | (struct acpi_table_header **)&dmar_tbl, |
| 389 | &dmar_tbl_size); |
Yinghai Lu | f6dd5c3 | 2008-09-03 16:58:32 -0700 | [diff] [blame] | 390 | |
| 391 | if (ACPI_SUCCESS(status) && !dmar_tbl) { |
| 392 | printk (KERN_WARNING PREFIX "Unable to map DMAR\n"); |
| 393 | status = AE_NOT_FOUND; |
| 394 | } |
| 395 | |
| 396 | return (ACPI_SUCCESS(status) ? 1 : 0); |
| 397 | } |
Suresh Siddha | aaa9d1d | 2008-07-10 11:16:38 -0700 | [diff] [blame] | 398 | |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 399 | /** |
| 400 | * parse_dmar_table - parses the DMA reporting table |
| 401 | */ |
| 402 | static int __init |
| 403 | parse_dmar_table(void) |
| 404 | { |
| 405 | struct acpi_table_dmar *dmar; |
| 406 | struct acpi_dmar_header *entry_header; |
| 407 | int ret = 0; |
| 408 | |
Yinghai Lu | f6dd5c3 | 2008-09-03 16:58:32 -0700 | [diff] [blame] | 409 | /* |
| 410 | * Do it again, earlier dmar_tbl mapping could be mapped with |
| 411 | * fixed map. |
| 412 | */ |
| 413 | dmar_table_detect(); |
| 414 | |
Joseph Cihula | a59b50e | 2009-06-30 19:31:10 -0700 | [diff] [blame] | 415 | /* |
| 416 | * ACPI tables may not be DMA protected by tboot, so use DMAR copy |
| 417 | * SINIT saved in SinitMleData in TXT heap (which is DMA protected) |
| 418 | */ |
| 419 | dmar_tbl = tboot_get_dmar_table(dmar_tbl); |
| 420 | |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 421 | dmar = (struct acpi_table_dmar *)dmar_tbl; |
| 422 | if (!dmar) |
| 423 | return -ENODEV; |
| 424 | |
Fenghua Yu | 5b6985c | 2008-10-16 18:02:32 -0700 | [diff] [blame] | 425 | if (dmar->width < PAGE_SHIFT - 1) { |
Fenghua Yu | 093f87d | 2007-11-21 15:07:14 -0800 | [diff] [blame] | 426 | printk(KERN_WARNING PREFIX "Invalid DMAR haw\n"); |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 427 | return -EINVAL; |
| 428 | } |
| 429 | |
| 430 | printk (KERN_INFO PREFIX "Host address width %d\n", |
| 431 | dmar->width + 1); |
| 432 | |
| 433 | entry_header = (struct acpi_dmar_header *)(dmar + 1); |
| 434 | while (((unsigned long)entry_header) < |
| 435 | (((unsigned long)dmar) + dmar_tbl->length)) { |
Tony Battersby | 084eb96 | 2009-02-11 13:24:19 -0800 | [diff] [blame] | 436 | /* Avoid looping forever on bad ACPI tables */ |
| 437 | if (entry_header->length == 0) { |
| 438 | printk(KERN_WARNING PREFIX |
| 439 | "Invalid 0-length structure\n"); |
| 440 | ret = -EINVAL; |
| 441 | break; |
| 442 | } |
| 443 | |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 444 | dmar_table_print_dmar_entry(entry_header); |
| 445 | |
| 446 | switch (entry_header->type) { |
| 447 | case ACPI_DMAR_TYPE_HARDWARE_UNIT: |
| 448 | ret = dmar_parse_one_drhd(entry_header); |
| 449 | break; |
| 450 | case ACPI_DMAR_TYPE_RESERVED_MEMORY: |
Suresh Siddha | aaa9d1d | 2008-07-10 11:16:38 -0700 | [diff] [blame] | 451 | #ifdef CONFIG_DMAR |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 452 | ret = dmar_parse_one_rmrr(entry_header); |
Suresh Siddha | aaa9d1d | 2008-07-10 11:16:38 -0700 | [diff] [blame] | 453 | #endif |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 454 | break; |
Yu Zhao | aa5d2b5 | 2009-05-18 13:51:34 +0800 | [diff] [blame] | 455 | case ACPI_DMAR_TYPE_ATSR: |
| 456 | #ifdef CONFIG_DMAR |
| 457 | ret = dmar_parse_one_atsr(entry_header); |
| 458 | #endif |
| 459 | break; |
Roland Dreier | 17b6097 | 2009-09-24 12:14:00 -0700 | [diff] [blame] | 460 | case ACPI_DMAR_HARDWARE_AFFINITY: |
| 461 | /* We don't do anything with RHSA (yet?) */ |
| 462 | break; |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 463 | default: |
| 464 | printk(KERN_WARNING PREFIX |
Roland Dreier | 4de75cf | 2009-09-24 01:01:29 +0100 | [diff] [blame] | 465 | "Unknown DMAR structure type %d\n", |
| 466 | entry_header->type); |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 467 | ret = 0; /* for forward compatibility */ |
| 468 | break; |
| 469 | } |
| 470 | if (ret) |
| 471 | break; |
| 472 | |
| 473 | entry_header = ((void *)entry_header + entry_header->length); |
| 474 | } |
| 475 | return ret; |
| 476 | } |
| 477 | |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 478 | int dmar_pci_device_match(struct pci_dev *devices[], int cnt, |
| 479 | struct pci_dev *dev) |
| 480 | { |
| 481 | int index; |
| 482 | |
| 483 | while (dev) { |
| 484 | for (index = 0; index < cnt; index++) |
| 485 | if (dev == devices[index]) |
| 486 | return 1; |
| 487 | |
| 488 | /* Check our parent */ |
| 489 | dev = dev->bus->self; |
| 490 | } |
| 491 | |
| 492 | return 0; |
| 493 | } |
| 494 | |
| 495 | struct dmar_drhd_unit * |
| 496 | dmar_find_matched_drhd_unit(struct pci_dev *dev) |
| 497 | { |
Yu Zhao | 2e824f7 | 2008-12-22 16:54:58 +0800 | [diff] [blame] | 498 | struct dmar_drhd_unit *dmaru = NULL; |
| 499 | struct acpi_dmar_hardware_unit *drhd; |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 500 | |
Yu Zhao | 2e824f7 | 2008-12-22 16:54:58 +0800 | [diff] [blame] | 501 | list_for_each_entry(dmaru, &dmar_drhd_units, list) { |
| 502 | drhd = container_of(dmaru->hdr, |
| 503 | struct acpi_dmar_hardware_unit, |
| 504 | header); |
| 505 | |
| 506 | if (dmaru->include_all && |
| 507 | drhd->segment == pci_domain_nr(dev->bus)) |
| 508 | return dmaru; |
| 509 | |
| 510 | if (dmar_pci_device_match(dmaru->devices, |
| 511 | dmaru->devices_cnt, dev)) |
| 512 | return dmaru; |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 513 | } |
| 514 | |
| 515 | return NULL; |
| 516 | } |
| 517 | |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 518 | int __init dmar_dev_scope_init(void) |
| 519 | { |
Suresh Siddha | 04e2ea6 | 2008-09-03 16:58:34 -0700 | [diff] [blame] | 520 | struct dmar_drhd_unit *drhd, *drhd_n; |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 521 | int ret = -ENODEV; |
| 522 | |
Suresh Siddha | 04e2ea6 | 2008-09-03 16:58:34 -0700 | [diff] [blame] | 523 | list_for_each_entry_safe(drhd, drhd_n, &dmar_drhd_units, list) { |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 524 | ret = dmar_parse_dev(drhd); |
| 525 | if (ret) |
| 526 | return ret; |
| 527 | } |
| 528 | |
Suresh Siddha | aaa9d1d | 2008-07-10 11:16:38 -0700 | [diff] [blame] | 529 | #ifdef CONFIG_DMAR |
| 530 | { |
Suresh Siddha | 04e2ea6 | 2008-09-03 16:58:34 -0700 | [diff] [blame] | 531 | struct dmar_rmrr_unit *rmrr, *rmrr_n; |
Yu Zhao | aa5d2b5 | 2009-05-18 13:51:34 +0800 | [diff] [blame] | 532 | struct dmar_atsr_unit *atsr, *atsr_n; |
| 533 | |
Suresh Siddha | 04e2ea6 | 2008-09-03 16:58:34 -0700 | [diff] [blame] | 534 | list_for_each_entry_safe(rmrr, rmrr_n, &dmar_rmrr_units, list) { |
Suresh Siddha | aaa9d1d | 2008-07-10 11:16:38 -0700 | [diff] [blame] | 535 | ret = rmrr_parse_dev(rmrr); |
| 536 | if (ret) |
| 537 | return ret; |
| 538 | } |
Yu Zhao | aa5d2b5 | 2009-05-18 13:51:34 +0800 | [diff] [blame] | 539 | |
| 540 | list_for_each_entry_safe(atsr, atsr_n, &dmar_atsr_units, list) { |
| 541 | ret = atsr_parse_dev(atsr); |
| 542 | if (ret) |
| 543 | return ret; |
| 544 | } |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 545 | } |
Suresh Siddha | aaa9d1d | 2008-07-10 11:16:38 -0700 | [diff] [blame] | 546 | #endif |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 547 | |
| 548 | return ret; |
| 549 | } |
| 550 | |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 551 | |
| 552 | int __init dmar_table_init(void) |
| 553 | { |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 554 | static int dmar_table_initialized; |
Fenghua Yu | 093f87d | 2007-11-21 15:07:14 -0800 | [diff] [blame] | 555 | int ret; |
| 556 | |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 557 | if (dmar_table_initialized) |
| 558 | return 0; |
| 559 | |
| 560 | dmar_table_initialized = 1; |
| 561 | |
Fenghua Yu | 093f87d | 2007-11-21 15:07:14 -0800 | [diff] [blame] | 562 | ret = parse_dmar_table(); |
| 563 | if (ret) { |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 564 | if (ret != -ENODEV) |
| 565 | printk(KERN_INFO PREFIX "parse DMAR table failure.\n"); |
Fenghua Yu | 093f87d | 2007-11-21 15:07:14 -0800 | [diff] [blame] | 566 | return ret; |
| 567 | } |
| 568 | |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 569 | if (list_empty(&dmar_drhd_units)) { |
| 570 | printk(KERN_INFO PREFIX "No DMAR devices found\n"); |
| 571 | return -ENODEV; |
| 572 | } |
Fenghua Yu | 093f87d | 2007-11-21 15:07:14 -0800 | [diff] [blame] | 573 | |
Suresh Siddha | aaa9d1d | 2008-07-10 11:16:38 -0700 | [diff] [blame] | 574 | #ifdef CONFIG_DMAR |
Suresh Siddha | 2d6b5f8 | 2008-07-10 11:16:39 -0700 | [diff] [blame] | 575 | if (list_empty(&dmar_rmrr_units)) |
Fenghua Yu | 093f87d | 2007-11-21 15:07:14 -0800 | [diff] [blame] | 576 | printk(KERN_INFO PREFIX "No RMRR found\n"); |
Yu Zhao | aa5d2b5 | 2009-05-18 13:51:34 +0800 | [diff] [blame] | 577 | |
| 578 | if (list_empty(&dmar_atsr_units)) |
| 579 | printk(KERN_INFO PREFIX "No ATSR found\n"); |
Suresh Siddha | aaa9d1d | 2008-07-10 11:16:38 -0700 | [diff] [blame] | 580 | #endif |
Fenghua Yu | 093f87d | 2007-11-21 15:07:14 -0800 | [diff] [blame] | 581 | |
Keshavamurthy, Anil S | 10e5247 | 2007-10-21 16:41:41 -0700 | [diff] [blame] | 582 | return 0; |
| 583 | } |
| 584 | |
David Woodhouse | 86cf898 | 2009-11-09 22:15:15 +0000 | [diff] [blame] | 585 | int __init check_zero_address(void) |
| 586 | { |
| 587 | struct acpi_table_dmar *dmar; |
| 588 | struct acpi_dmar_header *entry_header; |
| 589 | struct acpi_dmar_hardware_unit *drhd; |
| 590 | |
| 591 | dmar = (struct acpi_table_dmar *)dmar_tbl; |
| 592 | entry_header = (struct acpi_dmar_header *)(dmar + 1); |
| 593 | |
| 594 | while (((unsigned long)entry_header) < |
| 595 | (((unsigned long)dmar) + dmar_tbl->length)) { |
| 596 | /* Avoid looping forever on bad ACPI tables */ |
| 597 | if (entry_header->length == 0) { |
| 598 | printk(KERN_WARNING PREFIX |
| 599 | "Invalid 0-length structure\n"); |
| 600 | return 0; |
| 601 | } |
| 602 | |
| 603 | if (entry_header->type == ACPI_DMAR_TYPE_HARDWARE_UNIT) { |
| 604 | drhd = (void *)entry_header; |
| 605 | if (!drhd->address) { |
| 606 | /* Promote an attitude of violence to a BIOS engineer today */ |
| 607 | WARN(1, "Your BIOS is broken; DMAR reported at address zero!\n" |
| 608 | "BIOS vendor: %s; Ver: %s; Product Version: %s\n", |
| 609 | dmi_get_system_info(DMI_BIOS_VENDOR), |
| 610 | dmi_get_system_info(DMI_BIOS_VERSION), |
| 611 | dmi_get_system_info(DMI_PRODUCT_VERSION)); |
| 612 | return 0; |
| 613 | } |
| 614 | break; |
| 615 | } |
| 616 | |
| 617 | entry_header = ((void *)entry_header + entry_header->length); |
| 618 | } |
| 619 | return 1; |
| 620 | } |
| 621 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 622 | void __init detect_intel_iommu(void) |
| 623 | { |
| 624 | int ret; |
| 625 | |
Yinghai Lu | f6dd5c3 | 2008-09-03 16:58:32 -0700 | [diff] [blame] | 626 | ret = dmar_table_detect(); |
David Woodhouse | 86cf898 | 2009-11-09 22:15:15 +0000 | [diff] [blame] | 627 | if (ret) |
| 628 | ret = check_zero_address(); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 629 | { |
Youquan Song | cacd421 | 2008-10-16 16:31:57 -0700 | [diff] [blame] | 630 | #ifdef CONFIG_INTR_REMAP |
Suresh Siddha | 1cb1158 | 2008-07-10 11:16:51 -0700 | [diff] [blame] | 631 | struct acpi_table_dmar *dmar; |
| 632 | /* |
| 633 | * for now we will disable dma-remapping when interrupt |
| 634 | * remapping is enabled. |
| 635 | * When support for queued invalidation for IOTLB invalidation |
| 636 | * is added, we will not need this any more. |
| 637 | */ |
| 638 | dmar = (struct acpi_table_dmar *) dmar_tbl; |
Youquan Song | cacd421 | 2008-10-16 16:31:57 -0700 | [diff] [blame] | 639 | if (ret && cpu_has_x2apic && dmar->flags & 0x1) |
Suresh Siddha | 1cb1158 | 2008-07-10 11:16:51 -0700 | [diff] [blame] | 640 | printk(KERN_INFO |
| 641 | "Queued invalidation will be enabled to support " |
| 642 | "x2apic and Intr-remapping.\n"); |
Youquan Song | cacd421 | 2008-10-16 16:31:57 -0700 | [diff] [blame] | 643 | #endif |
Youquan Song | cacd421 | 2008-10-16 16:31:57 -0700 | [diff] [blame] | 644 | #ifdef CONFIG_DMAR |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 645 | if (ret && !no_iommu && !iommu_detected && !swiotlb && |
| 646 | !dmar_disabled) |
| 647 | iommu_detected = 1; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 648 | #endif |
Youquan Song | cacd421 | 2008-10-16 16:31:57 -0700 | [diff] [blame] | 649 | } |
Yinghai Lu | 8e1568f | 2009-02-11 01:06:59 -0800 | [diff] [blame] | 650 | early_acpi_os_unmap_memory(dmar_tbl, dmar_tbl_size); |
Yinghai Lu | f6dd5c3 | 2008-09-03 16:58:32 -0700 | [diff] [blame] | 651 | dmar_tbl = NULL; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 652 | } |
| 653 | |
| 654 | |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 655 | int alloc_iommu(struct dmar_drhd_unit *drhd) |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 656 | { |
Suresh Siddha | c42d9f3 | 2008-07-10 11:16:36 -0700 | [diff] [blame] | 657 | struct intel_iommu *iommu; |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 658 | int map_size; |
| 659 | u32 ver; |
Suresh Siddha | c42d9f3 | 2008-07-10 11:16:36 -0700 | [diff] [blame] | 660 | static int iommu_allocated = 0; |
Joerg Roedel | 43f7392 | 2009-01-03 23:56:27 +0100 | [diff] [blame] | 661 | int agaw = 0; |
Fenghua Yu | 4ed0d3e | 2009-04-24 17:30:20 -0700 | [diff] [blame] | 662 | int msagaw = 0; |
Suresh Siddha | c42d9f3 | 2008-07-10 11:16:36 -0700 | [diff] [blame] | 663 | |
| 664 | iommu = kzalloc(sizeof(*iommu), GFP_KERNEL); |
| 665 | if (!iommu) |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 666 | return -ENOMEM; |
Suresh Siddha | c42d9f3 | 2008-07-10 11:16:36 -0700 | [diff] [blame] | 667 | |
| 668 | iommu->seq_id = iommu_allocated++; |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 669 | sprintf (iommu->name, "dmar%d", iommu->seq_id); |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 670 | |
Fenghua Yu | 5b6985c | 2008-10-16 18:02:32 -0700 | [diff] [blame] | 671 | iommu->reg = ioremap(drhd->reg_base_addr, VTD_PAGE_SIZE); |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 672 | if (!iommu->reg) { |
| 673 | printk(KERN_ERR "IOMMU: can't map the region\n"); |
| 674 | goto error; |
| 675 | } |
| 676 | iommu->cap = dmar_readq(iommu->reg + DMAR_CAP_REG); |
| 677 | iommu->ecap = dmar_readq(iommu->reg + DMAR_ECAP_REG); |
| 678 | |
David Woodhouse | 0815565 | 2009-08-04 09:17:20 +0100 | [diff] [blame] | 679 | if (iommu->cap == (uint64_t)-1 && iommu->ecap == (uint64_t)-1) { |
| 680 | /* Promote an attitude of violence to a BIOS engineer today */ |
| 681 | WARN(1, "Your BIOS is broken; DMAR reported at address %llx returns all ones!\n" |
| 682 | "BIOS vendor: %s; Ver: %s; Product Version: %s\n", |
| 683 | drhd->reg_base_addr, |
| 684 | dmi_get_system_info(DMI_BIOS_VENDOR), |
| 685 | dmi_get_system_info(DMI_BIOS_VERSION), |
| 686 | dmi_get_system_info(DMI_PRODUCT_VERSION)); |
| 687 | goto err_unmap; |
| 688 | } |
| 689 | |
Joerg Roedel | 43f7392 | 2009-01-03 23:56:27 +0100 | [diff] [blame] | 690 | #ifdef CONFIG_DMAR |
Weidong Han | 1b57368 | 2008-12-08 15:34:06 +0800 | [diff] [blame] | 691 | agaw = iommu_calculate_agaw(iommu); |
| 692 | if (agaw < 0) { |
| 693 | printk(KERN_ERR |
Fenghua Yu | 4ed0d3e | 2009-04-24 17:30:20 -0700 | [diff] [blame] | 694 | "Cannot get a valid agaw for iommu (seq_id = %d)\n", |
| 695 | iommu->seq_id); |
David Woodhouse | 0815565 | 2009-08-04 09:17:20 +0100 | [diff] [blame] | 696 | goto err_unmap; |
Fenghua Yu | 4ed0d3e | 2009-04-24 17:30:20 -0700 | [diff] [blame] | 697 | } |
| 698 | msagaw = iommu_calculate_max_sagaw(iommu); |
| 699 | if (msagaw < 0) { |
| 700 | printk(KERN_ERR |
| 701 | "Cannot get a valid max agaw for iommu (seq_id = %d)\n", |
Weidong Han | 1b57368 | 2008-12-08 15:34:06 +0800 | [diff] [blame] | 702 | iommu->seq_id); |
David Woodhouse | 0815565 | 2009-08-04 09:17:20 +0100 | [diff] [blame] | 703 | goto err_unmap; |
Weidong Han | 1b57368 | 2008-12-08 15:34:06 +0800 | [diff] [blame] | 704 | } |
Joerg Roedel | 43f7392 | 2009-01-03 23:56:27 +0100 | [diff] [blame] | 705 | #endif |
Weidong Han | 1b57368 | 2008-12-08 15:34:06 +0800 | [diff] [blame] | 706 | iommu->agaw = agaw; |
Fenghua Yu | 4ed0d3e | 2009-04-24 17:30:20 -0700 | [diff] [blame] | 707 | iommu->msagaw = msagaw; |
Weidong Han | 1b57368 | 2008-12-08 15:34:06 +0800 | [diff] [blame] | 708 | |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 709 | /* the registers might be more than one page */ |
| 710 | map_size = max_t(int, ecap_max_iotlb_offset(iommu->ecap), |
| 711 | cap_max_fault_reg_offset(iommu->cap)); |
Fenghua Yu | 5b6985c | 2008-10-16 18:02:32 -0700 | [diff] [blame] | 712 | map_size = VTD_PAGE_ALIGN(map_size); |
| 713 | if (map_size > VTD_PAGE_SIZE) { |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 714 | iounmap(iommu->reg); |
| 715 | iommu->reg = ioremap(drhd->reg_base_addr, map_size); |
| 716 | if (!iommu->reg) { |
| 717 | printk(KERN_ERR "IOMMU: can't map the region\n"); |
| 718 | goto error; |
| 719 | } |
| 720 | } |
| 721 | |
| 722 | ver = readl(iommu->reg + DMAR_VER_REG); |
David Woodhouse | 0815565 | 2009-08-04 09:17:20 +0100 | [diff] [blame] | 723 | pr_info("IOMMU %llx: ver %d:%d cap %llx ecap %llx\n", |
Fenghua Yu | 5b6985c | 2008-10-16 18:02:32 -0700 | [diff] [blame] | 724 | (unsigned long long)drhd->reg_base_addr, |
| 725 | DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver), |
| 726 | (unsigned long long)iommu->cap, |
| 727 | (unsigned long long)iommu->ecap); |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 728 | |
| 729 | spin_lock_init(&iommu->register_lock); |
| 730 | |
| 731 | drhd->iommu = iommu; |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 732 | return 0; |
David Woodhouse | 0815565 | 2009-08-04 09:17:20 +0100 | [diff] [blame] | 733 | |
| 734 | err_unmap: |
| 735 | iounmap(iommu->reg); |
| 736 | error: |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 737 | kfree(iommu); |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 738 | return -1; |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 739 | } |
| 740 | |
| 741 | void free_iommu(struct intel_iommu *iommu) |
| 742 | { |
| 743 | if (!iommu) |
| 744 | return; |
| 745 | |
| 746 | #ifdef CONFIG_DMAR |
| 747 | free_dmar_iommu(iommu); |
| 748 | #endif |
| 749 | |
| 750 | if (iommu->reg) |
| 751 | iounmap(iommu->reg); |
| 752 | kfree(iommu); |
| 753 | } |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 754 | |
| 755 | /* |
| 756 | * Reclaim all the submitted descriptors which have completed its work. |
| 757 | */ |
| 758 | static inline void reclaim_free_desc(struct q_inval *qi) |
| 759 | { |
Yu Zhao | 6ba6c3a | 2009-05-18 13:51:35 +0800 | [diff] [blame] | 760 | while (qi->desc_status[qi->free_tail] == QI_DONE || |
| 761 | qi->desc_status[qi->free_tail] == QI_ABORT) { |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 762 | qi->desc_status[qi->free_tail] = QI_FREE; |
| 763 | qi->free_tail = (qi->free_tail + 1) % QI_LENGTH; |
| 764 | qi->free_cnt++; |
| 765 | } |
| 766 | } |
| 767 | |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 768 | static int qi_check_fault(struct intel_iommu *iommu, int index) |
| 769 | { |
| 770 | u32 fault; |
Yu Zhao | 6ba6c3a | 2009-05-18 13:51:35 +0800 | [diff] [blame] | 771 | int head, tail; |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 772 | struct q_inval *qi = iommu->qi; |
| 773 | int wait_index = (index + 1) % QI_LENGTH; |
| 774 | |
Yu Zhao | 6ba6c3a | 2009-05-18 13:51:35 +0800 | [diff] [blame] | 775 | if (qi->desc_status[wait_index] == QI_ABORT) |
| 776 | return -EAGAIN; |
| 777 | |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 778 | fault = readl(iommu->reg + DMAR_FSTS_REG); |
| 779 | |
| 780 | /* |
| 781 | * If IQE happens, the head points to the descriptor associated |
| 782 | * with the error. No new descriptors are fetched until the IQE |
| 783 | * is cleared. |
| 784 | */ |
| 785 | if (fault & DMA_FSTS_IQE) { |
| 786 | head = readl(iommu->reg + DMAR_IQH_REG); |
Yu Zhao | 6ba6c3a | 2009-05-18 13:51:35 +0800 | [diff] [blame] | 787 | if ((head >> DMAR_IQ_SHIFT) == index) { |
| 788 | printk(KERN_ERR "VT-d detected invalid descriptor: " |
| 789 | "low=%llx, high=%llx\n", |
| 790 | (unsigned long long)qi->desc[index].low, |
| 791 | (unsigned long long)qi->desc[index].high); |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 792 | memcpy(&qi->desc[index], &qi->desc[wait_index], |
| 793 | sizeof(struct qi_desc)); |
| 794 | __iommu_flush_cache(iommu, &qi->desc[index], |
| 795 | sizeof(struct qi_desc)); |
| 796 | writel(DMA_FSTS_IQE, iommu->reg + DMAR_FSTS_REG); |
| 797 | return -EINVAL; |
| 798 | } |
| 799 | } |
| 800 | |
Yu Zhao | 6ba6c3a | 2009-05-18 13:51:35 +0800 | [diff] [blame] | 801 | /* |
| 802 | * If ITE happens, all pending wait_desc commands are aborted. |
| 803 | * No new descriptors are fetched until the ITE is cleared. |
| 804 | */ |
| 805 | if (fault & DMA_FSTS_ITE) { |
| 806 | head = readl(iommu->reg + DMAR_IQH_REG); |
| 807 | head = ((head >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH; |
| 808 | head |= 1; |
| 809 | tail = readl(iommu->reg + DMAR_IQT_REG); |
| 810 | tail = ((tail >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH; |
| 811 | |
| 812 | writel(DMA_FSTS_ITE, iommu->reg + DMAR_FSTS_REG); |
| 813 | |
| 814 | do { |
| 815 | if (qi->desc_status[head] == QI_IN_USE) |
| 816 | qi->desc_status[head] = QI_ABORT; |
| 817 | head = (head - 2 + QI_LENGTH) % QI_LENGTH; |
| 818 | } while (head != tail); |
| 819 | |
| 820 | if (qi->desc_status[wait_index] == QI_ABORT) |
| 821 | return -EAGAIN; |
| 822 | } |
| 823 | |
| 824 | if (fault & DMA_FSTS_ICE) |
| 825 | writel(DMA_FSTS_ICE, iommu->reg + DMAR_FSTS_REG); |
| 826 | |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 827 | return 0; |
| 828 | } |
| 829 | |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 830 | /* |
| 831 | * Submit the queued invalidation descriptor to the remapping |
| 832 | * hardware unit and wait for its completion. |
| 833 | */ |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 834 | int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu) |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 835 | { |
Yu Zhao | 6ba6c3a | 2009-05-18 13:51:35 +0800 | [diff] [blame] | 836 | int rc; |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 837 | struct q_inval *qi = iommu->qi; |
| 838 | struct qi_desc *hw, wait_desc; |
| 839 | int wait_index, index; |
| 840 | unsigned long flags; |
| 841 | |
| 842 | if (!qi) |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 843 | return 0; |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 844 | |
| 845 | hw = qi->desc; |
| 846 | |
Yu Zhao | 6ba6c3a | 2009-05-18 13:51:35 +0800 | [diff] [blame] | 847 | restart: |
| 848 | rc = 0; |
| 849 | |
Suresh Siddha | f05810c | 2008-10-16 16:31:54 -0700 | [diff] [blame] | 850 | spin_lock_irqsave(&qi->q_lock, flags); |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 851 | while (qi->free_cnt < 3) { |
Suresh Siddha | f05810c | 2008-10-16 16:31:54 -0700 | [diff] [blame] | 852 | spin_unlock_irqrestore(&qi->q_lock, flags); |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 853 | cpu_relax(); |
Suresh Siddha | f05810c | 2008-10-16 16:31:54 -0700 | [diff] [blame] | 854 | spin_lock_irqsave(&qi->q_lock, flags); |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 855 | } |
| 856 | |
| 857 | index = qi->free_head; |
| 858 | wait_index = (index + 1) % QI_LENGTH; |
| 859 | |
| 860 | qi->desc_status[index] = qi->desc_status[wait_index] = QI_IN_USE; |
| 861 | |
| 862 | hw[index] = *desc; |
| 863 | |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 864 | wait_desc.low = QI_IWD_STATUS_DATA(QI_DONE) | |
| 865 | QI_IWD_STATUS_WRITE | QI_IWD_TYPE; |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 866 | wait_desc.high = virt_to_phys(&qi->desc_status[wait_index]); |
| 867 | |
| 868 | hw[wait_index] = wait_desc; |
| 869 | |
| 870 | __iommu_flush_cache(iommu, &hw[index], sizeof(struct qi_desc)); |
| 871 | __iommu_flush_cache(iommu, &hw[wait_index], sizeof(struct qi_desc)); |
| 872 | |
| 873 | qi->free_head = (qi->free_head + 2) % QI_LENGTH; |
| 874 | qi->free_cnt -= 2; |
| 875 | |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 876 | /* |
| 877 | * update the HW tail register indicating the presence of |
| 878 | * new descriptors. |
| 879 | */ |
Yu Zhao | 6ba6c3a | 2009-05-18 13:51:35 +0800 | [diff] [blame] | 880 | writel(qi->free_head << DMAR_IQ_SHIFT, iommu->reg + DMAR_IQT_REG); |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 881 | |
| 882 | while (qi->desc_status[wait_index] != QI_DONE) { |
Suresh Siddha | f05810c | 2008-10-16 16:31:54 -0700 | [diff] [blame] | 883 | /* |
| 884 | * We will leave the interrupts disabled, to prevent interrupt |
| 885 | * context to queue another cmd while a cmd is already submitted |
| 886 | * and waiting for completion on this cpu. This is to avoid |
| 887 | * a deadlock where the interrupt context can wait indefinitely |
| 888 | * for free slots in the queue. |
| 889 | */ |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 890 | rc = qi_check_fault(iommu, index); |
| 891 | if (rc) |
Yu Zhao | 6ba6c3a | 2009-05-18 13:51:35 +0800 | [diff] [blame] | 892 | break; |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 893 | |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 894 | spin_unlock(&qi->q_lock); |
| 895 | cpu_relax(); |
| 896 | spin_lock(&qi->q_lock); |
| 897 | } |
Yu Zhao | 6ba6c3a | 2009-05-18 13:51:35 +0800 | [diff] [blame] | 898 | |
| 899 | qi->desc_status[index] = QI_DONE; |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 900 | |
| 901 | reclaim_free_desc(qi); |
Suresh Siddha | f05810c | 2008-10-16 16:31:54 -0700 | [diff] [blame] | 902 | spin_unlock_irqrestore(&qi->q_lock, flags); |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 903 | |
Yu Zhao | 6ba6c3a | 2009-05-18 13:51:35 +0800 | [diff] [blame] | 904 | if (rc == -EAGAIN) |
| 905 | goto restart; |
| 906 | |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 907 | return rc; |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 908 | } |
| 909 | |
| 910 | /* |
| 911 | * Flush the global interrupt entry cache. |
| 912 | */ |
| 913 | void qi_global_iec(struct intel_iommu *iommu) |
| 914 | { |
| 915 | struct qi_desc desc; |
| 916 | |
| 917 | desc.low = QI_IEC_TYPE; |
| 918 | desc.high = 0; |
| 919 | |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 920 | /* should never fail */ |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 921 | qi_submit_sync(&desc, iommu); |
| 922 | } |
| 923 | |
David Woodhouse | 4c25a2c | 2009-05-10 17:16:06 +0100 | [diff] [blame] | 924 | void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid, u8 fm, |
| 925 | u64 type) |
Youquan Song | 3481f21 | 2008-10-16 16:31:55 -0700 | [diff] [blame] | 926 | { |
Youquan Song | 3481f21 | 2008-10-16 16:31:55 -0700 | [diff] [blame] | 927 | struct qi_desc desc; |
| 928 | |
Youquan Song | 3481f21 | 2008-10-16 16:31:55 -0700 | [diff] [blame] | 929 | desc.low = QI_CC_FM(fm) | QI_CC_SID(sid) | QI_CC_DID(did) |
| 930 | | QI_CC_GRAN(type) | QI_CC_TYPE; |
| 931 | desc.high = 0; |
| 932 | |
David Woodhouse | 4c25a2c | 2009-05-10 17:16:06 +0100 | [diff] [blame] | 933 | qi_submit_sync(&desc, iommu); |
Youquan Song | 3481f21 | 2008-10-16 16:31:55 -0700 | [diff] [blame] | 934 | } |
| 935 | |
David Woodhouse | 1f0ef2a | 2009-05-10 19:58:49 +0100 | [diff] [blame] | 936 | void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr, |
| 937 | unsigned int size_order, u64 type) |
Youquan Song | 3481f21 | 2008-10-16 16:31:55 -0700 | [diff] [blame] | 938 | { |
| 939 | u8 dw = 0, dr = 0; |
| 940 | |
| 941 | struct qi_desc desc; |
| 942 | int ih = 0; |
| 943 | |
Youquan Song | 3481f21 | 2008-10-16 16:31:55 -0700 | [diff] [blame] | 944 | if (cap_write_drain(iommu->cap)) |
| 945 | dw = 1; |
| 946 | |
| 947 | if (cap_read_drain(iommu->cap)) |
| 948 | dr = 1; |
| 949 | |
| 950 | desc.low = QI_IOTLB_DID(did) | QI_IOTLB_DR(dr) | QI_IOTLB_DW(dw) |
| 951 | | QI_IOTLB_GRAN(type) | QI_IOTLB_TYPE; |
| 952 | desc.high = QI_IOTLB_ADDR(addr) | QI_IOTLB_IH(ih) |
| 953 | | QI_IOTLB_AM(size_order); |
| 954 | |
David Woodhouse | 1f0ef2a | 2009-05-10 19:58:49 +0100 | [diff] [blame] | 955 | qi_submit_sync(&desc, iommu); |
Youquan Song | 3481f21 | 2008-10-16 16:31:55 -0700 | [diff] [blame] | 956 | } |
| 957 | |
Yu Zhao | 6ba6c3a | 2009-05-18 13:51:35 +0800 | [diff] [blame] | 958 | void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 qdep, |
| 959 | u64 addr, unsigned mask) |
| 960 | { |
| 961 | struct qi_desc desc; |
| 962 | |
| 963 | if (mask) { |
| 964 | BUG_ON(addr & ((1 << (VTD_PAGE_SHIFT + mask)) - 1)); |
| 965 | addr |= (1 << (VTD_PAGE_SHIFT + mask - 1)) - 1; |
| 966 | desc.high = QI_DEV_IOTLB_ADDR(addr) | QI_DEV_IOTLB_SIZE; |
| 967 | } else |
| 968 | desc.high = QI_DEV_IOTLB_ADDR(addr); |
| 969 | |
| 970 | if (qdep >= QI_DEV_IOTLB_MAX_INVS) |
| 971 | qdep = 0; |
| 972 | |
| 973 | desc.low = QI_DEV_IOTLB_SID(sid) | QI_DEV_IOTLB_QDEP(qdep) | |
| 974 | QI_DIOTLB_TYPE; |
| 975 | |
| 976 | qi_submit_sync(&desc, iommu); |
| 977 | } |
| 978 | |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 979 | /* |
Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 980 | * Disable Queued Invalidation interface. |
| 981 | */ |
| 982 | void dmar_disable_qi(struct intel_iommu *iommu) |
| 983 | { |
| 984 | unsigned long flags; |
| 985 | u32 sts; |
| 986 | cycles_t start_time = get_cycles(); |
| 987 | |
| 988 | if (!ecap_qis(iommu->ecap)) |
| 989 | return; |
| 990 | |
| 991 | spin_lock_irqsave(&iommu->register_lock, flags); |
| 992 | |
| 993 | sts = dmar_readq(iommu->reg + DMAR_GSTS_REG); |
| 994 | if (!(sts & DMA_GSTS_QIES)) |
| 995 | goto end; |
| 996 | |
| 997 | /* |
| 998 | * Give a chance to HW to complete the pending invalidation requests. |
| 999 | */ |
| 1000 | while ((readl(iommu->reg + DMAR_IQT_REG) != |
| 1001 | readl(iommu->reg + DMAR_IQH_REG)) && |
| 1002 | (DMAR_OPERATION_TIMEOUT > (get_cycles() - start_time))) |
| 1003 | cpu_relax(); |
| 1004 | |
| 1005 | iommu->gcmd &= ~DMA_GCMD_QIE; |
Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 1006 | writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG); |
| 1007 | |
| 1008 | IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl, |
| 1009 | !(sts & DMA_GSTS_QIES), sts); |
| 1010 | end: |
| 1011 | spin_unlock_irqrestore(&iommu->register_lock, flags); |
| 1012 | } |
| 1013 | |
| 1014 | /* |
Fenghua Yu | eb4a52b | 2009-03-27 14:22:43 -0700 | [diff] [blame] | 1015 | * Enable queued invalidation. |
| 1016 | */ |
| 1017 | static void __dmar_enable_qi(struct intel_iommu *iommu) |
| 1018 | { |
David Woodhouse | c416daa | 2009-05-10 20:30:58 +0100 | [diff] [blame] | 1019 | u32 sts; |
Fenghua Yu | eb4a52b | 2009-03-27 14:22:43 -0700 | [diff] [blame] | 1020 | unsigned long flags; |
| 1021 | struct q_inval *qi = iommu->qi; |
| 1022 | |
| 1023 | qi->free_head = qi->free_tail = 0; |
| 1024 | qi->free_cnt = QI_LENGTH; |
| 1025 | |
| 1026 | spin_lock_irqsave(&iommu->register_lock, flags); |
| 1027 | |
| 1028 | /* write zero to the tail reg */ |
| 1029 | writel(0, iommu->reg + DMAR_IQT_REG); |
| 1030 | |
| 1031 | dmar_writeq(iommu->reg + DMAR_IQA_REG, virt_to_phys(qi->desc)); |
| 1032 | |
Fenghua Yu | eb4a52b | 2009-03-27 14:22:43 -0700 | [diff] [blame] | 1033 | iommu->gcmd |= DMA_GCMD_QIE; |
David Woodhouse | c416daa | 2009-05-10 20:30:58 +0100 | [diff] [blame] | 1034 | writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG); |
Fenghua Yu | eb4a52b | 2009-03-27 14:22:43 -0700 | [diff] [blame] | 1035 | |
| 1036 | /* Make sure hardware complete it */ |
| 1037 | IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl, (sts & DMA_GSTS_QIES), sts); |
| 1038 | |
| 1039 | spin_unlock_irqrestore(&iommu->register_lock, flags); |
| 1040 | } |
| 1041 | |
| 1042 | /* |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 1043 | * Enable Queued Invalidation interface. This is a must to support |
| 1044 | * interrupt-remapping. Also used by DMA-remapping, which replaces |
| 1045 | * register based IOTLB invalidation. |
| 1046 | */ |
| 1047 | int dmar_enable_qi(struct intel_iommu *iommu) |
| 1048 | { |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 1049 | struct q_inval *qi; |
| 1050 | |
| 1051 | if (!ecap_qis(iommu->ecap)) |
| 1052 | return -ENOENT; |
| 1053 | |
| 1054 | /* |
| 1055 | * queued invalidation is already setup and enabled. |
| 1056 | */ |
| 1057 | if (iommu->qi) |
| 1058 | return 0; |
| 1059 | |
Suresh Siddha | fa4b57c | 2009-03-16 17:05:05 -0700 | [diff] [blame] | 1060 | iommu->qi = kmalloc(sizeof(*qi), GFP_ATOMIC); |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 1061 | if (!iommu->qi) |
| 1062 | return -ENOMEM; |
| 1063 | |
| 1064 | qi = iommu->qi; |
| 1065 | |
Suresh Siddha | fa4b57c | 2009-03-16 17:05:05 -0700 | [diff] [blame] | 1066 | qi->desc = (void *)(get_zeroed_page(GFP_ATOMIC)); |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 1067 | if (!qi->desc) { |
| 1068 | kfree(qi); |
| 1069 | iommu->qi = 0; |
| 1070 | return -ENOMEM; |
| 1071 | } |
| 1072 | |
Suresh Siddha | fa4b57c | 2009-03-16 17:05:05 -0700 | [diff] [blame] | 1073 | qi->desc_status = kmalloc(QI_LENGTH * sizeof(int), GFP_ATOMIC); |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 1074 | if (!qi->desc_status) { |
| 1075 | free_page((unsigned long) qi->desc); |
| 1076 | kfree(qi); |
| 1077 | iommu->qi = 0; |
| 1078 | return -ENOMEM; |
| 1079 | } |
| 1080 | |
| 1081 | qi->free_head = qi->free_tail = 0; |
| 1082 | qi->free_cnt = QI_LENGTH; |
| 1083 | |
| 1084 | spin_lock_init(&qi->q_lock); |
| 1085 | |
Fenghua Yu | eb4a52b | 2009-03-27 14:22:43 -0700 | [diff] [blame] | 1086 | __dmar_enable_qi(iommu); |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 1087 | |
| 1088 | return 0; |
| 1089 | } |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1090 | |
| 1091 | /* iommu interrupt handling. Most stuff are MSI-like. */ |
| 1092 | |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 1093 | enum faulttype { |
| 1094 | DMA_REMAP, |
| 1095 | INTR_REMAP, |
| 1096 | UNKNOWN, |
| 1097 | }; |
| 1098 | |
| 1099 | static const char *dma_remap_fault_reasons[] = |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1100 | { |
| 1101 | "Software", |
| 1102 | "Present bit in root entry is clear", |
| 1103 | "Present bit in context entry is clear", |
| 1104 | "Invalid context entry", |
| 1105 | "Access beyond MGAW", |
| 1106 | "PTE Write access is not set", |
| 1107 | "PTE Read access is not set", |
| 1108 | "Next page table ptr is invalid", |
| 1109 | "Root table address invalid", |
| 1110 | "Context table ptr is invalid", |
| 1111 | "non-zero reserved fields in RTP", |
| 1112 | "non-zero reserved fields in CTP", |
| 1113 | "non-zero reserved fields in PTE", |
| 1114 | }; |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 1115 | |
| 1116 | static const char *intr_remap_fault_reasons[] = |
| 1117 | { |
| 1118 | "Detected reserved fields in the decoded interrupt-remapped request", |
| 1119 | "Interrupt index exceeded the interrupt-remapping table size", |
| 1120 | "Present field in the IRTE entry is clear", |
| 1121 | "Error accessing interrupt-remapping table pointed by IRTA_REG", |
| 1122 | "Detected reserved fields in the IRTE entry", |
| 1123 | "Blocked a compatibility format interrupt request", |
| 1124 | "Blocked an interrupt request due to source-id verification failure", |
| 1125 | }; |
| 1126 | |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1127 | #define MAX_FAULT_REASON_IDX (ARRAY_SIZE(fault_reason_strings) - 1) |
| 1128 | |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 1129 | const char *dmar_get_fault_reason(u8 fault_reason, int *fault_type) |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1130 | { |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 1131 | if (fault_reason >= 0x20 && (fault_reason <= 0x20 + |
| 1132 | ARRAY_SIZE(intr_remap_fault_reasons))) { |
| 1133 | *fault_type = INTR_REMAP; |
| 1134 | return intr_remap_fault_reasons[fault_reason - 0x20]; |
| 1135 | } else if (fault_reason < ARRAY_SIZE(dma_remap_fault_reasons)) { |
| 1136 | *fault_type = DMA_REMAP; |
| 1137 | return dma_remap_fault_reasons[fault_reason]; |
| 1138 | } else { |
| 1139 | *fault_type = UNKNOWN; |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1140 | return "Unknown"; |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 1141 | } |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1142 | } |
| 1143 | |
| 1144 | void dmar_msi_unmask(unsigned int irq) |
| 1145 | { |
| 1146 | struct intel_iommu *iommu = get_irq_data(irq); |
| 1147 | unsigned long flag; |
| 1148 | |
| 1149 | /* unmask it */ |
| 1150 | spin_lock_irqsave(&iommu->register_lock, flag); |
| 1151 | writel(0, iommu->reg + DMAR_FECTL_REG); |
| 1152 | /* Read a reg to force flush the post write */ |
| 1153 | readl(iommu->reg + DMAR_FECTL_REG); |
| 1154 | spin_unlock_irqrestore(&iommu->register_lock, flag); |
| 1155 | } |
| 1156 | |
| 1157 | void dmar_msi_mask(unsigned int irq) |
| 1158 | { |
| 1159 | unsigned long flag; |
| 1160 | struct intel_iommu *iommu = get_irq_data(irq); |
| 1161 | |
| 1162 | /* mask it */ |
| 1163 | spin_lock_irqsave(&iommu->register_lock, flag); |
| 1164 | writel(DMA_FECTL_IM, iommu->reg + DMAR_FECTL_REG); |
| 1165 | /* Read a reg to force flush the post write */ |
| 1166 | readl(iommu->reg + DMAR_FECTL_REG); |
| 1167 | spin_unlock_irqrestore(&iommu->register_lock, flag); |
| 1168 | } |
| 1169 | |
| 1170 | void dmar_msi_write(int irq, struct msi_msg *msg) |
| 1171 | { |
| 1172 | struct intel_iommu *iommu = get_irq_data(irq); |
| 1173 | unsigned long flag; |
| 1174 | |
| 1175 | spin_lock_irqsave(&iommu->register_lock, flag); |
| 1176 | writel(msg->data, iommu->reg + DMAR_FEDATA_REG); |
| 1177 | writel(msg->address_lo, iommu->reg + DMAR_FEADDR_REG); |
| 1178 | writel(msg->address_hi, iommu->reg + DMAR_FEUADDR_REG); |
| 1179 | spin_unlock_irqrestore(&iommu->register_lock, flag); |
| 1180 | } |
| 1181 | |
| 1182 | void dmar_msi_read(int irq, struct msi_msg *msg) |
| 1183 | { |
| 1184 | struct intel_iommu *iommu = get_irq_data(irq); |
| 1185 | unsigned long flag; |
| 1186 | |
| 1187 | spin_lock_irqsave(&iommu->register_lock, flag); |
| 1188 | msg->data = readl(iommu->reg + DMAR_FEDATA_REG); |
| 1189 | msg->address_lo = readl(iommu->reg + DMAR_FEADDR_REG); |
| 1190 | msg->address_hi = readl(iommu->reg + DMAR_FEUADDR_REG); |
| 1191 | spin_unlock_irqrestore(&iommu->register_lock, flag); |
| 1192 | } |
| 1193 | |
| 1194 | static int dmar_fault_do_one(struct intel_iommu *iommu, int type, |
| 1195 | u8 fault_reason, u16 source_id, unsigned long long addr) |
| 1196 | { |
| 1197 | const char *reason; |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 1198 | int fault_type; |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1199 | |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 1200 | reason = dmar_get_fault_reason(fault_reason, &fault_type); |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1201 | |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 1202 | if (fault_type == INTR_REMAP) |
| 1203 | printk(KERN_ERR "INTR-REMAP: Request device [[%02x:%02x.%d] " |
| 1204 | "fault index %llx\n" |
| 1205 | "INTR-REMAP:[fault reason %02d] %s\n", |
| 1206 | (source_id >> 8), PCI_SLOT(source_id & 0xFF), |
| 1207 | PCI_FUNC(source_id & 0xFF), addr >> 48, |
| 1208 | fault_reason, reason); |
| 1209 | else |
| 1210 | printk(KERN_ERR |
| 1211 | "DMAR:[%s] Request device [%02x:%02x.%d] " |
| 1212 | "fault addr %llx \n" |
| 1213 | "DMAR:[fault reason %02d] %s\n", |
| 1214 | (type ? "DMA Read" : "DMA Write"), |
| 1215 | (source_id >> 8), PCI_SLOT(source_id & 0xFF), |
| 1216 | PCI_FUNC(source_id & 0xFF), addr, fault_reason, reason); |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1217 | return 0; |
| 1218 | } |
| 1219 | |
| 1220 | #define PRIMARY_FAULT_REG_LEN (16) |
Suresh Siddha | 1531a6a | 2009-03-16 17:04:57 -0700 | [diff] [blame] | 1221 | irqreturn_t dmar_fault(int irq, void *dev_id) |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1222 | { |
| 1223 | struct intel_iommu *iommu = dev_id; |
| 1224 | int reg, fault_index; |
| 1225 | u32 fault_status; |
| 1226 | unsigned long flag; |
| 1227 | |
| 1228 | spin_lock_irqsave(&iommu->register_lock, flag); |
| 1229 | fault_status = readl(iommu->reg + DMAR_FSTS_REG); |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 1230 | if (fault_status) |
| 1231 | printk(KERN_ERR "DRHD: handling fault status reg %x\n", |
| 1232 | fault_status); |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1233 | |
| 1234 | /* TBD: ignore advanced fault log currently */ |
| 1235 | if (!(fault_status & DMA_FSTS_PPF)) |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 1236 | goto clear_rest; |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1237 | |
| 1238 | fault_index = dma_fsts_fault_record_index(fault_status); |
| 1239 | reg = cap_fault_reg_offset(iommu->cap); |
| 1240 | while (1) { |
| 1241 | u8 fault_reason; |
| 1242 | u16 source_id; |
| 1243 | u64 guest_addr; |
| 1244 | int type; |
| 1245 | u32 data; |
| 1246 | |
| 1247 | /* highest 32 bits */ |
| 1248 | data = readl(iommu->reg + reg + |
| 1249 | fault_index * PRIMARY_FAULT_REG_LEN + 12); |
| 1250 | if (!(data & DMA_FRCD_F)) |
| 1251 | break; |
| 1252 | |
| 1253 | fault_reason = dma_frcd_fault_reason(data); |
| 1254 | type = dma_frcd_type(data); |
| 1255 | |
| 1256 | data = readl(iommu->reg + reg + |
| 1257 | fault_index * PRIMARY_FAULT_REG_LEN + 8); |
| 1258 | source_id = dma_frcd_source_id(data); |
| 1259 | |
| 1260 | guest_addr = dmar_readq(iommu->reg + reg + |
| 1261 | fault_index * PRIMARY_FAULT_REG_LEN); |
| 1262 | guest_addr = dma_frcd_page_addr(guest_addr); |
| 1263 | /* clear the fault */ |
| 1264 | writel(DMA_FRCD_F, iommu->reg + reg + |
| 1265 | fault_index * PRIMARY_FAULT_REG_LEN + 12); |
| 1266 | |
| 1267 | spin_unlock_irqrestore(&iommu->register_lock, flag); |
| 1268 | |
| 1269 | dmar_fault_do_one(iommu, type, fault_reason, |
| 1270 | source_id, guest_addr); |
| 1271 | |
| 1272 | fault_index++; |
Troy Heber | 8211a7b | 2009-08-19 15:26:11 -0600 | [diff] [blame] | 1273 | if (fault_index >= cap_num_fault_regs(iommu->cap)) |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1274 | fault_index = 0; |
| 1275 | spin_lock_irqsave(&iommu->register_lock, flag); |
| 1276 | } |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 1277 | clear_rest: |
| 1278 | /* clear all the other faults */ |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1279 | fault_status = readl(iommu->reg + DMAR_FSTS_REG); |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 1280 | writel(fault_status, iommu->reg + DMAR_FSTS_REG); |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1281 | |
| 1282 | spin_unlock_irqrestore(&iommu->register_lock, flag); |
| 1283 | return IRQ_HANDLED; |
| 1284 | } |
| 1285 | |
| 1286 | int dmar_set_interrupt(struct intel_iommu *iommu) |
| 1287 | { |
| 1288 | int irq, ret; |
| 1289 | |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 1290 | /* |
| 1291 | * Check if the fault interrupt is already initialized. |
| 1292 | */ |
| 1293 | if (iommu->irq) |
| 1294 | return 0; |
| 1295 | |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1296 | irq = create_irq(); |
| 1297 | if (!irq) { |
| 1298 | printk(KERN_ERR "IOMMU: no free vectors\n"); |
| 1299 | return -EINVAL; |
| 1300 | } |
| 1301 | |
| 1302 | set_irq_data(irq, iommu); |
| 1303 | iommu->irq = irq; |
| 1304 | |
| 1305 | ret = arch_setup_dmar_msi(irq); |
| 1306 | if (ret) { |
| 1307 | set_irq_data(irq, NULL); |
| 1308 | iommu->irq = 0; |
| 1309 | destroy_irq(irq); |
Chris Wright | dd72643 | 2009-05-13 15:55:52 -0700 | [diff] [blame] | 1310 | return ret; |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1311 | } |
| 1312 | |
Suresh Siddha | 0ac2491 | 2009-03-16 17:04:54 -0700 | [diff] [blame] | 1313 | ret = request_irq(irq, dmar_fault, 0, iommu->name, iommu); |
| 1314 | if (ret) |
| 1315 | printk(KERN_ERR "IOMMU: can't request irq\n"); |
| 1316 | return ret; |
| 1317 | } |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 1318 | |
| 1319 | int __init enable_drhd_fault_handling(void) |
| 1320 | { |
| 1321 | struct dmar_drhd_unit *drhd; |
| 1322 | |
| 1323 | /* |
| 1324 | * Enable fault control interrupt. |
| 1325 | */ |
| 1326 | for_each_drhd_unit(drhd) { |
| 1327 | int ret; |
| 1328 | struct intel_iommu *iommu = drhd->iommu; |
| 1329 | ret = dmar_set_interrupt(iommu); |
| 1330 | |
| 1331 | if (ret) { |
| 1332 | printk(KERN_ERR "DRHD %Lx: failed to enable fault, " |
| 1333 | " interrupt, ret %d\n", |
| 1334 | (unsigned long long)drhd->reg_base_addr, ret); |
| 1335 | return -1; |
| 1336 | } |
| 1337 | } |
| 1338 | |
| 1339 | return 0; |
| 1340 | } |
Fenghua Yu | eb4a52b | 2009-03-27 14:22:43 -0700 | [diff] [blame] | 1341 | |
| 1342 | /* |
| 1343 | * Re-enable Queued Invalidation interface. |
| 1344 | */ |
| 1345 | int dmar_reenable_qi(struct intel_iommu *iommu) |
| 1346 | { |
| 1347 | if (!ecap_qis(iommu->ecap)) |
| 1348 | return -ENOENT; |
| 1349 | |
| 1350 | if (!iommu->qi) |
| 1351 | return -ENOENT; |
| 1352 | |
| 1353 | /* |
| 1354 | * First disable queued invalidation. |
| 1355 | */ |
| 1356 | dmar_disable_qi(iommu); |
| 1357 | /* |
| 1358 | * Then enable queued invalidation again. Since there is no pending |
| 1359 | * invalidation requests now, it's safe to re-enable queued |
| 1360 | * invalidation. |
| 1361 | */ |
| 1362 | __dmar_enable_qi(iommu); |
| 1363 | |
| 1364 | return 0; |
| 1365 | } |
Youquan Song | 074835f | 2009-09-09 12:05:39 -0400 | [diff] [blame] | 1366 | |
| 1367 | /* |
| 1368 | * Check interrupt remapping support in DMAR table description. |
| 1369 | */ |
| 1370 | int dmar_ir_support(void) |
| 1371 | { |
| 1372 | struct acpi_table_dmar *dmar; |
| 1373 | dmar = (struct acpi_table_dmar *)dmar_tbl; |
| 1374 | return dmar->flags & 0x1; |
| 1375 | } |