blob: 10ca15dcab11f9eb93c22a615084260661fa1f2f [file] [log] [blame]
Sebastian Ottcbcca5d2013-04-16 14:14:44 +02001/*
2 * s390 specific pci instructions
3 *
4 * Copyright IBM Corp. 2013
5 */
6
7#include <linux/export.h>
8#include <linux/errno.h>
9#include <linux/delay.h>
10#include <asm/pci_insn.h>
Sebastian Ott3d8258e2015-08-18 19:39:27 +020011#include <asm/pci_debug.h>
Sebastian Ottf0bacb72013-04-16 14:16:14 +020012#include <asm/processor.h>
Sebastian Ottcbcca5d2013-04-16 14:14:44 +020013
14#define ZPCI_INSN_BUSY_DELAY 1 /* 1 microsecond */
15
Sebastian Ott3d8258e2015-08-18 19:39:27 +020016static inline void zpci_err_insn(u8 cc, u8 status, u64 req, u64 offset)
17{
18 struct {
Sebastian Ott3d8258e2015-08-18 19:39:27 +020019 u64 req;
20 u64 offset;
Sebastian Ott7cc89442015-10-09 11:07:06 +020021 u8 cc;
22 u8 status;
23 } __packed data = {req, offset, cc, status};
Sebastian Ott3d8258e2015-08-18 19:39:27 +020024
25 zpci_err_hex(&data, sizeof(data));
26}
27
Sebastian Ottcbcca5d2013-04-16 14:14:44 +020028/* Modify PCI Function Controls */
29static inline u8 __mpcifc(u64 req, struct zpci_fib *fib, u8 *status)
30{
31 u8 cc;
32
33 asm volatile (
34 " .insn rxy,0xe300000000d0,%[req],%[fib]\n"
35 " ipm %[cc]\n"
36 " srl %[cc],28\n"
37 : [cc] "=d" (cc), [req] "+d" (req), [fib] "+Q" (*fib)
38 : : "cc");
39 *status = req >> 24 & 0xff;
40 return cc;
41}
42
Martin Schwidefsky93893392013-06-25 14:52:23 +020043int zpci_mod_fc(u64 req, struct zpci_fib *fib)
Sebastian Ottcbcca5d2013-04-16 14:14:44 +020044{
45 u8 cc, status;
46
47 do {
48 cc = __mpcifc(req, fib, &status);
49 if (cc == 2)
50 msleep(ZPCI_INSN_BUSY_DELAY);
51 } while (cc == 2);
52
53 if (cc)
Sebastian Ott3d8258e2015-08-18 19:39:27 +020054 zpci_err_insn(cc, status, req, 0);
55
Sebastian Ottcbcca5d2013-04-16 14:14:44 +020056 return (cc) ? -EIO : 0;
57}
58
59/* Refresh PCI Translations */
60static inline u8 __rpcit(u64 fn, u64 addr, u64 range, u8 *status)
61{
62 register u64 __addr asm("2") = addr;
63 register u64 __range asm("3") = range;
64 u8 cc;
65
66 asm volatile (
67 " .insn rre,0xb9d30000,%[fn],%[addr]\n"
68 " ipm %[cc]\n"
69 " srl %[cc],28\n"
70 : [cc] "=d" (cc), [fn] "+d" (fn)
71 : [addr] "d" (__addr), "d" (__range)
72 : "cc");
73 *status = fn >> 24 & 0xff;
74 return cc;
75}
76
Martin Schwidefsky93893392013-06-25 14:52:23 +020077int zpci_refresh_trans(u64 fn, u64 addr, u64 range)
Sebastian Ottcbcca5d2013-04-16 14:14:44 +020078{
79 u8 cc, status;
80
81 do {
82 cc = __rpcit(fn, addr, range, &status);
83 if (cc == 2)
84 udelay(ZPCI_INSN_BUSY_DELAY);
85 } while (cc == 2);
86
87 if (cc)
Sebastian Ott3d8258e2015-08-18 19:39:27 +020088 zpci_err_insn(cc, status, addr, range);
89
Sebastian Ottcbcca5d2013-04-16 14:14:44 +020090 return (cc) ? -EIO : 0;
91}
92
93/* Set Interruption Controls */
Martin Schwidefsky93893392013-06-25 14:52:23 +020094void zpci_set_irq_ctrl(u16 ctl, char *unused, u8 isc)
Sebastian Ottcbcca5d2013-04-16 14:14:44 +020095{
96 asm volatile (
97 " .insn rsy,0xeb00000000d1,%[ctl],%[isc],%[u]\n"
98 : : [ctl] "d" (ctl), [isc] "d" (isc << 27), [u] "Q" (*unused));
99}
100
101/* PCI Load */
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200102static inline int __pcilg(u64 *data, u64 req, u64 offset, u8 *status)
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200103{
104 register u64 __req asm("2") = req;
105 register u64 __offset asm("3") = offset;
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200106 int cc = -ENXIO;
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200107 u64 __data;
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200108
109 asm volatile (
110 " .insn rre,0xb9d20000,%[data],%[req]\n"
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200111 "0: ipm %[cc]\n"
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200112 " srl %[cc],28\n"
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200113 "1:\n"
114 EX_TABLE(0b, 1b)
115 : [cc] "+d" (cc), [data] "=d" (__data), [req] "+d" (__req)
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200116 : "d" (__offset)
117 : "cc");
118 *status = __req >> 24 & 0xff;
Sebastian Ottb170bad2013-04-16 14:17:15 +0200119 if (!cc)
120 *data = __data;
121
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200122 return cc;
123}
124
Martin Schwidefsky93893392013-06-25 14:52:23 +0200125int zpci_load(u64 *data, u64 req, u64 offset)
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200126{
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200127 u8 status;
128 int cc;
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200129
130 do {
131 cc = __pcilg(data, req, offset, &status);
132 if (cc == 2)
133 udelay(ZPCI_INSN_BUSY_DELAY);
134 } while (cc == 2);
135
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200136 if (cc)
Sebastian Ott3d8258e2015-08-18 19:39:27 +0200137 zpci_err_insn(cc, status, req, offset);
138
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200139 return (cc > 0) ? -EIO : cc;
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200140}
Martin Schwidefsky93893392013-06-25 14:52:23 +0200141EXPORT_SYMBOL_GPL(zpci_load);
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200142
143/* PCI Store */
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200144static inline int __pcistg(u64 data, u64 req, u64 offset, u8 *status)
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200145{
146 register u64 __req asm("2") = req;
147 register u64 __offset asm("3") = offset;
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200148 int cc = -ENXIO;
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200149
150 asm volatile (
151 " .insn rre,0xb9d00000,%[data],%[req]\n"
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200152 "0: ipm %[cc]\n"
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200153 " srl %[cc],28\n"
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200154 "1:\n"
155 EX_TABLE(0b, 1b)
156 : [cc] "+d" (cc), [req] "+d" (__req)
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200157 : "d" (__offset), [data] "d" (data)
158 : "cc");
159 *status = __req >> 24 & 0xff;
160 return cc;
161}
162
Martin Schwidefsky93893392013-06-25 14:52:23 +0200163int zpci_store(u64 data, u64 req, u64 offset)
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200164{
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200165 u8 status;
166 int cc;
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200167
168 do {
169 cc = __pcistg(data, req, offset, &status);
170 if (cc == 2)
171 udelay(ZPCI_INSN_BUSY_DELAY);
172 } while (cc == 2);
173
174 if (cc)
Sebastian Ott3d8258e2015-08-18 19:39:27 +0200175 zpci_err_insn(cc, status, req, offset);
176
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200177 return (cc > 0) ? -EIO : cc;
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200178}
Martin Schwidefsky93893392013-06-25 14:52:23 +0200179EXPORT_SYMBOL_GPL(zpci_store);
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200180
181/* PCI Store Block */
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200182static inline int __pcistb(const u64 *data, u64 req, u64 offset, u8 *status)
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200183{
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200184 int cc = -ENXIO;
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200185
186 asm volatile (
187 " .insn rsy,0xeb00000000d0,%[req],%[offset],%[data]\n"
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200188 "0: ipm %[cc]\n"
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200189 " srl %[cc],28\n"
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200190 "1:\n"
191 EX_TABLE(0b, 1b)
192 : [cc] "+d" (cc), [req] "+d" (req)
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200193 : [offset] "d" (offset), [data] "Q" (*data)
194 : "cc");
195 *status = req >> 24 & 0xff;
196 return cc;
197}
198
Martin Schwidefsky93893392013-06-25 14:52:23 +0200199int zpci_store_block(const u64 *data, u64 req, u64 offset)
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200200{
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200201 u8 status;
202 int cc;
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200203
204 do {
205 cc = __pcistb(data, req, offset, &status);
206 if (cc == 2)
207 udelay(ZPCI_INSN_BUSY_DELAY);
208 } while (cc == 2);
209
210 if (cc)
Sebastian Ott3d8258e2015-08-18 19:39:27 +0200211 zpci_err_insn(cc, status, req, offset);
212
Sebastian Ottf0bacb72013-04-16 14:16:14 +0200213 return (cc > 0) ? -EIO : cc;
Sebastian Ottcbcca5d2013-04-16 14:14:44 +0200214}
Martin Schwidefsky93893392013-06-25 14:52:23 +0200215EXPORT_SYMBOL_GPL(zpci_store_block);