blob: 786344f086756710ffe7ba0c5d64c1678a03a38a [file] [log] [blame]
Huang Shijieb1994892014-02-24 18:37:37 +08001/*
Huang Shijie8eabdd12014-04-10 16:27:28 +08002 * Based on m25p80.c, by Mike Lavender (mike@steroidmicros.com), with
3 * influence from lart.c (Abraham Van Der Merwe) and mtd_dataflash.c
4 *
5 * Copyright (C) 2005, Intec Automation Inc.
6 * Copyright (C) 2014, Freescale Semiconductor, Inc.
Huang Shijieb1994892014-02-24 18:37:37 +08007 *
8 * This code is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/err.h>
14#include <linux/errno.h>
15#include <linux/module.h>
16#include <linux/device.h>
17#include <linux/mutex.h>
18#include <linux/math64.h>
19
20#include <linux/mtd/cfi.h>
21#include <linux/mtd/mtd.h>
22#include <linux/of_platform.h>
23#include <linux/spi/flash.h>
24#include <linux/mtd/spi-nor.h>
25
26/* Define max times to check status register before we give up. */
27#define MAX_READY_WAIT_JIFFIES (40 * HZ) /* M25P16 specs 40s max chip erase */
28
29#define JEDEC_MFR(_jedec_id) ((_jedec_id) >> 16)
30
Ben Hutchings70f3ce02014-09-29 11:47:54 +020031static const struct spi_device_id *spi_nor_match_id(const char *name);
32
Huang Shijieb1994892014-02-24 18:37:37 +080033/*
34 * Read the status register, returning its value in the location
35 * Return the status register value.
36 * Returns negative if error occurred.
37 */
38static int read_sr(struct spi_nor *nor)
39{
40 int ret;
41 u8 val;
42
Brian Norrisb02e7f32014-04-08 18:15:31 -070043 ret = nor->read_reg(nor, SPINOR_OP_RDSR, &val, 1);
Huang Shijieb1994892014-02-24 18:37:37 +080044 if (ret < 0) {
45 pr_err("error %d reading SR\n", (int) ret);
46 return ret;
47 }
48
49 return val;
50}
51
52/*
grmoore@altera.comc14dedd2014-04-29 10:29:51 -050053 * Read the flag status register, returning its value in the location
54 * Return the status register value.
55 * Returns negative if error occurred.
56 */
57static int read_fsr(struct spi_nor *nor)
58{
59 int ret;
60 u8 val;
61
62 ret = nor->read_reg(nor, SPINOR_OP_RDFSR, &val, 1);
63 if (ret < 0) {
64 pr_err("error %d reading FSR\n", ret);
65 return ret;
66 }
67
68 return val;
69}
70
71/*
Huang Shijieb1994892014-02-24 18:37:37 +080072 * Read configuration register, returning its value in the
73 * location. Return the configuration register value.
74 * Returns negative if error occured.
75 */
76static int read_cr(struct spi_nor *nor)
77{
78 int ret;
79 u8 val;
80
Brian Norrisb02e7f32014-04-08 18:15:31 -070081 ret = nor->read_reg(nor, SPINOR_OP_RDCR, &val, 1);
Huang Shijieb1994892014-02-24 18:37:37 +080082 if (ret < 0) {
83 dev_err(nor->dev, "error %d reading CR\n", ret);
84 return ret;
85 }
86
87 return val;
88}
89
90/*
91 * Dummy Cycle calculation for different type of read.
92 * It can be used to support more commands with
93 * different dummy cycle requirements.
94 */
95static inline int spi_nor_read_dummy_cycles(struct spi_nor *nor)
96{
97 switch (nor->flash_read) {
98 case SPI_NOR_FAST:
99 case SPI_NOR_DUAL:
100 case SPI_NOR_QUAD:
Huang Shijie0b78a2c2014-04-28 11:53:38 +0800101 return 8;
Huang Shijieb1994892014-02-24 18:37:37 +0800102 case SPI_NOR_NORMAL:
103 return 0;
104 }
105 return 0;
106}
107
108/*
109 * Write status register 1 byte
110 * Returns negative if error occurred.
111 */
112static inline int write_sr(struct spi_nor *nor, u8 val)
113{
114 nor->cmd_buf[0] = val;
Brian Norrisb02e7f32014-04-08 18:15:31 -0700115 return nor->write_reg(nor, SPINOR_OP_WRSR, nor->cmd_buf, 1, 0);
Huang Shijieb1994892014-02-24 18:37:37 +0800116}
117
118/*
119 * Set write enable latch with Write Enable command.
120 * Returns negative if error occurred.
121 */
122static inline int write_enable(struct spi_nor *nor)
123{
Brian Norrisb02e7f32014-04-08 18:15:31 -0700124 return nor->write_reg(nor, SPINOR_OP_WREN, NULL, 0, 0);
Huang Shijieb1994892014-02-24 18:37:37 +0800125}
126
127/*
128 * Send write disble instruction to the chip.
129 */
130static inline int write_disable(struct spi_nor *nor)
131{
Brian Norrisb02e7f32014-04-08 18:15:31 -0700132 return nor->write_reg(nor, SPINOR_OP_WRDI, NULL, 0, 0);
Huang Shijieb1994892014-02-24 18:37:37 +0800133}
134
135static inline struct spi_nor *mtd_to_spi_nor(struct mtd_info *mtd)
136{
137 return mtd->priv;
138}
139
140/* Enable/disable 4-byte addressing mode. */
141static inline int set_4byte(struct spi_nor *nor, u32 jedec_id, int enable)
142{
143 int status;
144 bool need_wren = false;
145 u8 cmd;
146
147 switch (JEDEC_MFR(jedec_id)) {
148 case CFI_MFR_ST: /* Micron, actually */
149 /* Some Micron need WREN command; all will accept it */
150 need_wren = true;
151 case CFI_MFR_MACRONIX:
152 case 0xEF /* winbond */:
153 if (need_wren)
154 write_enable(nor);
155
Brian Norrisb02e7f32014-04-08 18:15:31 -0700156 cmd = enable ? SPINOR_OP_EN4B : SPINOR_OP_EX4B;
Huang Shijieb1994892014-02-24 18:37:37 +0800157 status = nor->write_reg(nor, cmd, NULL, 0, 0);
158 if (need_wren)
159 write_disable(nor);
160
161 return status;
162 default:
163 /* Spansion style */
164 nor->cmd_buf[0] = enable << 7;
Brian Norrisb02e7f32014-04-08 18:15:31 -0700165 return nor->write_reg(nor, SPINOR_OP_BRWR, nor->cmd_buf, 1, 0);
Huang Shijieb1994892014-02-24 18:37:37 +0800166 }
167}
Brian Norris51983b72014-09-10 00:26:16 -0700168static inline int spi_nor_sr_ready(struct spi_nor *nor)
169{
170 int sr = read_sr(nor);
171 if (sr < 0)
172 return sr;
173 else
174 return !(sr & SR_WIP);
175}
176
177static inline int spi_nor_fsr_ready(struct spi_nor *nor)
178{
179 int fsr = read_fsr(nor);
180 if (fsr < 0)
181 return fsr;
182 else
183 return fsr & FSR_READY;
184}
185
186static int spi_nor_ready(struct spi_nor *nor)
187{
188 int sr, fsr;
189 sr = spi_nor_sr_ready(nor);
190 if (sr < 0)
191 return sr;
192 fsr = nor->flags & SNOR_F_USE_FSR ? spi_nor_fsr_ready(nor) : 1;
193 if (fsr < 0)
194 return fsr;
195 return sr && fsr;
196}
Huang Shijieb1994892014-02-24 18:37:37 +0800197
Brian Norrisb94ed082014-08-06 18:17:00 -0700198/*
199 * Service routine to read status register until ready, or timeout occurs.
200 * Returns non-zero if error.
201 */
Huang Shijieb1994892014-02-24 18:37:37 +0800202static int spi_nor_wait_till_ready(struct spi_nor *nor)
203{
204 unsigned long deadline;
Brian Norrisa95ce922014-11-05 02:32:03 -0800205 int timeout = 0, ret;
Huang Shijieb1994892014-02-24 18:37:37 +0800206
207 deadline = jiffies + MAX_READY_WAIT_JIFFIES;
208
Brian Norrisa95ce922014-11-05 02:32:03 -0800209 while (!timeout) {
210 if (time_after_eq(jiffies, deadline))
211 timeout = 1;
Huang Shijieb1994892014-02-24 18:37:37 +0800212
Brian Norris51983b72014-09-10 00:26:16 -0700213 ret = spi_nor_ready(nor);
214 if (ret < 0)
215 return ret;
216 if (ret)
Huang Shijieb1994892014-02-24 18:37:37 +0800217 return 0;
Brian Norrisa95ce922014-11-05 02:32:03 -0800218
219 cond_resched();
220 }
221
222 dev_err(nor->dev, "flash operation timed out\n");
Huang Shijieb1994892014-02-24 18:37:37 +0800223
224 return -ETIMEDOUT;
225}
226
227/*
Huang Shijieb1994892014-02-24 18:37:37 +0800228 * Erase the whole flash memory
229 *
230 * Returns 0 if successful, non-zero otherwise.
231 */
232static int erase_chip(struct spi_nor *nor)
233{
Huang Shijieb1994892014-02-24 18:37:37 +0800234 dev_dbg(nor->dev, " %lldKiB\n", (long long)(nor->mtd->size >> 10));
235
Huang Shijieb1994892014-02-24 18:37:37 +0800236 /* Send write enable, then erase commands. */
237 write_enable(nor);
238
Brian Norrisb02e7f32014-04-08 18:15:31 -0700239 return nor->write_reg(nor, SPINOR_OP_CHIP_ERASE, NULL, 0, 0);
Huang Shijieb1994892014-02-24 18:37:37 +0800240}
241
242static int spi_nor_lock_and_prep(struct spi_nor *nor, enum spi_nor_ops ops)
243{
244 int ret = 0;
245
246 mutex_lock(&nor->lock);
247
248 if (nor->prepare) {
249 ret = nor->prepare(nor, ops);
250 if (ret) {
251 dev_err(nor->dev, "failed in the preparation.\n");
252 mutex_unlock(&nor->lock);
253 return ret;
254 }
255 }
256 return ret;
257}
258
259static void spi_nor_unlock_and_unprep(struct spi_nor *nor, enum spi_nor_ops ops)
260{
261 if (nor->unprepare)
262 nor->unprepare(nor, ops);
263 mutex_unlock(&nor->lock);
264}
265
266/*
267 * Erase an address range on the nor chip. The address range may extend
268 * one or more erase sectors. Return an error is there is a problem erasing.
269 */
270static int spi_nor_erase(struct mtd_info *mtd, struct erase_info *instr)
271{
272 struct spi_nor *nor = mtd_to_spi_nor(mtd);
273 u32 addr, len;
274 uint32_t rem;
275 int ret;
276
277 dev_dbg(nor->dev, "at 0x%llx, len %lld\n", (long long)instr->addr,
278 (long long)instr->len);
279
280 div_u64_rem(instr->len, mtd->erasesize, &rem);
281 if (rem)
282 return -EINVAL;
283
284 addr = instr->addr;
285 len = instr->len;
286
287 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_ERASE);
288 if (ret)
289 return ret;
290
291 /* whole-chip erase? */
292 if (len == mtd->size) {
293 if (erase_chip(nor)) {
294 ret = -EIO;
295 goto erase_err;
296 }
297
Brian Norrisdfa9c0c2014-08-06 18:16:57 -0700298 ret = spi_nor_wait_till_ready(nor);
299 if (ret)
300 goto erase_err;
301
Huang Shijieb1994892014-02-24 18:37:37 +0800302 /* REVISIT in some cases we could speed up erasing large regions
Brian Norrisb02e7f32014-04-08 18:15:31 -0700303 * by using SPINOR_OP_SE instead of SPINOR_OP_BE_4K. We may have set up
Huang Shijieb1994892014-02-24 18:37:37 +0800304 * to use "small sector erase", but that's not always optimal.
305 */
306
307 /* "sector"-at-a-time erase */
308 } else {
309 while (len) {
310 if (nor->erase(nor, addr)) {
311 ret = -EIO;
312 goto erase_err;
313 }
314
315 addr += mtd->erasesize;
316 len -= mtd->erasesize;
Brian Norrisdfa9c0c2014-08-06 18:16:57 -0700317
318 ret = spi_nor_wait_till_ready(nor);
319 if (ret)
320 goto erase_err;
Huang Shijieb1994892014-02-24 18:37:37 +0800321 }
322 }
323
324 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_ERASE);
325
326 instr->state = MTD_ERASE_DONE;
327 mtd_erase_callback(instr);
328
329 return ret;
330
331erase_err:
332 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_ERASE);
333 instr->state = MTD_ERASE_FAILED;
334 return ret;
335}
336
337static int spi_nor_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
338{
339 struct spi_nor *nor = mtd_to_spi_nor(mtd);
340 uint32_t offset = ofs;
341 uint8_t status_old, status_new;
342 int ret = 0;
343
344 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_LOCK);
345 if (ret)
346 return ret;
347
Huang Shijieb1994892014-02-24 18:37:37 +0800348 status_old = read_sr(nor);
349
350 if (offset < mtd->size - (mtd->size / 2))
351 status_new = status_old | SR_BP2 | SR_BP1 | SR_BP0;
352 else if (offset < mtd->size - (mtd->size / 4))
353 status_new = (status_old & ~SR_BP0) | SR_BP2 | SR_BP1;
354 else if (offset < mtd->size - (mtd->size / 8))
355 status_new = (status_old & ~SR_BP1) | SR_BP2 | SR_BP0;
356 else if (offset < mtd->size - (mtd->size / 16))
357 status_new = (status_old & ~(SR_BP0 | SR_BP1)) | SR_BP2;
358 else if (offset < mtd->size - (mtd->size / 32))
359 status_new = (status_old & ~SR_BP2) | SR_BP1 | SR_BP0;
360 else if (offset < mtd->size - (mtd->size / 64))
361 status_new = (status_old & ~(SR_BP2 | SR_BP0)) | SR_BP1;
362 else
363 status_new = (status_old & ~(SR_BP2 | SR_BP1)) | SR_BP0;
364
365 /* Only modify protection if it will not unlock other areas */
366 if ((status_new & (SR_BP2 | SR_BP1 | SR_BP0)) >
367 (status_old & (SR_BP2 | SR_BP1 | SR_BP0))) {
368 write_enable(nor);
369 ret = write_sr(nor, status_new);
370 if (ret)
371 goto err;
372 }
373
374err:
375 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_LOCK);
376 return ret;
377}
378
379static int spi_nor_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
380{
381 struct spi_nor *nor = mtd_to_spi_nor(mtd);
382 uint32_t offset = ofs;
383 uint8_t status_old, status_new;
384 int ret = 0;
385
386 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_UNLOCK);
387 if (ret)
388 return ret;
389
Huang Shijieb1994892014-02-24 18:37:37 +0800390 status_old = read_sr(nor);
391
392 if (offset+len > mtd->size - (mtd->size / 64))
393 status_new = status_old & ~(SR_BP2 | SR_BP1 | SR_BP0);
394 else if (offset+len > mtd->size - (mtd->size / 32))
395 status_new = (status_old & ~(SR_BP2 | SR_BP1)) | SR_BP0;
396 else if (offset+len > mtd->size - (mtd->size / 16))
397 status_new = (status_old & ~(SR_BP2 | SR_BP0)) | SR_BP1;
398 else if (offset+len > mtd->size - (mtd->size / 8))
399 status_new = (status_old & ~SR_BP2) | SR_BP1 | SR_BP0;
400 else if (offset+len > mtd->size - (mtd->size / 4))
401 status_new = (status_old & ~(SR_BP0 | SR_BP1)) | SR_BP2;
402 else if (offset+len > mtd->size - (mtd->size / 2))
403 status_new = (status_old & ~SR_BP1) | SR_BP2 | SR_BP0;
404 else
405 status_new = (status_old & ~SR_BP0) | SR_BP2 | SR_BP1;
406
407 /* Only modify protection if it will not lock other areas */
408 if ((status_new & (SR_BP2 | SR_BP1 | SR_BP0)) <
409 (status_old & (SR_BP2 | SR_BP1 | SR_BP0))) {
410 write_enable(nor);
411 ret = write_sr(nor, status_new);
412 if (ret)
413 goto err;
414 }
415
416err:
417 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_UNLOCK);
418 return ret;
419}
420
Huang Shijie09ffafb2014-11-06 07:34:01 +0100421#define SPI_NOR_MAX_ID_LEN 6
422
Huang Shijieb1994892014-02-24 18:37:37 +0800423struct flash_info {
424 /* JEDEC id zero means "no ID" (most older chips); otherwise it has
425 * a high byte of zero plus three data bytes: the manufacturer id,
426 * then a two byte device id.
427 */
428 u32 jedec_id;
429 u16 ext_id;
430
Huang Shijie09ffafb2014-11-06 07:34:01 +0100431 /*
432 * This array stores the ID bytes.
433 * The first three bytes are the JEDIC ID.
434 * JEDEC ID zero means "no ID" (mostly older chips).
435 */
436 u8 id[SPI_NOR_MAX_ID_LEN];
437 u8 id_len;
438
Brian Norrisb02e7f32014-04-08 18:15:31 -0700439 /* The size listed here is what works with SPINOR_OP_SE, which isn't
Huang Shijieb1994892014-02-24 18:37:37 +0800440 * necessarily called a "sector" by the vendor.
441 */
442 unsigned sector_size;
443 u16 n_sectors;
444
445 u16 page_size;
446 u16 addr_width;
447
448 u16 flags;
Brian Norrisb02e7f32014-04-08 18:15:31 -0700449#define SECT_4K 0x01 /* SPINOR_OP_BE_4K works uniformly */
Huang Shijieb1994892014-02-24 18:37:37 +0800450#define SPI_NOR_NO_ERASE 0x02 /* No erase command needed */
451#define SST_WRITE 0x04 /* use SST byte programming */
452#define SPI_NOR_NO_FR 0x08 /* Can't do fastread */
Brian Norrisb02e7f32014-04-08 18:15:31 -0700453#define SECT_4K_PMC 0x10 /* SPINOR_OP_BE_4K_PMC works uniformly */
Huang Shijieb1994892014-02-24 18:37:37 +0800454#define SPI_NOR_DUAL_READ 0x20 /* Flash supports Dual Read */
455#define SPI_NOR_QUAD_READ 0x40 /* Flash supports Quad Read */
grmoore@altera.comc14dedd2014-04-29 10:29:51 -0500456#define USE_FSR 0x80 /* use flag status register */
Huang Shijieb1994892014-02-24 18:37:37 +0800457};
458
Huang Shijie09ffafb2014-11-06 07:34:01 +0100459/* Used when the "_ext_id" is two bytes at most */
Huang Shijieb1994892014-02-24 18:37:37 +0800460#define INFO(_jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \
461 ((kernel_ulong_t)&(struct flash_info) { \
462 .jedec_id = (_jedec_id), \
463 .ext_id = (_ext_id), \
Huang Shijie09ffafb2014-11-06 07:34:01 +0100464 .id = { \
465 ((_jedec_id) >> 16) & 0xff, \
466 ((_jedec_id) >> 8) & 0xff, \
467 (_jedec_id) & 0xff, \
468 ((_ext_id) >> 8) & 0xff, \
469 (_ext_id) & 0xff, \
470 }, \
471 .id_len = (!(_jedec_id) ? 0 : (3 + ((_ext_id) ? 2 : 0))), \
Huang Shijieb1994892014-02-24 18:37:37 +0800472 .sector_size = (_sector_size), \
473 .n_sectors = (_n_sectors), \
474 .page_size = 256, \
475 .flags = (_flags), \
476 })
477
478#define CAT25_INFO(_sector_size, _n_sectors, _page_size, _addr_width, _flags) \
479 ((kernel_ulong_t)&(struct flash_info) { \
480 .sector_size = (_sector_size), \
481 .n_sectors = (_n_sectors), \
482 .page_size = (_page_size), \
483 .addr_width = (_addr_width), \
484 .flags = (_flags), \
485 })
486
487/* NOTE: double check command sets and memory organization when you add
488 * more nor chips. This current list focusses on newer chips, which
489 * have been converging on command sets which including JEDEC ID.
490 */
Ben Hutchingsa5b76162014-09-30 03:14:55 +0100491static const struct spi_device_id spi_nor_ids[] = {
Huang Shijieb1994892014-02-24 18:37:37 +0800492 /* Atmel -- some are (confusingly) marketed as "DataFlash" */
493 { "at25fs010", INFO(0x1f6601, 0, 32 * 1024, 4, SECT_4K) },
494 { "at25fs040", INFO(0x1f6604, 0, 64 * 1024, 8, SECT_4K) },
495
496 { "at25df041a", INFO(0x1f4401, 0, 64 * 1024, 8, SECT_4K) },
497 { "at25df321a", INFO(0x1f4701, 0, 64 * 1024, 64, SECT_4K) },
498 { "at25df641", INFO(0x1f4800, 0, 64 * 1024, 128, SECT_4K) },
499
500 { "at26f004", INFO(0x1f0400, 0, 64 * 1024, 8, SECT_4K) },
501 { "at26df081a", INFO(0x1f4501, 0, 64 * 1024, 16, SECT_4K) },
502 { "at26df161a", INFO(0x1f4601, 0, 64 * 1024, 32, SECT_4K) },
503 { "at26df321", INFO(0x1f4700, 0, 64 * 1024, 64, SECT_4K) },
504
505 { "at45db081d", INFO(0x1f2500, 0, 64 * 1024, 16, SECT_4K) },
506
507 /* EON -- en25xxx */
508 { "en25f32", INFO(0x1c3116, 0, 64 * 1024, 64, SECT_4K) },
509 { "en25p32", INFO(0x1c2016, 0, 64 * 1024, 64, 0) },
510 { "en25q32b", INFO(0x1c3016, 0, 64 * 1024, 64, 0) },
511 { "en25p64", INFO(0x1c2017, 0, 64 * 1024, 128, 0) },
512 { "en25q64", INFO(0x1c3017, 0, 64 * 1024, 128, SECT_4K) },
Sergey Ryazanova41595b2014-06-12 18:16:46 +0400513 { "en25qh128", INFO(0x1c7018, 0, 64 * 1024, 256, 0) },
Huang Shijieb1994892014-02-24 18:37:37 +0800514 { "en25qh256", INFO(0x1c7019, 0, 64 * 1024, 512, 0) },
515
516 /* ESMT */
517 { "f25l32pa", INFO(0x8c2016, 0, 64 * 1024, 64, SECT_4K) },
518
519 /* Everspin */
520 { "mr25h256", CAT25_INFO( 32 * 1024, 1, 256, 2, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
521 { "mr25h10", CAT25_INFO(128 * 1024, 1, 256, 3, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
522
Rostislav Lisovyce56ce72014-10-29 10:10:47 +0100523 /* Fujitsu */
524 { "mb85rs1mt", INFO(0x047f27, 0, 128 * 1024, 1, SPI_NOR_NO_ERASE) },
525
Huang Shijieb1994892014-02-24 18:37:37 +0800526 /* GigaDevice */
527 { "gd25q32", INFO(0xc84016, 0, 64 * 1024, 64, SECT_4K) },
528 { "gd25q64", INFO(0xc84017, 0, 64 * 1024, 128, SECT_4K) },
529
530 /* Intel/Numonyx -- xxxs33b */
531 { "160s33b", INFO(0x898911, 0, 64 * 1024, 32, 0) },
532 { "320s33b", INFO(0x898912, 0, 64 * 1024, 64, 0) },
533 { "640s33b", INFO(0x898913, 0, 64 * 1024, 128, 0) },
534
535 /* Macronix */
536 { "mx25l2005a", INFO(0xc22012, 0, 64 * 1024, 4, SECT_4K) },
537 { "mx25l4005a", INFO(0xc22013, 0, 64 * 1024, 8, SECT_4K) },
538 { "mx25l8005", INFO(0xc22014, 0, 64 * 1024, 16, 0) },
539 { "mx25l1606e", INFO(0xc22015, 0, 64 * 1024, 32, SECT_4K) },
540 { "mx25l3205d", INFO(0xc22016, 0, 64 * 1024, 64, 0) },
541 { "mx25l3255e", INFO(0xc29e16, 0, 64 * 1024, 64, SECT_4K) },
542 { "mx25l6405d", INFO(0xc22017, 0, 64 * 1024, 128, 0) },
543 { "mx25l12805d", INFO(0xc22018, 0, 64 * 1024, 256, 0) },
544 { "mx25l12855e", INFO(0xc22618, 0, 64 * 1024, 256, 0) },
545 { "mx25l25635e", INFO(0xc22019, 0, 64 * 1024, 512, 0) },
546 { "mx25l25655e", INFO(0xc22619, 0, 64 * 1024, 512, 0) },
547 { "mx66l51235l", INFO(0xc2201a, 0, 64 * 1024, 1024, SPI_NOR_QUAD_READ) },
548 { "mx66l1g55g", INFO(0xc2261b, 0, 64 * 1024, 2048, SPI_NOR_QUAD_READ) },
549
550 /* Micron */
Chunhe Lan4414d3e2014-10-30 11:26:12 +0800551 { "n25q032", INFO(0x20ba16, 0, 64 * 1024, 64, 0) },
Huang Shijieb1994892014-02-24 18:37:37 +0800552 { "n25q064", INFO(0x20ba17, 0, 64 * 1024, 128, 0) },
553 { "n25q128a11", INFO(0x20bb18, 0, 64 * 1024, 256, 0) },
554 { "n25q128a13", INFO(0x20ba18, 0, 64 * 1024, 256, 0) },
555 { "n25q256a", INFO(0x20ba19, 0, 64 * 1024, 512, SECT_4K) },
556 { "n25q512a", INFO(0x20bb20, 0, 64 * 1024, 1024, SECT_4K) },
grmoore@altera.comc14dedd2014-04-29 10:29:51 -0500557 { "n25q512ax3", INFO(0x20ba20, 0, 64 * 1024, 1024, USE_FSR) },
558 { "n25q00", INFO(0x20ba21, 0, 64 * 1024, 2048, USE_FSR) },
Huang Shijieb1994892014-02-24 18:37:37 +0800559
560 /* PMC */
561 { "pm25lv512", INFO(0, 0, 32 * 1024, 2, SECT_4K_PMC) },
562 { "pm25lv010", INFO(0, 0, 32 * 1024, 4, SECT_4K_PMC) },
563 { "pm25lq032", INFO(0x7f9d46, 0, 64 * 1024, 64, SECT_4K) },
564
565 /* Spansion -- single (large) sector size only, at least
566 * for the chips listed here (without boot sectors).
567 */
Geert Uytterhoeven9ab86992014-04-22 14:45:32 +0200568 { "s25sl032p", INFO(0x010215, 0x4d00, 64 * 1024, 64, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
Huang Shijieb1994892014-02-24 18:37:37 +0800569 { "s25sl064p", INFO(0x010216, 0x4d00, 64 * 1024, 128, 0) },
570 { "s25fl256s0", INFO(0x010219, 0x4d00, 256 * 1024, 128, 0) },
571 { "s25fl256s1", INFO(0x010219, 0x4d01, 64 * 1024, 512, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
572 { "s25fl512s", INFO(0x010220, 0x4d00, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
573 { "s70fl01gs", INFO(0x010221, 0x4d00, 256 * 1024, 256, 0) },
574 { "s25sl12800", INFO(0x012018, 0x0300, 256 * 1024, 64, 0) },
575 { "s25sl12801", INFO(0x012018, 0x0301, 64 * 1024, 256, 0) },
576 { "s25fl129p0", INFO(0x012018, 0x4d00, 256 * 1024, 64, 0) },
577 { "s25fl129p1", INFO(0x012018, 0x4d01, 64 * 1024, 256, 0) },
578 { "s25sl004a", INFO(0x010212, 0, 64 * 1024, 8, 0) },
579 { "s25sl008a", INFO(0x010213, 0, 64 * 1024, 16, 0) },
580 { "s25sl016a", INFO(0x010214, 0, 64 * 1024, 32, 0) },
581 { "s25sl032a", INFO(0x010215, 0, 64 * 1024, 64, 0) },
582 { "s25sl064a", INFO(0x010216, 0, 64 * 1024, 128, 0) },
583 { "s25fl008k", INFO(0xef4014, 0, 64 * 1024, 16, SECT_4K) },
584 { "s25fl016k", INFO(0xef4015, 0, 64 * 1024, 32, SECT_4K) },
585 { "s25fl064k", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
Knut Wohlrab3e389332014-11-10 16:54:53 +0100586 { "s25fl132k", INFO(0x014016, 0, 64 * 1024, 64, 0) },
Huang Shijieb1994892014-02-24 18:37:37 +0800587
588 /* SST -- large erase sizes are "overlays", "sectors" are 4K */
589 { "sst25vf040b", INFO(0xbf258d, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) },
590 { "sst25vf080b", INFO(0xbf258e, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) },
591 { "sst25vf016b", INFO(0xbf2541, 0, 64 * 1024, 32, SECT_4K | SST_WRITE) },
592 { "sst25vf032b", INFO(0xbf254a, 0, 64 * 1024, 64, SECT_4K | SST_WRITE) },
593 { "sst25vf064c", INFO(0xbf254b, 0, 64 * 1024, 128, SECT_4K) },
594 { "sst25wf512", INFO(0xbf2501, 0, 64 * 1024, 1, SECT_4K | SST_WRITE) },
595 { "sst25wf010", INFO(0xbf2502, 0, 64 * 1024, 2, SECT_4K | SST_WRITE) },
596 { "sst25wf020", INFO(0xbf2503, 0, 64 * 1024, 4, SECT_4K | SST_WRITE) },
597 { "sst25wf040", INFO(0xbf2504, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) },
Harini Katakamf02985b2014-10-21 13:37:59 +0200598 { "sst25wf080", INFO(0xbf2505, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) },
Huang Shijieb1994892014-02-24 18:37:37 +0800599
600 /* ST Microelectronics -- newer production may have feature updates */
601 { "m25p05", INFO(0x202010, 0, 32 * 1024, 2, 0) },
602 { "m25p10", INFO(0x202011, 0, 32 * 1024, 4, 0) },
603 { "m25p20", INFO(0x202012, 0, 64 * 1024, 4, 0) },
604 { "m25p40", INFO(0x202013, 0, 64 * 1024, 8, 0) },
605 { "m25p80", INFO(0x202014, 0, 64 * 1024, 16, 0) },
606 { "m25p16", INFO(0x202015, 0, 64 * 1024, 32, 0) },
607 { "m25p32", INFO(0x202016, 0, 64 * 1024, 64, 0) },
608 { "m25p64", INFO(0x202017, 0, 64 * 1024, 128, 0) },
609 { "m25p128", INFO(0x202018, 0, 256 * 1024, 64, 0) },
Huang Shijieb1994892014-02-24 18:37:37 +0800610
611 { "m25p05-nonjedec", INFO(0, 0, 32 * 1024, 2, 0) },
612 { "m25p10-nonjedec", INFO(0, 0, 32 * 1024, 4, 0) },
613 { "m25p20-nonjedec", INFO(0, 0, 64 * 1024, 4, 0) },
614 { "m25p40-nonjedec", INFO(0, 0, 64 * 1024, 8, 0) },
615 { "m25p80-nonjedec", INFO(0, 0, 64 * 1024, 16, 0) },
616 { "m25p16-nonjedec", INFO(0, 0, 64 * 1024, 32, 0) },
617 { "m25p32-nonjedec", INFO(0, 0, 64 * 1024, 64, 0) },
618 { "m25p64-nonjedec", INFO(0, 0, 64 * 1024, 128, 0) },
619 { "m25p128-nonjedec", INFO(0, 0, 256 * 1024, 64, 0) },
620
621 { "m45pe10", INFO(0x204011, 0, 64 * 1024, 2, 0) },
622 { "m45pe80", INFO(0x204014, 0, 64 * 1024, 16, 0) },
623 { "m45pe16", INFO(0x204015, 0, 64 * 1024, 32, 0) },
624
625 { "m25pe20", INFO(0x208012, 0, 64 * 1024, 4, 0) },
626 { "m25pe80", INFO(0x208014, 0, 64 * 1024, 16, 0) },
627 { "m25pe16", INFO(0x208015, 0, 64 * 1024, 32, SECT_4K) },
628
629 { "m25px16", INFO(0x207115, 0, 64 * 1024, 32, SECT_4K) },
630 { "m25px32", INFO(0x207116, 0, 64 * 1024, 64, SECT_4K) },
631 { "m25px32-s0", INFO(0x207316, 0, 64 * 1024, 64, SECT_4K) },
632 { "m25px32-s1", INFO(0x206316, 0, 64 * 1024, 64, SECT_4K) },
633 { "m25px64", INFO(0x207117, 0, 64 * 1024, 128, 0) },
Thomas Petazzonif2fabe12014-07-27 23:56:08 +0200634 { "m25px80", INFO(0x207114, 0, 64 * 1024, 16, 0) },
Huang Shijieb1994892014-02-24 18:37:37 +0800635
636 /* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
637 { "w25x10", INFO(0xef3011, 0, 64 * 1024, 2, SECT_4K) },
638 { "w25x20", INFO(0xef3012, 0, 64 * 1024, 4, SECT_4K) },
639 { "w25x40", INFO(0xef3013, 0, 64 * 1024, 8, SECT_4K) },
640 { "w25x80", INFO(0xef3014, 0, 64 * 1024, 16, SECT_4K) },
641 { "w25x16", INFO(0xef3015, 0, 64 * 1024, 32, SECT_4K) },
642 { "w25x32", INFO(0xef3016, 0, 64 * 1024, 64, SECT_4K) },
643 { "w25q32", INFO(0xef4016, 0, 64 * 1024, 64, SECT_4K) },
644 { "w25q32dw", INFO(0xef6016, 0, 64 * 1024, 64, SECT_4K) },
645 { "w25x64", INFO(0xef3017, 0, 64 * 1024, 128, SECT_4K) },
646 { "w25q64", INFO(0xef4017, 0, 64 * 1024, 128, SECT_4K) },
Huang Shijieb1994892014-02-24 18:37:37 +0800647 { "w25q80", INFO(0xef5014, 0, 64 * 1024, 16, SECT_4K) },
648 { "w25q80bl", INFO(0xef4014, 0, 64 * 1024, 16, SECT_4K) },
649 { "w25q128", INFO(0xef4018, 0, 64 * 1024, 256, SECT_4K) },
650 { "w25q256", INFO(0xef4019, 0, 64 * 1024, 512, SECT_4K) },
651
652 /* Catalyst / On Semiconductor -- non-JEDEC */
653 { "cat25c11", CAT25_INFO( 16, 8, 16, 1, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
654 { "cat25c03", CAT25_INFO( 32, 8, 16, 2, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
655 { "cat25c09", CAT25_INFO( 128, 8, 32, 2, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
656 { "cat25c17", CAT25_INFO( 256, 8, 32, 2, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
657 { "cat25128", CAT25_INFO(2048, 8, 64, 2, SPI_NOR_NO_ERASE | SPI_NOR_NO_FR) },
658 { },
659};
660
661static const struct spi_device_id *spi_nor_read_id(struct spi_nor *nor)
662{
663 int tmp;
Huang Shijie09ffafb2014-11-06 07:34:01 +0100664 u8 id[SPI_NOR_MAX_ID_LEN];
Huang Shijieb1994892014-02-24 18:37:37 +0800665 struct flash_info *info;
666
Huang Shijie09ffafb2014-11-06 07:34:01 +0100667 tmp = nor->read_reg(nor, SPINOR_OP_RDID, id, SPI_NOR_MAX_ID_LEN);
Huang Shijieb1994892014-02-24 18:37:37 +0800668 if (tmp < 0) {
669 dev_dbg(nor->dev, " error %d reading JEDEC ID\n", tmp);
670 return ERR_PTR(tmp);
671 }
Huang Shijieb1994892014-02-24 18:37:37 +0800672
673 for (tmp = 0; tmp < ARRAY_SIZE(spi_nor_ids) - 1; tmp++) {
674 info = (void *)spi_nor_ids[tmp].driver_data;
Huang Shijie09ffafb2014-11-06 07:34:01 +0100675 if (info->id_len) {
676 if (!memcmp(info->id, id, info->id_len))
Huang Shijieb1994892014-02-24 18:37:37 +0800677 return &spi_nor_ids[tmp];
678 }
679 }
Huang Shijie09ffafb2014-11-06 07:34:01 +0100680 dev_err(nor->dev, "unrecognized JEDEC id bytes: %02x, %2x, %2x\n",
681 id[0], id[1], id[2]);
Huang Shijieb1994892014-02-24 18:37:37 +0800682 return ERR_PTR(-ENODEV);
683}
684
Huang Shijieb1994892014-02-24 18:37:37 +0800685static int spi_nor_read(struct mtd_info *mtd, loff_t from, size_t len,
686 size_t *retlen, u_char *buf)
687{
688 struct spi_nor *nor = mtd_to_spi_nor(mtd);
689 int ret;
690
691 dev_dbg(nor->dev, "from 0x%08x, len %zd\n", (u32)from, len);
692
693 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_READ);
694 if (ret)
695 return ret;
696
697 ret = nor->read(nor, from, len, retlen, buf);
698
699 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_READ);
700 return ret;
701}
702
703static int sst_write(struct mtd_info *mtd, loff_t to, size_t len,
704 size_t *retlen, const u_char *buf)
705{
706 struct spi_nor *nor = mtd_to_spi_nor(mtd);
707 size_t actual;
708 int ret;
709
710 dev_dbg(nor->dev, "to 0x%08x, len %zd\n", (u32)to, len);
711
712 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_WRITE);
713 if (ret)
714 return ret;
715
Huang Shijieb1994892014-02-24 18:37:37 +0800716 write_enable(nor);
717
718 nor->sst_write_second = false;
719
720 actual = to % 2;
721 /* Start write from odd address. */
722 if (actual) {
Brian Norrisb02e7f32014-04-08 18:15:31 -0700723 nor->program_opcode = SPINOR_OP_BP;
Huang Shijieb1994892014-02-24 18:37:37 +0800724
725 /* write one byte. */
726 nor->write(nor, to, 1, retlen, buf);
Brian Norrisb94ed082014-08-06 18:17:00 -0700727 ret = spi_nor_wait_till_ready(nor);
Huang Shijieb1994892014-02-24 18:37:37 +0800728 if (ret)
729 goto time_out;
730 }
731 to += actual;
732
733 /* Write out most of the data here. */
734 for (; actual < len - 1; actual += 2) {
Brian Norrisb02e7f32014-04-08 18:15:31 -0700735 nor->program_opcode = SPINOR_OP_AAI_WP;
Huang Shijieb1994892014-02-24 18:37:37 +0800736
737 /* write two bytes. */
738 nor->write(nor, to, 2, retlen, buf + actual);
Brian Norrisb94ed082014-08-06 18:17:00 -0700739 ret = spi_nor_wait_till_ready(nor);
Huang Shijieb1994892014-02-24 18:37:37 +0800740 if (ret)
741 goto time_out;
742 to += 2;
743 nor->sst_write_second = true;
744 }
745 nor->sst_write_second = false;
746
747 write_disable(nor);
Brian Norrisb94ed082014-08-06 18:17:00 -0700748 ret = spi_nor_wait_till_ready(nor);
Huang Shijieb1994892014-02-24 18:37:37 +0800749 if (ret)
750 goto time_out;
751
752 /* Write out trailing byte if it exists. */
753 if (actual != len) {
754 write_enable(nor);
755
Brian Norrisb02e7f32014-04-08 18:15:31 -0700756 nor->program_opcode = SPINOR_OP_BP;
Huang Shijieb1994892014-02-24 18:37:37 +0800757 nor->write(nor, to, 1, retlen, buf + actual);
758
Brian Norrisb94ed082014-08-06 18:17:00 -0700759 ret = spi_nor_wait_till_ready(nor);
Huang Shijieb1994892014-02-24 18:37:37 +0800760 if (ret)
761 goto time_out;
762 write_disable(nor);
763 }
764time_out:
765 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_WRITE);
766 return ret;
767}
768
769/*
770 * Write an address range to the nor chip. Data must be written in
771 * FLASH_PAGESIZE chunks. The address range may be any size provided
772 * it is within the physical boundaries.
773 */
774static int spi_nor_write(struct mtd_info *mtd, loff_t to, size_t len,
775 size_t *retlen, const u_char *buf)
776{
777 struct spi_nor *nor = mtd_to_spi_nor(mtd);
778 u32 page_offset, page_size, i;
779 int ret;
780
781 dev_dbg(nor->dev, "to 0x%08x, len %zd\n", (u32)to, len);
782
783 ret = spi_nor_lock_and_prep(nor, SPI_NOR_OPS_WRITE);
784 if (ret)
785 return ret;
786
Huang Shijieb1994892014-02-24 18:37:37 +0800787 write_enable(nor);
788
789 page_offset = to & (nor->page_size - 1);
790
791 /* do all the bytes fit onto one page? */
792 if (page_offset + len <= nor->page_size) {
793 nor->write(nor, to, len, retlen, buf);
794 } else {
795 /* the size of data remaining on the first page */
796 page_size = nor->page_size - page_offset;
797 nor->write(nor, to, page_size, retlen, buf);
798
799 /* write everything in nor->page_size chunks */
800 for (i = page_size; i < len; i += page_size) {
801 page_size = len - i;
802 if (page_size > nor->page_size)
803 page_size = nor->page_size;
804
Brian Norrisb94ed082014-08-06 18:17:00 -0700805 ret = spi_nor_wait_till_ready(nor);
Brian Norris1d61dcb2014-08-06 18:16:56 -0700806 if (ret)
807 goto write_err;
808
Huang Shijieb1994892014-02-24 18:37:37 +0800809 write_enable(nor);
810
811 nor->write(nor, to + i, page_size, retlen, buf + i);
812 }
813 }
814
Brian Norrisdfa9c0c2014-08-06 18:16:57 -0700815 ret = spi_nor_wait_till_ready(nor);
Huang Shijieb1994892014-02-24 18:37:37 +0800816write_err:
817 spi_nor_unlock_and_unprep(nor, SPI_NOR_OPS_WRITE);
Brian Norris1d61dcb2014-08-06 18:16:56 -0700818 return ret;
Huang Shijieb1994892014-02-24 18:37:37 +0800819}
820
821static int macronix_quad_enable(struct spi_nor *nor)
822{
823 int ret, val;
824
825 val = read_sr(nor);
826 write_enable(nor);
827
828 nor->cmd_buf[0] = val | SR_QUAD_EN_MX;
Brian Norrisb02e7f32014-04-08 18:15:31 -0700829 nor->write_reg(nor, SPINOR_OP_WRSR, nor->cmd_buf, 1, 0);
Huang Shijieb1994892014-02-24 18:37:37 +0800830
Brian Norrisb94ed082014-08-06 18:17:00 -0700831 if (spi_nor_wait_till_ready(nor))
Huang Shijieb1994892014-02-24 18:37:37 +0800832 return 1;
833
834 ret = read_sr(nor);
835 if (!(ret > 0 && (ret & SR_QUAD_EN_MX))) {
836 dev_err(nor->dev, "Macronix Quad bit not set\n");
837 return -EINVAL;
838 }
839
840 return 0;
841}
842
843/*
844 * Write status Register and configuration register with 2 bytes
845 * The first byte will be written to the status register, while the
846 * second byte will be written to the configuration register.
847 * Return negative if error occured.
848 */
849static int write_sr_cr(struct spi_nor *nor, u16 val)
850{
851 nor->cmd_buf[0] = val & 0xff;
852 nor->cmd_buf[1] = (val >> 8);
853
Brian Norrisb02e7f32014-04-08 18:15:31 -0700854 return nor->write_reg(nor, SPINOR_OP_WRSR, nor->cmd_buf, 2, 0);
Huang Shijieb1994892014-02-24 18:37:37 +0800855}
856
857static int spansion_quad_enable(struct spi_nor *nor)
858{
859 int ret;
860 int quad_en = CR_QUAD_EN_SPAN << 8;
861
862 write_enable(nor);
863
864 ret = write_sr_cr(nor, quad_en);
865 if (ret < 0) {
866 dev_err(nor->dev,
867 "error while writing configuration register\n");
868 return -EINVAL;
869 }
870
871 /* read back and check it */
872 ret = read_cr(nor);
873 if (!(ret > 0 && (ret & CR_QUAD_EN_SPAN))) {
874 dev_err(nor->dev, "Spansion Quad bit not set\n");
875 return -EINVAL;
876 }
877
878 return 0;
879}
880
881static int set_quad_mode(struct spi_nor *nor, u32 jedec_id)
882{
883 int status;
884
885 switch (JEDEC_MFR(jedec_id)) {
886 case CFI_MFR_MACRONIX:
887 status = macronix_quad_enable(nor);
888 if (status) {
889 dev_err(nor->dev, "Macronix quad-read not enabled\n");
890 return -EINVAL;
891 }
892 return status;
893 default:
894 status = spansion_quad_enable(nor);
895 if (status) {
896 dev_err(nor->dev, "Spansion quad-read not enabled\n");
897 return -EINVAL;
898 }
899 return status;
900 }
901}
902
903static int spi_nor_check(struct spi_nor *nor)
904{
905 if (!nor->dev || !nor->read || !nor->write ||
906 !nor->read_reg || !nor->write_reg || !nor->erase) {
907 pr_err("spi-nor: please fill all the necessary fields!\n");
908 return -EINVAL;
909 }
910
Huang Shijieb1994892014-02-24 18:37:37 +0800911 return 0;
912}
913
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200914int spi_nor_scan(struct spi_nor *nor, const char *name, enum read_mode mode)
Huang Shijieb1994892014-02-24 18:37:37 +0800915{
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200916 const struct spi_device_id *id = NULL;
Huang Shijieb1994892014-02-24 18:37:37 +0800917 struct flash_info *info;
Huang Shijieb1994892014-02-24 18:37:37 +0800918 struct device *dev = nor->dev;
919 struct mtd_info *mtd = nor->mtd;
920 struct device_node *np = dev->of_node;
921 int ret;
922 int i;
923
924 ret = spi_nor_check(nor);
925 if (ret)
926 return ret;
927
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200928 id = spi_nor_match_id(name);
929 if (!id)
930 return -ENOENT;
931
Huang Shijieb1994892014-02-24 18:37:37 +0800932 info = (void *)id->driver_data;
933
934 if (info->jedec_id) {
935 const struct spi_device_id *jid;
936
Ben Hutchingse66fcf72014-09-30 03:15:04 +0100937 jid = spi_nor_read_id(nor);
Huang Shijieb1994892014-02-24 18:37:37 +0800938 if (IS_ERR(jid)) {
939 return PTR_ERR(jid);
940 } else if (jid != id) {
941 /*
942 * JEDEC knows better, so overwrite platform ID. We
943 * can't trust partitions any longer, but we'll let
944 * mtd apply them anyway, since some partitions may be
945 * marked read-only, and we don't want to lose that
946 * information, even if it's not 100% accurate.
947 */
948 dev_warn(dev, "found %s, expected %s\n",
949 jid->name, id->name);
950 id = jid;
951 info = (void *)jid->driver_data;
952 }
953 }
954
955 mutex_init(&nor->lock);
956
957 /*
958 * Atmel, SST and Intel/Numonyx serial nor tend to power
959 * up with the software protection bits set
960 */
961
962 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_ATMEL ||
963 JEDEC_MFR(info->jedec_id) == CFI_MFR_INTEL ||
964 JEDEC_MFR(info->jedec_id) == CFI_MFR_SST) {
965 write_enable(nor);
966 write_sr(nor, 0);
967 }
968
Rafał Miłecki32f1b7c2014-09-28 22:36:54 +0200969 if (!mtd->name)
Huang Shijieb1994892014-02-24 18:37:37 +0800970 mtd->name = dev_name(dev);
Huang Shijieb1994892014-02-24 18:37:37 +0800971 mtd->type = MTD_NORFLASH;
972 mtd->writesize = 1;
973 mtd->flags = MTD_CAP_NORFLASH;
974 mtd->size = info->sector_size * info->n_sectors;
975 mtd->_erase = spi_nor_erase;
976 mtd->_read = spi_nor_read;
977
978 /* nor protection support for STmicro chips */
979 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_ST) {
980 mtd->_lock = spi_nor_lock;
981 mtd->_unlock = spi_nor_unlock;
982 }
983
984 /* sst nor chips use AAI word program */
985 if (info->flags & SST_WRITE)
986 mtd->_write = sst_write;
987 else
988 mtd->_write = spi_nor_write;
989
Brian Norris51983b72014-09-10 00:26:16 -0700990 if (info->flags & USE_FSR)
991 nor->flags |= SNOR_F_USE_FSR;
grmoore@altera.comc14dedd2014-04-29 10:29:51 -0500992
Rafał Miłecki57cf26c2014-08-17 11:27:26 +0200993#ifdef CONFIG_MTD_SPI_NOR_USE_4K_SECTORS
Huang Shijieb1994892014-02-24 18:37:37 +0800994 /* prefer "small sector" erase if possible */
995 if (info->flags & SECT_4K) {
Brian Norrisb02e7f32014-04-08 18:15:31 -0700996 nor->erase_opcode = SPINOR_OP_BE_4K;
Huang Shijieb1994892014-02-24 18:37:37 +0800997 mtd->erasesize = 4096;
998 } else if (info->flags & SECT_4K_PMC) {
Brian Norrisb02e7f32014-04-08 18:15:31 -0700999 nor->erase_opcode = SPINOR_OP_BE_4K_PMC;
Huang Shijieb1994892014-02-24 18:37:37 +08001000 mtd->erasesize = 4096;
Rafał Miłecki57cf26c2014-08-17 11:27:26 +02001001 } else
1002#endif
1003 {
Brian Norrisb02e7f32014-04-08 18:15:31 -07001004 nor->erase_opcode = SPINOR_OP_SE;
Huang Shijieb1994892014-02-24 18:37:37 +08001005 mtd->erasesize = info->sector_size;
1006 }
1007
1008 if (info->flags & SPI_NOR_NO_ERASE)
1009 mtd->flags |= MTD_NO_ERASE;
1010
1011 mtd->dev.parent = dev;
1012 nor->page_size = info->page_size;
1013 mtd->writebufsize = nor->page_size;
1014
1015 if (np) {
1016 /* If we were instantiated by DT, use it */
1017 if (of_property_read_bool(np, "m25p,fast-read"))
1018 nor->flash_read = SPI_NOR_FAST;
1019 else
1020 nor->flash_read = SPI_NOR_NORMAL;
1021 } else {
1022 /* If we weren't instantiated by DT, default to fast-read */
1023 nor->flash_read = SPI_NOR_FAST;
1024 }
1025
1026 /* Some devices cannot do fast-read, no matter what DT tells us */
1027 if (info->flags & SPI_NOR_NO_FR)
1028 nor->flash_read = SPI_NOR_NORMAL;
1029
1030 /* Quad/Dual-read mode takes precedence over fast/normal */
1031 if (mode == SPI_NOR_QUAD && info->flags & SPI_NOR_QUAD_READ) {
1032 ret = set_quad_mode(nor, info->jedec_id);
1033 if (ret) {
1034 dev_err(dev, "quad mode not supported\n");
1035 return ret;
1036 }
1037 nor->flash_read = SPI_NOR_QUAD;
1038 } else if (mode == SPI_NOR_DUAL && info->flags & SPI_NOR_DUAL_READ) {
1039 nor->flash_read = SPI_NOR_DUAL;
1040 }
1041
1042 /* Default commands */
1043 switch (nor->flash_read) {
1044 case SPI_NOR_QUAD:
Brian Norris58b89a12014-04-08 19:16:49 -07001045 nor->read_opcode = SPINOR_OP_READ_1_1_4;
Huang Shijieb1994892014-02-24 18:37:37 +08001046 break;
1047 case SPI_NOR_DUAL:
Brian Norris58b89a12014-04-08 19:16:49 -07001048 nor->read_opcode = SPINOR_OP_READ_1_1_2;
Huang Shijieb1994892014-02-24 18:37:37 +08001049 break;
1050 case SPI_NOR_FAST:
Brian Norris58b89a12014-04-08 19:16:49 -07001051 nor->read_opcode = SPINOR_OP_READ_FAST;
Huang Shijieb1994892014-02-24 18:37:37 +08001052 break;
1053 case SPI_NOR_NORMAL:
Brian Norris58b89a12014-04-08 19:16:49 -07001054 nor->read_opcode = SPINOR_OP_READ;
Huang Shijieb1994892014-02-24 18:37:37 +08001055 break;
1056 default:
1057 dev_err(dev, "No Read opcode defined\n");
1058 return -EINVAL;
1059 }
1060
Brian Norrisb02e7f32014-04-08 18:15:31 -07001061 nor->program_opcode = SPINOR_OP_PP;
Huang Shijieb1994892014-02-24 18:37:37 +08001062
1063 if (info->addr_width)
1064 nor->addr_width = info->addr_width;
1065 else if (mtd->size > 0x1000000) {
1066 /* enable 4-byte addressing if the device exceeds 16MiB */
1067 nor->addr_width = 4;
1068 if (JEDEC_MFR(info->jedec_id) == CFI_MFR_AMD) {
1069 /* Dedicated 4-byte command set */
1070 switch (nor->flash_read) {
1071 case SPI_NOR_QUAD:
Brian Norris58b89a12014-04-08 19:16:49 -07001072 nor->read_opcode = SPINOR_OP_READ4_1_1_4;
Huang Shijieb1994892014-02-24 18:37:37 +08001073 break;
1074 case SPI_NOR_DUAL:
Brian Norris58b89a12014-04-08 19:16:49 -07001075 nor->read_opcode = SPINOR_OP_READ4_1_1_2;
Huang Shijieb1994892014-02-24 18:37:37 +08001076 break;
1077 case SPI_NOR_FAST:
Brian Norris58b89a12014-04-08 19:16:49 -07001078 nor->read_opcode = SPINOR_OP_READ4_FAST;
Huang Shijieb1994892014-02-24 18:37:37 +08001079 break;
1080 case SPI_NOR_NORMAL:
Brian Norris58b89a12014-04-08 19:16:49 -07001081 nor->read_opcode = SPINOR_OP_READ4;
Huang Shijieb1994892014-02-24 18:37:37 +08001082 break;
1083 }
Brian Norrisb02e7f32014-04-08 18:15:31 -07001084 nor->program_opcode = SPINOR_OP_PP_4B;
Huang Shijieb1994892014-02-24 18:37:37 +08001085 /* No small sector erase for 4-byte command set */
Brian Norrisb02e7f32014-04-08 18:15:31 -07001086 nor->erase_opcode = SPINOR_OP_SE_4B;
Huang Shijieb1994892014-02-24 18:37:37 +08001087 mtd->erasesize = info->sector_size;
1088 } else
1089 set_4byte(nor, info->jedec_id, 1);
1090 } else {
1091 nor->addr_width = 3;
1092 }
1093
1094 nor->read_dummy = spi_nor_read_dummy_cycles(nor);
1095
1096 dev_info(dev, "%s (%lld Kbytes)\n", id->name,
1097 (long long)mtd->size >> 10);
1098
1099 dev_dbg(dev,
1100 "mtd .name = %s, .size = 0x%llx (%lldMiB), "
1101 ".erasesize = 0x%.8x (%uKiB) .numeraseregions = %d\n",
1102 mtd->name, (long long)mtd->size, (long long)(mtd->size >> 20),
1103 mtd->erasesize, mtd->erasesize / 1024, mtd->numeraseregions);
1104
1105 if (mtd->numeraseregions)
1106 for (i = 0; i < mtd->numeraseregions; i++)
1107 dev_dbg(dev,
1108 "mtd.eraseregions[%d] = { .offset = 0x%llx, "
1109 ".erasesize = 0x%.8x (%uKiB), "
1110 ".numblocks = %d }\n",
1111 i, (long long)mtd->eraseregions[i].offset,
1112 mtd->eraseregions[i].erasesize,
1113 mtd->eraseregions[i].erasesize / 1024,
1114 mtd->eraseregions[i].numblocks);
1115 return 0;
1116}
Brian Norrisb61834b2014-04-08 18:22:57 -07001117EXPORT_SYMBOL_GPL(spi_nor_scan);
Huang Shijieb1994892014-02-24 18:37:37 +08001118
Ben Hutchings70f3ce02014-09-29 11:47:54 +02001119static const struct spi_device_id *spi_nor_match_id(const char *name)
Huang Shijie0d8c11c2014-02-24 18:37:40 +08001120{
1121 const struct spi_device_id *id = spi_nor_ids;
1122
1123 while (id->name[0]) {
1124 if (!strcmp(name, id->name))
1125 return id;
1126 id++;
1127 }
1128 return NULL;
1129}
1130
Huang Shijieb1994892014-02-24 18:37:37 +08001131MODULE_LICENSE("GPL");
1132MODULE_AUTHOR("Huang Shijie <shijie8@gmail.com>");
1133MODULE_AUTHOR("Mike Lavender");
1134MODULE_DESCRIPTION("framework for SPI NOR");