blob: 788569e960e15f6929f22228bf138b6699743fe7 [file] [log] [blame]
Stanislav Samsonov794d15b2008-06-22 22:45:10 +02001/*
2 * arch/arm/mach-mv78xx0/irq.c
3 *
4 * MV78xx0 IRQ handling.
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 */
Russell King2f8163b2011-07-26 10:53:52 +010010#include <linux/gpio.h>
Stanislav Samsonov794d15b2008-06-22 22:45:10 +020011#include <linux/kernel.h>
Lennert Buytenhekb95a13d2008-10-20 01:51:04 +020012#include <linux/irq.h>
Thomas Petazzoni383b9962012-09-11 14:27:20 +020013#include <linux/io.h>
Arnd Bergmannb8cd3372015-12-02 22:27:04 +010014#include <asm/exception.h>
Rob Herringce915742012-08-29 10:16:55 -050015#include <plat/orion-gpio.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020016#include <plat/irq.h>
Arnd Bergmann4c811b92015-12-02 22:27:06 +010017#include "bridge-regs.h"
Stanislav Samsonov794d15b2008-06-22 22:45:10 +020018#include "common.h"
19
Andrew Lunn278b45b2012-06-27 13:40:04 +020020static int __initdata gpio0_irqs[4] = {
21 IRQ_MV78XX0_GPIO_0_7,
22 IRQ_MV78XX0_GPIO_8_15,
23 IRQ_MV78XX0_GPIO_16_23,
24 IRQ_MV78XX0_GPIO_24_31,
25};
Lennert Buytenhekb95a13d2008-10-20 01:51:04 +020026
Arnd Bergmannb8cd3372015-12-02 22:27:04 +010027static void __iomem *mv78xx0_irq_base = IRQ_VIRT_BASE;
28
29static asmlinkage void
30__exception_irq_entry mv78xx0_legacy_handle_irq(struct pt_regs *regs)
31{
32 u32 stat;
33
34 stat = readl_relaxed(mv78xx0_irq_base + IRQ_CAUSE_LOW_OFF);
35 stat &= readl_relaxed(mv78xx0_irq_base + IRQ_MASK_LOW_OFF);
36 if (stat) {
37 unsigned int hwirq = __fls(stat);
38 handle_IRQ(hwirq, regs);
39 return;
40 }
41 stat = readl_relaxed(mv78xx0_irq_base + IRQ_CAUSE_HIGH_OFF);
42 stat &= readl_relaxed(mv78xx0_irq_base + IRQ_MASK_HIGH_OFF);
43 if (stat) {
44 unsigned int hwirq = 32 + __fls(stat);
45 handle_IRQ(hwirq, regs);
46 return;
47 }
48 stat = readl_relaxed(mv78xx0_irq_base + IRQ_CAUSE_ERR_OFF);
49 stat &= readl_relaxed(mv78xx0_irq_base + IRQ_MASK_ERR_OFF);
50 if (stat) {
51 unsigned int hwirq = 64 + __fls(stat);
52 handle_IRQ(hwirq, regs);
53 return;
54 }
55}
56
Stanislav Samsonov794d15b2008-06-22 22:45:10 +020057void __init mv78xx0_init_irq(void)
58{
Thomas Petazzoni383b9962012-09-11 14:27:20 +020059 orion_irq_init(0, IRQ_VIRT_BASE + IRQ_MASK_LOW_OFF);
60 orion_irq_init(32, IRQ_VIRT_BASE + IRQ_MASK_HIGH_OFF);
61 orion_irq_init(64, IRQ_VIRT_BASE + IRQ_MASK_ERR_OFF);
Lennert Buytenhekb95a13d2008-10-20 01:51:04 +020062
Arnd Bergmannb8cd3372015-12-02 22:27:04 +010063 set_handle_irq(mv78xx0_legacy_handle_irq);
64
Lennert Buytenhekb95a13d2008-10-20 01:51:04 +020065 /*
Lennert Buytenhek9eac6d02010-12-14 12:54:03 +010066 * Initialize gpiolib for GPIOs 0-31. (The GPIO interrupt mask
67 * registers for core #1 are at an offset of 0x18 from those of
68 * core #0.)
Lennert Buytenhekb95a13d2008-10-20 01:51:04 +020069 */
Thomas Petazzoni383b9962012-09-11 14:27:20 +020070 orion_gpio_init(NULL, 0, 32, GPIO_VIRT_BASE,
Lennert Buytenhek9eac6d02010-12-14 12:54:03 +010071 mv78xx0_core_index() ? 0x18 : 0,
Andrew Lunn278b45b2012-06-27 13:40:04 +020072 IRQ_MV78XX0_GPIO_START, gpio0_irqs);
Stanislav Samsonov794d15b2008-06-22 22:45:10 +020073}