blob: d2ecbff4bee1bc35fd8559a851b2ccf052114814 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) 2007 Ben Skeggs.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining
6 * a copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sublicense, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial
15 * portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
25 */
26
27#include "drmP.h"
28#include "drm.h"
29#include "nouveau_drv.h"
Ben Skeggse05c5a32010-09-01 15:24:35 +100030#include "nouveau_ramht.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100031
Ben Skeggse05c5a32010-09-01 15:24:35 +100032#define NV10_RAMFC(c) (dev_priv->ramfc->pinst + ((c) * NV10_RAMFC__SIZE))
Ben Skeggs6ee73862009-12-11 19:24:15 +100033#define NV10_RAMFC__SIZE ((dev_priv->chipset) >= 0x17 ? 64 : 32)
34
35int
36nv10_fifo_channel_id(struct drm_device *dev)
37{
38 return nv_rd32(dev, NV03_PFIFO_CACHE1_PUSH1) &
39 NV10_PFIFO_CACHE1_PUSH1_CHID_MASK;
40}
41
42int
43nv10_fifo_create_context(struct nouveau_channel *chan)
44{
45 struct drm_nouveau_private *dev_priv = chan->dev->dev_private;
46 struct drm_device *dev = chan->dev;
47 uint32_t fc = NV10_RAMFC(chan->id);
48 int ret;
49
50 ret = nouveau_gpuobj_new_fake(dev, NV10_RAMFC(chan->id), ~0,
51 NV10_RAMFC__SIZE, NVOBJ_FLAG_ZERO_ALLOC |
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100052 NVOBJ_FLAG_ZERO_FREE, &chan->ramfc);
Ben Skeggs6ee73862009-12-11 19:24:15 +100053 if (ret)
54 return ret;
55
Ben Skeggsd9081752010-11-22 16:05:54 +100056 chan->user = ioremap(pci_resource_start(dev->pdev, 0) +
57 NV03_USER(chan->id), PAGE_SIZE);
58 if (!chan->user)
59 return -ENOMEM;
60
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 /* Fill entries that are seen filled in dumps of nvidia driver just
62 * after channel's is put into DMA mode
63 */
Ben Skeggs6ee73862009-12-11 19:24:15 +100064 nv_wi32(dev, fc + 0, chan->pushbuf_base);
65 nv_wi32(dev, fc + 4, chan->pushbuf_base);
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100066 nv_wi32(dev, fc + 12, chan->pushbuf->pinst >> 4);
Ben Skeggs6ee73862009-12-11 19:24:15 +100067 nv_wi32(dev, fc + 20, NV_PFIFO_CACHE1_DMA_FETCH_TRIG_128_BYTES |
68 NV_PFIFO_CACHE1_DMA_FETCH_SIZE_128_BYTES |
69 NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_8 |
70#ifdef __BIG_ENDIAN
71 NV_PFIFO_CACHE1_BIG_ENDIAN |
72#endif
73 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +100074
75 /* enable the fifo dma operation */
76 nv_wr32(dev, NV04_PFIFO_MODE,
77 nv_rd32(dev, NV04_PFIFO_MODE) | (1 << chan->id));
78 return 0;
79}
80
Ben Skeggs6ee73862009-12-11 19:24:15 +100081static void
82nv10_fifo_do_load_context(struct drm_device *dev, int chid)
83{
84 struct drm_nouveau_private *dev_priv = dev->dev_private;
85 uint32_t fc = NV10_RAMFC(chid), tmp;
86
Ben Skeggs6ee73862009-12-11 19:24:15 +100087 nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_PUT, nv_ri32(dev, fc + 0));
88 nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_GET, nv_ri32(dev, fc + 4));
89 nv_wr32(dev, NV10_PFIFO_CACHE1_REF_CNT, nv_ri32(dev, fc + 8));
90
91 tmp = nv_ri32(dev, fc + 12);
92 nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_INSTANCE, tmp & 0xFFFF);
93 nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_DCOUNT, tmp >> 16);
94
95 nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_STATE, nv_ri32(dev, fc + 16));
96 nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_FETCH, nv_ri32(dev, fc + 20));
97 nv_wr32(dev, NV04_PFIFO_CACHE1_ENGINE, nv_ri32(dev, fc + 24));
98 nv_wr32(dev, NV04_PFIFO_CACHE1_PULL1, nv_ri32(dev, fc + 28));
99
100 if (dev_priv->chipset < 0x17)
101 goto out;
102
103 nv_wr32(dev, NV10_PFIFO_CACHE1_ACQUIRE_VALUE, nv_ri32(dev, fc + 32));
104 tmp = nv_ri32(dev, fc + 36);
105 nv_wr32(dev, NV10_PFIFO_CACHE1_ACQUIRE_TIMESTAMP, tmp);
106 nv_wr32(dev, NV10_PFIFO_CACHE1_ACQUIRE_TIMEOUT, nv_ri32(dev, fc + 40));
107 nv_wr32(dev, NV10_PFIFO_CACHE1_SEMAPHORE, nv_ri32(dev, fc + 44));
108 nv_wr32(dev, NV10_PFIFO_CACHE1_DMA_SUBROUTINE, nv_ri32(dev, fc + 48));
109
110out:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000111 nv_wr32(dev, NV03_PFIFO_CACHE1_GET, 0);
112 nv_wr32(dev, NV03_PFIFO_CACHE1_PUT, 0);
113}
114
115int
116nv10_fifo_load_context(struct nouveau_channel *chan)
117{
118 struct drm_device *dev = chan->dev;
119 uint32_t tmp;
120
121 nv10_fifo_do_load_context(dev, chan->id);
122
123 nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH1,
124 NV03_PFIFO_CACHE1_PUSH1_DMA | chan->id);
125 nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_PUSH, 1);
126
127 /* Reset NV04_PFIFO_CACHE1_DMA_CTL_AT_INFO to INVALID */
128 tmp = nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_CTL) & ~(1 << 31);
129 nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_CTL, tmp);
130
131 return 0;
132}
133
134int
135nv10_fifo_unload_context(struct drm_device *dev)
136{
137 struct drm_nouveau_private *dev_priv = dev->dev_private;
138 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
139 uint32_t fc, tmp;
140 int chid;
141
142 chid = pfifo->channel_id(dev);
143 if (chid < 0 || chid >= dev_priv->engine.fifo.channels)
144 return 0;
145 fc = NV10_RAMFC(chid);
146
Ben Skeggs6ee73862009-12-11 19:24:15 +1000147 nv_wi32(dev, fc + 0, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_PUT));
148 nv_wi32(dev, fc + 4, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_GET));
149 nv_wi32(dev, fc + 8, nv_rd32(dev, NV10_PFIFO_CACHE1_REF_CNT));
150 tmp = nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_INSTANCE) & 0xFFFF;
151 tmp |= (nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_DCOUNT) << 16);
152 nv_wi32(dev, fc + 12, tmp);
153 nv_wi32(dev, fc + 16, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_STATE));
154 nv_wi32(dev, fc + 20, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_FETCH));
155 nv_wi32(dev, fc + 24, nv_rd32(dev, NV04_PFIFO_CACHE1_ENGINE));
156 nv_wi32(dev, fc + 28, nv_rd32(dev, NV04_PFIFO_CACHE1_PULL1));
157
158 if (dev_priv->chipset < 0x17)
159 goto out;
160
161 nv_wi32(dev, fc + 32, nv_rd32(dev, NV10_PFIFO_CACHE1_ACQUIRE_VALUE));
162 tmp = nv_rd32(dev, NV10_PFIFO_CACHE1_ACQUIRE_TIMESTAMP);
163 nv_wi32(dev, fc + 36, tmp);
164 nv_wi32(dev, fc + 40, nv_rd32(dev, NV10_PFIFO_CACHE1_ACQUIRE_TIMEOUT));
165 nv_wi32(dev, fc + 44, nv_rd32(dev, NV10_PFIFO_CACHE1_SEMAPHORE));
166 nv_wi32(dev, fc + 48, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_GET));
167
168out:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000169 nv10_fifo_do_load_context(dev, pfifo->channels - 1);
170 nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH1, pfifo->channels - 1);
171 return 0;
172}
173
174static void
175nv10_fifo_init_reset(struct drm_device *dev)
176{
177 nv_wr32(dev, NV03_PMC_ENABLE,
178 nv_rd32(dev, NV03_PMC_ENABLE) & ~NV_PMC_ENABLE_PFIFO);
179 nv_wr32(dev, NV03_PMC_ENABLE,
180 nv_rd32(dev, NV03_PMC_ENABLE) | NV_PMC_ENABLE_PFIFO);
181
182 nv_wr32(dev, 0x003224, 0x000f0078);
183 nv_wr32(dev, 0x002044, 0x0101ffff);
184 nv_wr32(dev, 0x002040, 0x000000ff);
185 nv_wr32(dev, 0x002500, 0x00000000);
186 nv_wr32(dev, 0x003000, 0x00000000);
187 nv_wr32(dev, 0x003050, 0x00000000);
188
189 nv_wr32(dev, 0x003258, 0x00000000);
190 nv_wr32(dev, 0x003210, 0x00000000);
191 nv_wr32(dev, 0x003270, 0x00000000);
192}
193
194static void
195nv10_fifo_init_ramxx(struct drm_device *dev)
196{
197 struct drm_nouveau_private *dev_priv = dev->dev_private;
198
199 nv_wr32(dev, NV03_PFIFO_RAMHT, (0x03 << 24) /* search 128 */ |
Ben Skeggse05c5a32010-09-01 15:24:35 +1000200 ((dev_priv->ramht->bits - 9) << 16) |
201 (dev_priv->ramht->gpuobj->pinst >> 8));
202 nv_wr32(dev, NV03_PFIFO_RAMRO, dev_priv->ramro->pinst >> 8);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000203
204 if (dev_priv->chipset < 0x17) {
Ben Skeggse05c5a32010-09-01 15:24:35 +1000205 nv_wr32(dev, NV03_PFIFO_RAMFC, dev_priv->ramfc->pinst >> 8);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000206 } else {
Ben Skeggse05c5a32010-09-01 15:24:35 +1000207 nv_wr32(dev, NV03_PFIFO_RAMFC, (dev_priv->ramfc->pinst >> 8) |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000208 (1 << 16) /* 64 Bytes entry*/);
209 /* XXX nvidia blob set bit 18, 21,23 for nv20 & nv30 */
210 }
211}
212
213static void
214nv10_fifo_init_intr(struct drm_device *dev)
215{
Ben Skeggs5178d402010-11-03 10:56:05 +1000216 nouveau_irq_register(dev, 8, nv04_fifo_isr);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000217 nv_wr32(dev, 0x002100, 0xffffffff);
218 nv_wr32(dev, 0x002140, 0xffffffff);
219}
220
221int
222nv10_fifo_init(struct drm_device *dev)
223{
224 struct drm_nouveau_private *dev_priv = dev->dev_private;
225 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
226 int i;
227
228 nv10_fifo_init_reset(dev);
229 nv10_fifo_init_ramxx(dev);
230
231 nv10_fifo_do_load_context(dev, pfifo->channels - 1);
232 nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH1, pfifo->channels - 1);
233
234 nv10_fifo_init_intr(dev);
235 pfifo->enable(dev);
236 pfifo->reassign(dev, true);
237
238 for (i = 0; i < dev_priv->engine.fifo.channels; i++) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000239 if (dev_priv->channels.ptr[i]) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000240 uint32_t mode = nv_rd32(dev, NV04_PFIFO_MODE);
241 nv_wr32(dev, NV04_PFIFO_MODE, mode | (1 << i));
242 }
243 }
244
245 return 0;
246}