blob: f429e6a8ca7aeba09b3f8ef852376ea8d360c4ee [file] [log] [blame]
Ben Skeggs45284162010-04-07 12:57:35 +10001/*
2 * Copyright 2010 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include "drmP.h"
26#include "nouveau_drv.h"
27#include "nouveau_hw.h"
Ben Skeggsa0b25632011-11-21 16:41:48 +100028#include "nouveau_gpio.h"
Ben Skeggs45284162010-04-07 12:57:35 +100029
Ben Skeggs19b7fc72010-11-03 10:27:27 +100030#include "nv50_display.h"
31
Ben Skeggs45284162010-04-07 12:57:35 +100032static int
Ben Skeggsa0b25632011-11-21 16:41:48 +100033nv50_gpio_location(int line, u32 *reg, u32 *shift)
Ben Skeggs45284162010-04-07 12:57:35 +100034{
35 const uint32_t nv50_gpio_reg[4] = { 0xe104, 0xe108, 0xe280, 0xe284 };
36
Ben Skeggsa0b25632011-11-21 16:41:48 +100037 if (line >= 32)
Ben Skeggs45284162010-04-07 12:57:35 +100038 return -EINVAL;
39
Ben Skeggsa0b25632011-11-21 16:41:48 +100040 *reg = nv50_gpio_reg[line >> 3];
41 *shift = (line & 7) << 2;
Ben Skeggs45284162010-04-07 12:57:35 +100042 return 0;
43}
44
45int
Ben Skeggsa0b25632011-11-21 16:41:48 +100046nv50_gpio_drive(struct drm_device *dev, int line, int dir, int out)
Ben Skeggs45284162010-04-07 12:57:35 +100047{
Ben Skeggsa0b25632011-11-21 16:41:48 +100048 u32 reg, shift;
Ben Skeggs45284162010-04-07 12:57:35 +100049
Ben Skeggsa0b25632011-11-21 16:41:48 +100050 if (nv50_gpio_location(line, &reg, &shift))
Ben Skeggs45284162010-04-07 12:57:35 +100051 return -EINVAL;
52
Ben Skeggsa0b25632011-11-21 16:41:48 +100053 nv_mask(dev, reg, 7 << shift, (((dir ^ 1) << 1) | out) << shift);
54 return 0;
Ben Skeggs45284162010-04-07 12:57:35 +100055}
56
57int
Ben Skeggsa0b25632011-11-21 16:41:48 +100058nv50_gpio_sense(struct drm_device *dev, int line)
Ben Skeggs45284162010-04-07 12:57:35 +100059{
Ben Skeggsa0b25632011-11-21 16:41:48 +100060 u32 reg, shift;
Ben Skeggs45284162010-04-07 12:57:35 +100061
Ben Skeggsa0b25632011-11-21 16:41:48 +100062 if (nv50_gpio_location(line, &reg, &shift))
Ben Skeggs45284162010-04-07 12:57:35 +100063 return -EINVAL;
64
Ben Skeggsa0b25632011-11-21 16:41:48 +100065 return !!(nv_rd32(dev, reg) & (4 << shift));
Ben Skeggsfce2bad2010-11-11 16:14:56 +100066}
67
Ben Skeggsd0875ed2010-07-23 11:31:08 +100068void
Ben Skeggsa0b25632011-11-21 16:41:48 +100069nv50_gpio_irq_enable(struct drm_device *dev, int line, bool on)
Ben Skeggsfce2bad2010-11-11 16:14:56 +100070{
Ben Skeggsa0b25632011-11-21 16:41:48 +100071 u32 reg = line < 16 ? 0xe050 : 0xe070;
72 u32 mask = 0x00010001 << (line & 0xf);
Ben Skeggsd0875ed2010-07-23 11:31:08 +100073
74 nv_wr32(dev, reg + 4, mask);
Ben Skeggsa0b25632011-11-21 16:41:48 +100075 nv_mask(dev, reg + 0, mask, on ? mask : 0);
Ben Skeggsfce2bad2010-11-11 16:14:56 +100076}
77
Ben Skeggsa0b25632011-11-21 16:41:48 +100078int
79nvd0_gpio_drive(struct drm_device *dev, int line, int dir, int out)
Ben Skeggsfce2bad2010-11-11 16:14:56 +100080{
Ben Skeggsa0b25632011-11-21 16:41:48 +100081 u32 data = ((dir ^ 1) << 13) | (out << 12);
82 nv_mask(dev, 0x00d610 + (line * 4), 0x00003000, data);
83 nv_mask(dev, 0x00d604, 0x00000001, 0x00000001); /* update? */
Ben Skeggsfce2bad2010-11-11 16:14:56 +100084 return 0;
85}
86
Ben Skeggsa0b25632011-11-21 16:41:48 +100087int
88nvd0_gpio_sense(struct drm_device *dev, int line)
89{
90 return !!(nv_rd32(dev, 0x00d610 + (line * 4)) & 0x00004000);
91}
92
Ben Skeggsfce2bad2010-11-11 16:14:56 +100093static void
Ben Skeggsa0b25632011-11-21 16:41:48 +100094nv50_gpio_isr(struct drm_device *dev)
Ben Skeggsfce2bad2010-11-11 16:14:56 +100095{
96 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsa0b25632011-11-21 16:41:48 +100097 u32 intr0, intr1 = 0;
98 u32 hi, lo;
Ben Skeggsfce2bad2010-11-11 16:14:56 +100099
Ben Skeggsa0b25632011-11-21 16:41:48 +1000100 intr0 = nv_rd32(dev, 0xe054) & nv_rd32(dev, 0xe050);
101 if (dev_priv->chipset >= 0x90)
102 intr1 = nv_rd32(dev, 0xe074) & nv_rd32(dev, 0xe070);
103
104 hi = (intr0 & 0x0000ffff) | (intr1 << 16);
105 lo = (intr0 >> 16) | (intr1 & 0xffff0000);
106 nouveau_gpio_isr(dev, 0, hi | lo);
107
108 nv_wr32(dev, 0xe054, intr0);
109 if (dev_priv->chipset >= 0x90)
110 nv_wr32(dev, 0xe074, intr1);
Ben Skeggsd0875ed2010-07-23 11:31:08 +1000111}
Ben Skeggsee2e0132010-07-26 09:28:25 +1000112
113int
114nv50_gpio_init(struct drm_device *dev)
115{
116 struct drm_nouveau_private *dev_priv = dev->dev_private;
117
118 /* disable, and ack any pending gpio interrupts */
119 nv_wr32(dev, 0xe050, 0x00000000);
120 nv_wr32(dev, 0xe054, 0xffffffff);
121 if (dev_priv->chipset >= 0x90) {
122 nv_wr32(dev, 0xe070, 0x00000000);
123 nv_wr32(dev, 0xe074, 0xffffffff);
124 }
125
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000126 nouveau_irq_register(dev, 21, nv50_gpio_isr);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000127 return 0;
128}
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000129
130void
131nv50_gpio_fini(struct drm_device *dev)
132{
133 struct drm_nouveau_private *dev_priv = dev->dev_private;
134
135 nv_wr32(dev, 0xe050, 0x00000000);
136 if (dev_priv->chipset >= 0x90)
137 nv_wr32(dev, 0xe070, 0x00000000);
138 nouveau_irq_unregister(dev, 21);
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000139}