blob: 8b50cf763c065010666d9598bed8c1a3f59043f0 [file] [log] [blame]
Andriy Skulysh3aa770e2006-09-27 16:20:22 +09001/*
2 * hp6x0 Power Management Routines
3 *
4 * Copyright (c) 2006 Andriy Skulysh <askulsyh@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License.
8 */
Andriy Skulysh3aa770e2006-09-27 16:20:22 +09009#include <linux/init.h>
10#include <linux/suspend.h>
11#include <linux/errno.h>
12#include <linux/time.h>
Magnus Damm3e517622008-12-04 22:45:03 +090013#include <linux/delay.h>
14#include <linux/gfp.h>
Andriy Skulysh3aa770e2006-09-27 16:20:22 +090015#include <asm/io.h>
16#include <asm/hd64461.h>
Paul Mundtf03c4862012-03-30 19:29:57 +090017#include <asm/bl_bit.h>
Paul Mundt7639a452008-10-20 13:02:48 +090018#include <mach/hp6xx.h>
Paul Mundtf15cbe62008-07-29 08:09:44 +090019#include <cpu/dac.h>
Magnus Damm3e517622008-12-04 22:45:03 +090020#include <asm/freq.h>
21#include <asm/watchdog.h>
22
23#define INTR_OFFSET 0x600
Andriy Skulysh3aa770e2006-09-27 16:20:22 +090024
25#define STBCR 0xffffff82
26#define STBCR2 0xffffff88
27
Magnus Damm3e517622008-12-04 22:45:03 +090028#define STBCR_STBY 0x80
29#define STBCR_MSTP2 0x04
30
31#define MCR 0xffffff68
32#define RTCNT 0xffffff70
33
34#define MCR_RMODE 2
35#define MCR_RFSH 4
36
37extern u8 wakeup_start;
38extern u8 wakeup_end;
39
40static void pm_enter(void)
41{
42 u8 stbcr, csr;
43 u16 frqcr, mcr;
44 u32 vbr_new, vbr_old;
45
46 set_bl_bit();
47
48 /* set wdt */
49 csr = sh_wdt_read_csr();
50 csr &= ~WTCSR_TME;
51 csr |= WTCSR_CKS_4096;
52 sh_wdt_write_csr(csr);
53 csr = sh_wdt_read_csr();
54 sh_wdt_write_cnt(0);
55
56 /* disable PLL1 */
Paul Mundt9d56dd32010-01-26 12:58:40 +090057 frqcr = __raw_readw(FRQCR);
Magnus Damm3e517622008-12-04 22:45:03 +090058 frqcr &= ~(FRQCR_PLLEN | FRQCR_PSTBY);
Paul Mundt9d56dd32010-01-26 12:58:40 +090059 __raw_writew(frqcr, FRQCR);
Magnus Damm3e517622008-12-04 22:45:03 +090060
61 /* enable standby */
Paul Mundt9d56dd32010-01-26 12:58:40 +090062 stbcr = __raw_readb(STBCR);
63 __raw_writeb(stbcr | STBCR_STBY | STBCR_MSTP2, STBCR);
Magnus Damm3e517622008-12-04 22:45:03 +090064
65 /* set self-refresh */
Paul Mundt9d56dd32010-01-26 12:58:40 +090066 mcr = __raw_readw(MCR);
67 __raw_writew(mcr & ~MCR_RFSH, MCR);
Magnus Damm3e517622008-12-04 22:45:03 +090068
69 /* set interrupt handler */
70 asm volatile("stc vbr, %0" : "=r" (vbr_old));
71 vbr_new = get_zeroed_page(GFP_ATOMIC);
72 udelay(50);
73 memcpy((void*)(vbr_new + INTR_OFFSET),
74 &wakeup_start, &wakeup_end - &wakeup_start);
75 asm volatile("ldc %0, vbr" : : "r" (vbr_new));
76
Paul Mundt9d56dd32010-01-26 12:58:40 +090077 __raw_writew(0, RTCNT);
78 __raw_writew(mcr | MCR_RFSH | MCR_RMODE, MCR);
Magnus Damm3e517622008-12-04 22:45:03 +090079
80 cpu_sleep();
81
82 asm volatile("ldc %0, vbr" : : "r" (vbr_old));
83
84 free_page(vbr_new);
85
86 /* enable PLL1 */
Paul Mundt9d56dd32010-01-26 12:58:40 +090087 frqcr = __raw_readw(FRQCR);
Magnus Damm3e517622008-12-04 22:45:03 +090088 frqcr |= FRQCR_PSTBY;
Paul Mundt9d56dd32010-01-26 12:58:40 +090089 __raw_writew(frqcr, FRQCR);
Magnus Damm3e517622008-12-04 22:45:03 +090090 udelay(50);
91 frqcr |= FRQCR_PLLEN;
Paul Mundt9d56dd32010-01-26 12:58:40 +090092 __raw_writew(frqcr, FRQCR);
Magnus Damm3e517622008-12-04 22:45:03 +090093
Paul Mundt9d56dd32010-01-26 12:58:40 +090094 __raw_writeb(stbcr, STBCR);
Magnus Damm3e517622008-12-04 22:45:03 +090095
96 clear_bl_bit();
97}
98
Andriy Skulysh3aa770e2006-09-27 16:20:22 +090099static int hp6x0_pm_enter(suspend_state_t state)
100{
101 u8 stbcr, stbcr2;
102#ifdef CONFIG_HD64461_ENABLER
103 u8 scr;
104 u16 hd64461_stbcr;
105#endif
106
Andriy Skulysh3aa770e2006-09-27 16:20:22 +0900107#ifdef CONFIG_HD64461_ENABLER
108 outb(0, HD64461_PCC1CSCIER);
109
110 scr = inb(HD64461_PCC1SCR);
111 scr |= HD64461_PCCSCR_VCC1;
112 outb(scr, HD64461_PCC1SCR);
113
114 hd64461_stbcr = inw(HD64461_STBCR);
115 hd64461_stbcr |= HD64461_STBCR_SPC1ST;
116 outw(hd64461_stbcr, HD64461_STBCR);
117#endif
118
Paul Mundt9d56dd32010-01-26 12:58:40 +0900119 __raw_writeb(0x1f, DACR);
Andriy Skulysh3aa770e2006-09-27 16:20:22 +0900120
Paul Mundt9d56dd32010-01-26 12:58:40 +0900121 stbcr = __raw_readb(STBCR);
122 __raw_writeb(0x01, STBCR);
Andriy Skulysh3aa770e2006-09-27 16:20:22 +0900123
Paul Mundt9d56dd32010-01-26 12:58:40 +0900124 stbcr2 = __raw_readb(STBCR2);
125 __raw_writeb(0x7f , STBCR2);
Andriy Skulysh3aa770e2006-09-27 16:20:22 +0900126
127 outw(0xf07f, HD64461_SCPUCR);
128
129 pm_enter();
130
131 outw(0, HD64461_SCPUCR);
Paul Mundt9d56dd32010-01-26 12:58:40 +0900132 __raw_writeb(stbcr, STBCR);
133 __raw_writeb(stbcr2, STBCR2);
Andriy Skulysh3aa770e2006-09-27 16:20:22 +0900134
135#ifdef CONFIG_HD64461_ENABLER
136 hd64461_stbcr = inw(HD64461_STBCR);
137 hd64461_stbcr &= ~HD64461_STBCR_SPC1ST;
138 outw(hd64461_stbcr, HD64461_STBCR);
139
140 outb(0x4c, HD64461_PCC1CSCIER);
141 outb(0x00, HD64461_PCC1CSCR);
142#endif
143
144 return 0;
145}
146
Lionel Debroux2f55ac02010-11-16 14:14:02 +0100147static const struct platform_suspend_ops hp6x0_pm_ops = {
Andriy Skulysh3aa770e2006-09-27 16:20:22 +0900148 .enter = hp6x0_pm_enter,
Rafael J. Wysocki26398a72007-10-18 03:04:40 -0700149 .valid = suspend_valid_only_mem,
Andriy Skulysh3aa770e2006-09-27 16:20:22 +0900150};
151
152static int __init hp6x0_pm_init(void)
153{
Rafael J. Wysocki26398a72007-10-18 03:04:40 -0700154 suspend_set_ops(&hp6x0_pm_ops);
Andriy Skulysh3aa770e2006-09-27 16:20:22 +0900155 return 0;
156}
157
158late_initcall(hp6x0_pm_init);