blob: a1ef889481447fd4eeeca749bba063014bddc3f6 [file] [log] [blame]
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
3 * Copyright (C) 2013, Intel Corporation
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#ifndef SPI_PXA2XX_H
11#define SPI_PXA2XX_H
12
Mika Westerberg59288082013-01-22 12:26:29 +020013#include <linux/atomic.h>
14#include <linux/dmaengine.h>
Mika Westerbergcd7bed02013-01-22 12:26:28 +020015#include <linux/errno.h>
16#include <linux/io.h>
17#include <linux/interrupt.h>
18#include <linux/platform_device.h>
19#include <linux/pxa2xx_ssp.h>
Mika Westerberg59288082013-01-22 12:26:29 +020020#include <linux/scatterlist.h>
21#include <linux/sizes.h>
Mika Westerbergcd7bed02013-01-22 12:26:28 +020022#include <linux/spi/spi.h>
23#include <linux/spi/pxa2xx_spi.h>
24
25struct driver_data {
26 /* Driver model hookup */
27 struct platform_device *pdev;
28
29 /* SSP Info */
30 struct ssp_device *ssp;
31
32 /* SPI framework hookup */
33 enum pxa_ssp_type ssp_type;
34 struct spi_master *master;
35
36 /* PXA hookup */
37 struct pxa2xx_spi_master *master_info;
38
Mika Westerbergcd7bed02013-01-22 12:26:28 +020039 /* SSP register addresses */
40 void __iomem *ioaddr;
41 u32 ssdr_physical;
42
43 /* SSP masks*/
44 u32 dma_cr1;
45 u32 int_cr1;
46 u32 clear_sr;
47 u32 mask_sr;
48
Mika Westerbergcd7bed02013-01-22 12:26:28 +020049 /* Message Transfer pump */
50 struct tasklet_struct pump_transfers;
51
Mika Westerberg59288082013-01-22 12:26:29 +020052 /* DMA engine support */
53 struct dma_chan *rx_chan;
54 struct dma_chan *tx_chan;
55 struct sg_table rx_sgt;
56 struct sg_table tx_sgt;
57 int rx_nents;
58 int tx_nents;
59 void *dummy;
60 atomic_t dma_running;
61
Mika Westerbergcd7bed02013-01-22 12:26:28 +020062 /* Current message transfer state info */
63 struct spi_message *cur_msg;
64 struct spi_transfer *cur_transfer;
65 struct chip_data *cur_chip;
66 size_t len;
67 void *tx;
68 void *tx_end;
69 void *rx;
70 void *rx_end;
71 int dma_mapped;
Mika Westerbergcd7bed02013-01-22 12:26:28 +020072 size_t rx_map_len;
73 size_t tx_map_len;
74 u8 n_bytes;
75 int (*write)(struct driver_data *drv_data);
76 int (*read)(struct driver_data *drv_data);
77 irqreturn_t (*transfer_handler)(struct driver_data *drv_data);
78 void (*cs_control)(u32 command);
Mika Westerberga0d26422013-01-22 12:26:32 +020079
80 void __iomem *lpss_base;
Mika Westerbergcd7bed02013-01-22 12:26:28 +020081};
82
83struct chip_data {
Mika Westerbergcd7bed02013-01-22 12:26:28 +020084 u32 cr1;
Weike Chene5262d02014-11-26 02:35:10 -080085 u32 dds_rate;
Mika Westerbergcd7bed02013-01-22 12:26:28 +020086 u32 timeout;
87 u8 n_bytes;
88 u32 dma_burst_size;
89 u32 threshold;
90 u32 dma_threshold;
Mika Westerberga0d26422013-01-22 12:26:32 +020091 u16 lpss_rx_threshold;
92 u16 lpss_tx_threshold;
Mika Westerbergcd7bed02013-01-22 12:26:28 +020093 u8 enable_dma;
Mika Westerbergcd7bed02013-01-22 12:26:28 +020094 union {
95 int gpio_cs;
96 unsigned int frm;
97 };
98 int gpio_cs_inverted;
99 int (*write)(struct driver_data *drv_data);
100 int (*read)(struct driver_data *drv_data);
101 void (*cs_control)(u32 command);
102};
103
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200104static inline u32 pxa2xx_spi_read(const struct driver_data *drv_data,
105 unsigned reg)
106{
107 return __raw_readl(drv_data->ioaddr + reg);
108}
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200109
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200110static inline void pxa2xx_spi_write(const struct driver_data *drv_data,
111 unsigned reg, u32 val)
112{
113 __raw_writel(val, drv_data->ioaddr + reg);
114}
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200115
116#define START_STATE ((void *)0)
117#define RUNNING_STATE ((void *)1)
118#define DONE_STATE ((void *)2)
119#define ERROR_STATE ((void *)-1)
120
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200121#define IS_DMA_ALIGNED(x) IS_ALIGNED((unsigned long)(x), DMA_ALIGNMENT)
122#define DMA_ALIGNMENT 8
123
124static inline int pxa25x_ssp_comp(struct driver_data *drv_data)
125{
Weike Chene5262d02014-11-26 02:35:10 -0800126 switch (drv_data->ssp_type) {
127 case PXA25x_SSP:
128 case CE4100_SSP:
129 case QUARK_X1000_SSP:
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200130 return 1;
Weike Chene5262d02014-11-26 02:35:10 -0800131 default:
132 return 0;
133 }
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200134}
135
136static inline void write_SSSR_CS(struct driver_data *drv_data, u32 val)
137{
Weike Chene5262d02014-11-26 02:35:10 -0800138 if (drv_data->ssp_type == CE4100_SSP ||
139 drv_data->ssp_type == QUARK_X1000_SSP)
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200140 val |= pxa2xx_spi_read(drv_data, SSSR) & SSSR_ALT_FRM_MASK;
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200141
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200142 pxa2xx_spi_write(drv_data, SSSR, val);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200143}
144
145extern int pxa2xx_spi_flush(struct driver_data *drv_data);
146extern void *pxa2xx_spi_next_transfer(struct driver_data *drv_data);
147
Mika Westerberg59288082013-01-22 12:26:29 +0200148#define MAX_DMA_LEN SZ_64K
149#define DEFAULT_DMA_CR1 (SSCR1_TSRE | SSCR1_RSRE | SSCR1_TRAIL)
Mika Westerberg59288082013-01-22 12:26:29 +0200150
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200151extern bool pxa2xx_spi_dma_is_possible(size_t len);
152extern int pxa2xx_spi_map_dma_buffers(struct driver_data *drv_data);
153extern irqreturn_t pxa2xx_spi_dma_transfer(struct driver_data *drv_data);
154extern int pxa2xx_spi_dma_prepare(struct driver_data *drv_data, u32 dma_burst);
155extern void pxa2xx_spi_dma_start(struct driver_data *drv_data);
156extern int pxa2xx_spi_dma_setup(struct driver_data *drv_data);
157extern void pxa2xx_spi_dma_release(struct driver_data *drv_data);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200158extern int pxa2xx_spi_set_dma_burst_and_threshold(struct chip_data *chip,
159 struct spi_device *spi,
160 u8 bits_per_word,
161 u32 *burst_code,
162 u32 *threshold);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200163
164#endif /* SPI_PXA2XX_H */