Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 1 | /* |
| 2 | * ALSA SoC McASP Audio Layer for TI DAVINCI processor |
| 3 | * |
| 4 | * Multi-channel Audio Serial Port Driver |
| 5 | * |
| 6 | * Author: Nirmal Pandey <n-pandey@ti.com>, |
| 7 | * Suresh Rajashekara <suresh.r@ti.com> |
| 8 | * Steve Chen <schen@.mvista.com> |
| 9 | * |
| 10 | * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com> |
| 11 | * Copyright: (C) 2009 Texas Instruments, India |
| 12 | * |
| 13 | * This program is free software; you can redistribute it and/or modify |
| 14 | * it under the terms of the GNU General Public License version 2 as |
| 15 | * published by the Free Software Foundation. |
| 16 | */ |
| 17 | |
| 18 | #include <linux/init.h> |
| 19 | #include <linux/module.h> |
| 20 | #include <linux/device.h> |
| 21 | #include <linux/delay.h> |
| 22 | #include <linux/io.h> |
| 23 | #include <linux/clk.h> |
| 24 | |
| 25 | #include <sound/core.h> |
| 26 | #include <sound/pcm.h> |
| 27 | #include <sound/pcm_params.h> |
| 28 | #include <sound/initval.h> |
| 29 | #include <sound/soc.h> |
| 30 | |
| 31 | #include "davinci-pcm.h" |
| 32 | #include "davinci-mcasp.h" |
| 33 | |
| 34 | /* |
| 35 | * McASP register definitions |
| 36 | */ |
| 37 | #define DAVINCI_MCASP_PID_REG 0x00 |
| 38 | #define DAVINCI_MCASP_PWREMUMGT_REG 0x04 |
| 39 | |
| 40 | #define DAVINCI_MCASP_PFUNC_REG 0x10 |
| 41 | #define DAVINCI_MCASP_PDIR_REG 0x14 |
| 42 | #define DAVINCI_MCASP_PDOUT_REG 0x18 |
| 43 | #define DAVINCI_MCASP_PDSET_REG 0x1c |
| 44 | |
| 45 | #define DAVINCI_MCASP_PDCLR_REG 0x20 |
| 46 | |
| 47 | #define DAVINCI_MCASP_TLGC_REG 0x30 |
| 48 | #define DAVINCI_MCASP_TLMR_REG 0x34 |
| 49 | |
| 50 | #define DAVINCI_MCASP_GBLCTL_REG 0x44 |
| 51 | #define DAVINCI_MCASP_AMUTE_REG 0x48 |
| 52 | #define DAVINCI_MCASP_LBCTL_REG 0x4c |
| 53 | |
| 54 | #define DAVINCI_MCASP_TXDITCTL_REG 0x50 |
| 55 | |
| 56 | #define DAVINCI_MCASP_GBLCTLR_REG 0x60 |
| 57 | #define DAVINCI_MCASP_RXMASK_REG 0x64 |
| 58 | #define DAVINCI_MCASP_RXFMT_REG 0x68 |
| 59 | #define DAVINCI_MCASP_RXFMCTL_REG 0x6c |
| 60 | |
| 61 | #define DAVINCI_MCASP_ACLKRCTL_REG 0x70 |
| 62 | #define DAVINCI_MCASP_AHCLKRCTL_REG 0x74 |
| 63 | #define DAVINCI_MCASP_RXTDM_REG 0x78 |
| 64 | #define DAVINCI_MCASP_EVTCTLR_REG 0x7c |
| 65 | |
| 66 | #define DAVINCI_MCASP_RXSTAT_REG 0x80 |
| 67 | #define DAVINCI_MCASP_RXTDMSLOT_REG 0x84 |
| 68 | #define DAVINCI_MCASP_RXCLKCHK_REG 0x88 |
| 69 | #define DAVINCI_MCASP_REVTCTL_REG 0x8c |
| 70 | |
| 71 | #define DAVINCI_MCASP_GBLCTLX_REG 0xa0 |
| 72 | #define DAVINCI_MCASP_TXMASK_REG 0xa4 |
| 73 | #define DAVINCI_MCASP_TXFMT_REG 0xa8 |
| 74 | #define DAVINCI_MCASP_TXFMCTL_REG 0xac |
| 75 | |
| 76 | #define DAVINCI_MCASP_ACLKXCTL_REG 0xb0 |
| 77 | #define DAVINCI_MCASP_AHCLKXCTL_REG 0xb4 |
| 78 | #define DAVINCI_MCASP_TXTDM_REG 0xb8 |
| 79 | #define DAVINCI_MCASP_EVTCTLX_REG 0xbc |
| 80 | |
| 81 | #define DAVINCI_MCASP_TXSTAT_REG 0xc0 |
| 82 | #define DAVINCI_MCASP_TXTDMSLOT_REG 0xc4 |
| 83 | #define DAVINCI_MCASP_TXCLKCHK_REG 0xc8 |
| 84 | #define DAVINCI_MCASP_XEVTCTL_REG 0xcc |
| 85 | |
| 86 | /* Left(even TDM Slot) Channel Status Register File */ |
| 87 | #define DAVINCI_MCASP_DITCSRA_REG 0x100 |
| 88 | /* Right(odd TDM slot) Channel Status Register File */ |
| 89 | #define DAVINCI_MCASP_DITCSRB_REG 0x118 |
| 90 | /* Left(even TDM slot) User Data Register File */ |
| 91 | #define DAVINCI_MCASP_DITUDRA_REG 0x130 |
| 92 | /* Right(odd TDM Slot) User Data Register File */ |
| 93 | #define DAVINCI_MCASP_DITUDRB_REG 0x148 |
| 94 | |
| 95 | /* Serializer n Control Register */ |
| 96 | #define DAVINCI_MCASP_XRSRCTL_BASE_REG 0x180 |
| 97 | #define DAVINCI_MCASP_XRSRCTL_REG(n) (DAVINCI_MCASP_XRSRCTL_BASE_REG + \ |
| 98 | (n << 2)) |
| 99 | |
| 100 | /* Transmit Buffer for Serializer n */ |
| 101 | #define DAVINCI_MCASP_TXBUF_REG 0x200 |
| 102 | /* Receive Buffer for Serializer n */ |
| 103 | #define DAVINCI_MCASP_RXBUF_REG 0x280 |
| 104 | |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 105 | /* McASP FIFO Registers */ |
| 106 | #define DAVINCI_MCASP_WFIFOCTL (0x1010) |
| 107 | #define DAVINCI_MCASP_WFIFOSTS (0x1014) |
| 108 | #define DAVINCI_MCASP_RFIFOCTL (0x1018) |
| 109 | #define DAVINCI_MCASP_RFIFOSTS (0x101C) |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 110 | |
| 111 | /* |
| 112 | * DAVINCI_MCASP_PWREMUMGT_REG - Power Down and Emulation Management |
| 113 | * Register Bits |
| 114 | */ |
| 115 | #define MCASP_FREE BIT(0) |
| 116 | #define MCASP_SOFT BIT(1) |
| 117 | |
| 118 | /* |
| 119 | * DAVINCI_MCASP_PFUNC_REG - Pin Function / GPIO Enable Register Bits |
| 120 | */ |
| 121 | #define AXR(n) (1<<n) |
| 122 | #define PFUNC_AMUTE BIT(25) |
| 123 | #define ACLKX BIT(26) |
| 124 | #define AHCLKX BIT(27) |
| 125 | #define AFSX BIT(28) |
| 126 | #define ACLKR BIT(29) |
| 127 | #define AHCLKR BIT(30) |
| 128 | #define AFSR BIT(31) |
| 129 | |
| 130 | /* |
| 131 | * DAVINCI_MCASP_PDIR_REG - Pin Direction Register Bits |
| 132 | */ |
| 133 | #define AXR(n) (1<<n) |
| 134 | #define PDIR_AMUTE BIT(25) |
| 135 | #define ACLKX BIT(26) |
| 136 | #define AHCLKX BIT(27) |
| 137 | #define AFSX BIT(28) |
| 138 | #define ACLKR BIT(29) |
| 139 | #define AHCLKR BIT(30) |
| 140 | #define AFSR BIT(31) |
| 141 | |
| 142 | /* |
| 143 | * DAVINCI_MCASP_TXDITCTL_REG - Transmit DIT Control Register Bits |
| 144 | */ |
| 145 | #define DITEN BIT(0) /* Transmit DIT mode enable/disable */ |
| 146 | #define VA BIT(2) |
| 147 | #define VB BIT(3) |
| 148 | |
| 149 | /* |
| 150 | * DAVINCI_MCASP_TXFMT_REG - Transmit Bitstream Format Register Bits |
| 151 | */ |
| 152 | #define TXROT(val) (val) |
| 153 | #define TXSEL BIT(3) |
| 154 | #define TXSSZ(val) (val<<4) |
| 155 | #define TXPBIT(val) (val<<8) |
| 156 | #define TXPAD(val) (val<<13) |
| 157 | #define TXORD BIT(15) |
| 158 | #define FSXDLY(val) (val<<16) |
| 159 | |
| 160 | /* |
| 161 | * DAVINCI_MCASP_RXFMT_REG - Receive Bitstream Format Register Bits |
| 162 | */ |
| 163 | #define RXROT(val) (val) |
| 164 | #define RXSEL BIT(3) |
| 165 | #define RXSSZ(val) (val<<4) |
| 166 | #define RXPBIT(val) (val<<8) |
| 167 | #define RXPAD(val) (val<<13) |
| 168 | #define RXORD BIT(15) |
| 169 | #define FSRDLY(val) (val<<16) |
| 170 | |
| 171 | /* |
| 172 | * DAVINCI_MCASP_TXFMCTL_REG - Transmit Frame Control Register Bits |
| 173 | */ |
| 174 | #define FSXPOL BIT(0) |
| 175 | #define AFSXE BIT(1) |
| 176 | #define FSXDUR BIT(4) |
| 177 | #define FSXMOD(val) (val<<7) |
| 178 | |
| 179 | /* |
| 180 | * DAVINCI_MCASP_RXFMCTL_REG - Receive Frame Control Register Bits |
| 181 | */ |
| 182 | #define FSRPOL BIT(0) |
| 183 | #define AFSRE BIT(1) |
| 184 | #define FSRDUR BIT(4) |
| 185 | #define FSRMOD(val) (val<<7) |
| 186 | |
| 187 | /* |
| 188 | * DAVINCI_MCASP_ACLKXCTL_REG - Transmit Clock Control Register Bits |
| 189 | */ |
| 190 | #define ACLKXDIV(val) (val) |
| 191 | #define ACLKXE BIT(5) |
| 192 | #define TX_ASYNC BIT(6) |
| 193 | #define ACLKXPOL BIT(7) |
| 194 | |
| 195 | /* |
| 196 | * DAVINCI_MCASP_ACLKRCTL_REG Receive Clock Control Register Bits |
| 197 | */ |
| 198 | #define ACLKRDIV(val) (val) |
| 199 | #define ACLKRE BIT(5) |
| 200 | #define RX_ASYNC BIT(6) |
| 201 | #define ACLKRPOL BIT(7) |
| 202 | |
| 203 | /* |
| 204 | * DAVINCI_MCASP_AHCLKXCTL_REG - High Frequency Transmit Clock Control |
| 205 | * Register Bits |
| 206 | */ |
| 207 | #define AHCLKXDIV(val) (val) |
| 208 | #define AHCLKXPOL BIT(14) |
| 209 | #define AHCLKXE BIT(15) |
| 210 | |
| 211 | /* |
| 212 | * DAVINCI_MCASP_AHCLKRCTL_REG - High Frequency Receive Clock Control |
| 213 | * Register Bits |
| 214 | */ |
| 215 | #define AHCLKRDIV(val) (val) |
| 216 | #define AHCLKRPOL BIT(14) |
| 217 | #define AHCLKRE BIT(15) |
| 218 | |
| 219 | /* |
| 220 | * DAVINCI_MCASP_XRSRCTL_BASE_REG - Serializer Control Register Bits |
| 221 | */ |
| 222 | #define MODE(val) (val) |
| 223 | #define DISMOD (val)(val<<2) |
| 224 | #define TXSTATE BIT(4) |
| 225 | #define RXSTATE BIT(5) |
| 226 | |
| 227 | /* |
| 228 | * DAVINCI_MCASP_LBCTL_REG - Loop Back Control Register Bits |
| 229 | */ |
| 230 | #define LBEN BIT(0) |
| 231 | #define LBORD BIT(1) |
| 232 | #define LBGENMODE(val) (val<<2) |
| 233 | |
| 234 | /* |
| 235 | * DAVINCI_MCASP_TXTDMSLOT_REG - Transmit TDM Slot Register configuration |
| 236 | */ |
| 237 | #define TXTDMS(n) (1<<n) |
| 238 | |
| 239 | /* |
| 240 | * DAVINCI_MCASP_RXTDMSLOT_REG - Receive TDM Slot Register configuration |
| 241 | */ |
| 242 | #define RXTDMS(n) (1<<n) |
| 243 | |
| 244 | /* |
| 245 | * DAVINCI_MCASP_GBLCTL_REG - Global Control Register Bits |
| 246 | */ |
| 247 | #define RXCLKRST BIT(0) /* Receiver Clock Divider Reset */ |
| 248 | #define RXHCLKRST BIT(1) /* Receiver High Frequency Clock Divider */ |
| 249 | #define RXSERCLR BIT(2) /* Receiver Serializer Clear */ |
| 250 | #define RXSMRST BIT(3) /* Receiver State Machine Reset */ |
| 251 | #define RXFSRST BIT(4) /* Frame Sync Generator Reset */ |
| 252 | #define TXCLKRST BIT(8) /* Transmitter Clock Divider Reset */ |
| 253 | #define TXHCLKRST BIT(9) /* Transmitter High Frequency Clock Divider*/ |
| 254 | #define TXSERCLR BIT(10) /* Transmit Serializer Clear */ |
| 255 | #define TXSMRST BIT(11) /* Transmitter State Machine Reset */ |
| 256 | #define TXFSRST BIT(12) /* Frame Sync Generator Reset */ |
| 257 | |
| 258 | /* |
| 259 | * DAVINCI_MCASP_AMUTE_REG - Mute Control Register Bits |
| 260 | */ |
| 261 | #define MUTENA(val) (val) |
| 262 | #define MUTEINPOL BIT(2) |
| 263 | #define MUTEINENA BIT(3) |
| 264 | #define MUTEIN BIT(4) |
| 265 | #define MUTER BIT(5) |
| 266 | #define MUTEX BIT(6) |
| 267 | #define MUTEFSR BIT(7) |
| 268 | #define MUTEFSX BIT(8) |
| 269 | #define MUTEBADCLKR BIT(9) |
| 270 | #define MUTEBADCLKX BIT(10) |
| 271 | #define MUTERXDMAERR BIT(11) |
| 272 | #define MUTETXDMAERR BIT(12) |
| 273 | |
| 274 | /* |
| 275 | * DAVINCI_MCASP_REVTCTL_REG - Receiver DMA Event Control Register bits |
| 276 | */ |
| 277 | #define RXDATADMADIS BIT(0) |
| 278 | |
| 279 | /* |
| 280 | * DAVINCI_MCASP_XEVTCTL_REG - Transmitter DMA Event Control Register bits |
| 281 | */ |
| 282 | #define TXDATADMADIS BIT(0) |
| 283 | |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 284 | /* |
| 285 | * DAVINCI_MCASP_W[R]FIFOCTL - Write/Read FIFO Control Register bits |
| 286 | */ |
| 287 | #define FIFO_ENABLE BIT(16) |
| 288 | #define NUMEVT_MASK (0xFF << 8) |
| 289 | #define NUMDMA_MASK (0xFF) |
| 290 | |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 291 | #define DAVINCI_MCASP_NUM_SERIALIZER 16 |
| 292 | |
| 293 | static inline void mcasp_set_bits(void __iomem *reg, u32 val) |
| 294 | { |
| 295 | __raw_writel(__raw_readl(reg) | val, reg); |
| 296 | } |
| 297 | |
| 298 | static inline void mcasp_clr_bits(void __iomem *reg, u32 val) |
| 299 | { |
| 300 | __raw_writel((__raw_readl(reg) & ~(val)), reg); |
| 301 | } |
| 302 | |
| 303 | static inline void mcasp_mod_bits(void __iomem *reg, u32 val, u32 mask) |
| 304 | { |
| 305 | __raw_writel((__raw_readl(reg) & ~mask) | val, reg); |
| 306 | } |
| 307 | |
| 308 | static inline void mcasp_set_reg(void __iomem *reg, u32 val) |
| 309 | { |
| 310 | __raw_writel(val, reg); |
| 311 | } |
| 312 | |
| 313 | static inline u32 mcasp_get_reg(void __iomem *reg) |
| 314 | { |
| 315 | return (unsigned int)__raw_readl(reg); |
| 316 | } |
| 317 | |
| 318 | static inline void mcasp_set_ctl_reg(void __iomem *regs, u32 val) |
| 319 | { |
| 320 | int i = 0; |
| 321 | |
| 322 | mcasp_set_bits(regs, val); |
| 323 | |
| 324 | /* programming GBLCTL needs to read back from GBLCTL and verfiy */ |
| 325 | /* loop count is to avoid the lock-up */ |
| 326 | for (i = 0; i < 1000; i++) { |
| 327 | if ((mcasp_get_reg(regs) & val) == val) |
| 328 | break; |
| 329 | } |
| 330 | |
| 331 | if (i == 1000 && ((mcasp_get_reg(regs) & val) != val)) |
| 332 | printk(KERN_ERR "GBLCTL write error\n"); |
| 333 | } |
| 334 | |
| 335 | static int davinci_mcasp_startup(struct snd_pcm_substream *substream, |
| 336 | struct snd_soc_dai *cpu_dai) |
| 337 | { |
| 338 | struct davinci_audio_dev *dev = cpu_dai->private_data; |
| 339 | cpu_dai->dma_data = dev->dma_params[substream->stream]; |
| 340 | return 0; |
| 341 | } |
| 342 | |
| 343 | static void mcasp_start_rx(struct davinci_audio_dev *dev) |
| 344 | { |
| 345 | mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST); |
| 346 | mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST); |
| 347 | mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR); |
| 348 | mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0); |
| 349 | |
| 350 | mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST); |
| 351 | mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST); |
| 352 | mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0); |
| 353 | |
| 354 | mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST); |
| 355 | mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST); |
| 356 | } |
| 357 | |
| 358 | static void mcasp_start_tx(struct davinci_audio_dev *dev) |
| 359 | { |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 360 | u8 offset = 0, i; |
| 361 | u32 cnt; |
| 362 | |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 363 | mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST); |
| 364 | mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST); |
| 365 | mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR); |
| 366 | mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0); |
| 367 | |
| 368 | mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSMRST); |
| 369 | mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXFSRST); |
| 370 | mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0); |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 371 | for (i = 0; i < dev->num_serializer; i++) { |
| 372 | if (dev->serial_dir[i] == TX_MODE) { |
| 373 | offset = i; |
| 374 | break; |
| 375 | } |
| 376 | } |
| 377 | |
| 378 | /* wait for TX ready */ |
| 379 | cnt = 0; |
| 380 | while (!(mcasp_get_reg(dev->base + DAVINCI_MCASP_XRSRCTL_REG(offset)) & |
| 381 | TXSTATE) && (cnt < 100000)) |
| 382 | cnt++; |
| 383 | |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 384 | mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0); |
| 385 | } |
| 386 | |
| 387 | static void davinci_mcasp_start(struct davinci_audio_dev *dev, int stream) |
| 388 | { |
| 389 | if (stream == SNDRV_PCM_STREAM_PLAYBACK) |
| 390 | mcasp_start_tx(dev); |
| 391 | else |
| 392 | mcasp_start_rx(dev); |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 393 | |
| 394 | /* enable FIFO */ |
| 395 | if (dev->txnumevt) |
| 396 | mcasp_set_bits(dev->base + DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE); |
| 397 | |
| 398 | if (dev->rxnumevt) |
| 399 | mcasp_set_bits(dev->base + DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE); |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 400 | } |
| 401 | |
| 402 | static void mcasp_stop_rx(struct davinci_audio_dev *dev) |
| 403 | { |
| 404 | mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, 0); |
| 405 | mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF); |
| 406 | } |
| 407 | |
| 408 | static void mcasp_stop_tx(struct davinci_audio_dev *dev) |
| 409 | { |
| 410 | mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, 0); |
| 411 | mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF); |
| 412 | } |
| 413 | |
| 414 | static void davinci_mcasp_stop(struct davinci_audio_dev *dev, int stream) |
| 415 | { |
| 416 | if (stream == SNDRV_PCM_STREAM_PLAYBACK) |
| 417 | mcasp_stop_tx(dev); |
| 418 | else |
| 419 | mcasp_stop_rx(dev); |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 420 | |
| 421 | /* disable FIFO */ |
| 422 | if (dev->txnumevt) |
| 423 | mcasp_clr_bits(dev->base + DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE); |
| 424 | |
| 425 | if (dev->rxnumevt) |
| 426 | mcasp_clr_bits(dev->base + DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE); |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 427 | } |
| 428 | |
| 429 | static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai, |
| 430 | unsigned int fmt) |
| 431 | { |
| 432 | struct davinci_audio_dev *dev = cpu_dai->private_data; |
| 433 | void __iomem *base = dev->base; |
| 434 | |
| 435 | switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) { |
| 436 | case SND_SOC_DAIFMT_CBS_CFS: |
| 437 | /* codec is clock and frame slave */ |
| 438 | mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE); |
| 439 | mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE); |
| 440 | |
| 441 | mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE); |
| 442 | mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE); |
| 443 | |
| 444 | mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG, (0x7 << 26)); |
| 445 | break; |
Chaithrika U S | 517ee6c | 2009-08-11 16:59:12 -0400 | [diff] [blame] | 446 | case SND_SOC_DAIFMT_CBM_CFS: |
| 447 | /* codec is clock master and frame slave */ |
| 448 | mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE); |
| 449 | mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE); |
| 450 | |
| 451 | mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE); |
| 452 | mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE); |
| 453 | |
| 454 | mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG, (0x2d << 26)); |
| 455 | break; |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 456 | case SND_SOC_DAIFMT_CBM_CFM: |
| 457 | /* codec is clock and frame master */ |
| 458 | mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE); |
| 459 | mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE); |
| 460 | |
| 461 | mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE); |
| 462 | mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE); |
| 463 | |
| 464 | mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG, (0x3f << 26)); |
| 465 | break; |
| 466 | |
| 467 | default: |
| 468 | return -EINVAL; |
| 469 | } |
| 470 | |
| 471 | switch (fmt & SND_SOC_DAIFMT_INV_MASK) { |
| 472 | case SND_SOC_DAIFMT_IB_NF: |
| 473 | mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL); |
| 474 | mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL); |
| 475 | |
| 476 | mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL); |
| 477 | mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL); |
| 478 | break; |
| 479 | |
| 480 | case SND_SOC_DAIFMT_NB_IF: |
| 481 | mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL); |
| 482 | mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL); |
| 483 | |
| 484 | mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL); |
| 485 | mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL); |
| 486 | break; |
| 487 | |
| 488 | case SND_SOC_DAIFMT_IB_IF: |
| 489 | mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL); |
| 490 | mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL); |
| 491 | |
| 492 | mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL); |
| 493 | mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL); |
| 494 | break; |
| 495 | |
| 496 | case SND_SOC_DAIFMT_NB_NF: |
| 497 | mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL); |
| 498 | mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL); |
| 499 | |
| 500 | mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL); |
| 501 | mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL); |
| 502 | break; |
| 503 | |
| 504 | default: |
| 505 | return -EINVAL; |
| 506 | } |
| 507 | |
| 508 | return 0; |
| 509 | } |
| 510 | |
| 511 | static int davinci_config_channel_size(struct davinci_audio_dev *dev, |
| 512 | int channel_size) |
| 513 | { |
| 514 | u32 fmt = 0; |
Chaithrika U S | 0c31cf3 | 2009-09-15 18:13:29 -0400 | [diff] [blame^] | 515 | u32 mask, rotate; |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 516 | |
| 517 | switch (channel_size) { |
| 518 | case DAVINCI_AUDIO_WORD_8: |
| 519 | fmt = 0x03; |
Chaithrika U S | 0c31cf3 | 2009-09-15 18:13:29 -0400 | [diff] [blame^] | 520 | rotate = 6; |
| 521 | mask = 0x000000ff; |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 522 | break; |
| 523 | |
| 524 | case DAVINCI_AUDIO_WORD_12: |
| 525 | fmt = 0x05; |
Chaithrika U S | 0c31cf3 | 2009-09-15 18:13:29 -0400 | [diff] [blame^] | 526 | rotate = 5; |
| 527 | mask = 0x00000fff; |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 528 | break; |
| 529 | |
| 530 | case DAVINCI_AUDIO_WORD_16: |
| 531 | fmt = 0x07; |
Chaithrika U S | 0c31cf3 | 2009-09-15 18:13:29 -0400 | [diff] [blame^] | 532 | rotate = 4; |
| 533 | mask = 0x0000ffff; |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 534 | break; |
| 535 | |
| 536 | case DAVINCI_AUDIO_WORD_20: |
| 537 | fmt = 0x09; |
Chaithrika U S | 0c31cf3 | 2009-09-15 18:13:29 -0400 | [diff] [blame^] | 538 | rotate = 3; |
| 539 | mask = 0x000fffff; |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 540 | break; |
| 541 | |
| 542 | case DAVINCI_AUDIO_WORD_24: |
| 543 | fmt = 0x0B; |
Chaithrika U S | 0c31cf3 | 2009-09-15 18:13:29 -0400 | [diff] [blame^] | 544 | rotate = 2; |
| 545 | mask = 0x00ffffff; |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 546 | break; |
| 547 | |
| 548 | case DAVINCI_AUDIO_WORD_28: |
| 549 | fmt = 0x0D; |
Chaithrika U S | 0c31cf3 | 2009-09-15 18:13:29 -0400 | [diff] [blame^] | 550 | rotate = 1; |
| 551 | mask = 0x0fffffff; |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 552 | break; |
| 553 | |
| 554 | case DAVINCI_AUDIO_WORD_32: |
| 555 | fmt = 0x0F; |
Chaithrika U S | 0c31cf3 | 2009-09-15 18:13:29 -0400 | [diff] [blame^] | 556 | rotate = 0; |
| 557 | mask = 0xffffffff; |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 558 | break; |
| 559 | |
| 560 | default: |
| 561 | return -EINVAL; |
| 562 | } |
| 563 | |
| 564 | mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, |
| 565 | RXSSZ(fmt), RXSSZ(0x0F)); |
| 566 | mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, |
| 567 | TXSSZ(fmt), TXSSZ(0x0F)); |
Chaithrika U S | 0c31cf3 | 2009-09-15 18:13:29 -0400 | [diff] [blame^] | 568 | mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXROT(rotate), |
| 569 | TXROT(7)); |
| 570 | mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXROT(rotate), |
| 571 | RXROT(7)); |
| 572 | mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, mask); |
| 573 | mcasp_set_reg(dev->base + DAVINCI_MCASP_RXMASK_REG, mask); |
| 574 | |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 575 | return 0; |
| 576 | } |
| 577 | |
| 578 | static void davinci_hw_common_param(struct davinci_audio_dev *dev, int stream) |
| 579 | { |
| 580 | int i; |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 581 | u8 tx_ser = 0; |
| 582 | u8 rx_ser = 0; |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 583 | |
| 584 | /* Default configuration */ |
| 585 | mcasp_set_bits(dev->base + DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT); |
| 586 | |
| 587 | /* All PINS as McASP */ |
| 588 | mcasp_set_reg(dev->base + DAVINCI_MCASP_PFUNC_REG, 0x00000000); |
| 589 | |
| 590 | if (stream == SNDRV_PCM_STREAM_PLAYBACK) { |
| 591 | mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF); |
| 592 | mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG, |
| 593 | TXDATADMADIS); |
| 594 | } else { |
| 595 | mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF); |
| 596 | mcasp_clr_bits(dev->base + DAVINCI_MCASP_REVTCTL_REG, |
| 597 | RXDATADMADIS); |
| 598 | } |
| 599 | |
| 600 | for (i = 0; i < dev->num_serializer; i++) { |
| 601 | mcasp_set_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i), |
| 602 | dev->serial_dir[i]); |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 603 | if (dev->serial_dir[i] == TX_MODE) { |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 604 | mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, |
| 605 | AXR(i)); |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 606 | tx_ser++; |
| 607 | } else if (dev->serial_dir[i] == RX_MODE) { |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 608 | mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG, |
| 609 | AXR(i)); |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 610 | rx_ser++; |
| 611 | } |
| 612 | } |
| 613 | |
| 614 | if (dev->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) { |
| 615 | if (dev->txnumevt * tx_ser > 64) |
| 616 | dev->txnumevt = 1; |
| 617 | |
| 618 | mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL, tx_ser, |
| 619 | NUMDMA_MASK); |
| 620 | mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL, |
| 621 | ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK); |
| 622 | mcasp_set_bits(dev->base + DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE); |
| 623 | } |
| 624 | |
| 625 | if (dev->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) { |
| 626 | if (dev->rxnumevt * rx_ser > 64) |
| 627 | dev->rxnumevt = 1; |
| 628 | |
| 629 | mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL, rx_ser, |
| 630 | NUMDMA_MASK); |
| 631 | mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL, |
| 632 | ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK); |
| 633 | mcasp_set_bits(dev->base + DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE); |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 634 | } |
| 635 | } |
| 636 | |
| 637 | static void davinci_hw_param(struct davinci_audio_dev *dev, int stream) |
| 638 | { |
| 639 | int i, active_slots; |
| 640 | u32 mask = 0; |
| 641 | |
| 642 | active_slots = (dev->tdm_slots > 31) ? 32 : dev->tdm_slots; |
| 643 | for (i = 0; i < active_slots; i++) |
| 644 | mask |= (1 << i); |
| 645 | |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 646 | mcasp_clr_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC); |
| 647 | |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 648 | if (stream == SNDRV_PCM_STREAM_PLAYBACK) { |
| 649 | /* bit stream is MSB first with no delay */ |
| 650 | /* DSP_B mode */ |
| 651 | mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, |
| 652 | AHCLKXE); |
| 653 | mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, mask); |
| 654 | mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXORD); |
| 655 | |
| 656 | if ((dev->tdm_slots >= 2) || (dev->tdm_slots <= 32)) |
| 657 | mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, |
| 658 | FSXMOD(dev->tdm_slots), FSXMOD(0x1FF)); |
| 659 | else |
| 660 | printk(KERN_ERR "playback tdm slot %d not supported\n", |
| 661 | dev->tdm_slots); |
| 662 | |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 663 | mcasp_clr_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR); |
| 664 | } else { |
| 665 | /* bit stream is MSB first with no delay */ |
| 666 | /* DSP_B mode */ |
| 667 | mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXORD); |
| 668 | mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG, |
| 669 | AHCLKRE); |
| 670 | mcasp_set_reg(dev->base + DAVINCI_MCASP_RXTDM_REG, mask); |
| 671 | |
| 672 | if ((dev->tdm_slots >= 2) || (dev->tdm_slots <= 32)) |
| 673 | mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, |
| 674 | FSRMOD(dev->tdm_slots), FSRMOD(0x1FF)); |
| 675 | else |
| 676 | printk(KERN_ERR "capture tdm slot %d not supported\n", |
| 677 | dev->tdm_slots); |
| 678 | |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 679 | mcasp_clr_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR); |
| 680 | } |
| 681 | } |
| 682 | |
| 683 | /* S/PDIF */ |
| 684 | static void davinci_hw_dit_param(struct davinci_audio_dev *dev) |
| 685 | { |
| 686 | /* Set the PDIR for Serialiser as output */ |
| 687 | mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AFSX); |
| 688 | |
| 689 | /* TXMASK for 24 bits */ |
| 690 | mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, 0x00FFFFFF); |
| 691 | |
| 692 | /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0 |
| 693 | and LSB first */ |
| 694 | mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, |
| 695 | TXROT(6) | TXSSZ(15)); |
| 696 | |
| 697 | /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */ |
| 698 | mcasp_set_reg(dev->base + DAVINCI_MCASP_TXFMCTL_REG, |
| 699 | AFSXE | FSXMOD(0x180)); |
| 700 | |
| 701 | /* Set the TX tdm : for all the slots */ |
| 702 | mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF); |
| 703 | |
| 704 | /* Set the TX clock controls : div = 1 and internal */ |
| 705 | mcasp_set_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG, |
| 706 | ACLKXE | TX_ASYNC); |
| 707 | |
| 708 | mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS); |
| 709 | |
| 710 | /* Only 44100 and 48000 are valid, both have the same setting */ |
| 711 | mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3)); |
| 712 | |
| 713 | /* Enable the DIT */ |
| 714 | mcasp_set_bits(dev->base + DAVINCI_MCASP_TXDITCTL_REG, DITEN); |
| 715 | } |
| 716 | |
| 717 | static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream, |
| 718 | struct snd_pcm_hw_params *params, |
| 719 | struct snd_soc_dai *cpu_dai) |
| 720 | { |
| 721 | struct davinci_audio_dev *dev = cpu_dai->private_data; |
| 722 | struct davinci_pcm_dma_params *dma_params = |
| 723 | dev->dma_params[substream->stream]; |
| 724 | int word_length; |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 725 | u8 numevt; |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 726 | |
| 727 | davinci_hw_common_param(dev, substream->stream); |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 728 | if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) |
| 729 | numevt = dev->txnumevt; |
| 730 | else |
| 731 | numevt = dev->rxnumevt; |
| 732 | |
| 733 | if (!numevt) |
| 734 | numevt = 1; |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 735 | |
| 736 | if (dev->op_mode == DAVINCI_MCASP_DIT_MODE) |
| 737 | davinci_hw_dit_param(dev); |
| 738 | else |
| 739 | davinci_hw_param(dev, substream->stream); |
| 740 | |
| 741 | switch (params_format(params)) { |
| 742 | case SNDRV_PCM_FORMAT_S8: |
| 743 | dma_params->data_type = 1; |
| 744 | word_length = DAVINCI_AUDIO_WORD_8; |
| 745 | break; |
| 746 | |
| 747 | case SNDRV_PCM_FORMAT_S16_LE: |
| 748 | dma_params->data_type = 2; |
| 749 | word_length = DAVINCI_AUDIO_WORD_16; |
| 750 | break; |
| 751 | |
| 752 | case SNDRV_PCM_FORMAT_S32_LE: |
| 753 | dma_params->data_type = 4; |
| 754 | word_length = DAVINCI_AUDIO_WORD_32; |
| 755 | break; |
| 756 | |
| 757 | default: |
| 758 | printk(KERN_WARNING "davinci-mcasp: unsupported PCM format"); |
| 759 | return -EINVAL; |
| 760 | } |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 761 | |
| 762 | if (dev->version == MCASP_VERSION_2) { |
| 763 | dma_params->data_type *= numevt; |
| 764 | dma_params->acnt = 4 * numevt; |
| 765 | } else |
| 766 | dma_params->acnt = dma_params->data_type; |
| 767 | |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 768 | davinci_config_channel_size(dev, word_length); |
| 769 | |
| 770 | return 0; |
| 771 | } |
| 772 | |
| 773 | static int davinci_mcasp_trigger(struct snd_pcm_substream *substream, |
| 774 | int cmd, struct snd_soc_dai *cpu_dai) |
| 775 | { |
| 776 | struct snd_soc_pcm_runtime *rtd = substream->private_data; |
| 777 | struct davinci_audio_dev *dev = rtd->dai->cpu_dai->private_data; |
| 778 | int ret = 0; |
| 779 | |
| 780 | switch (cmd) { |
| 781 | case SNDRV_PCM_TRIGGER_START: |
| 782 | case SNDRV_PCM_TRIGGER_RESUME: |
| 783 | case SNDRV_PCM_TRIGGER_PAUSE_RELEASE: |
| 784 | davinci_mcasp_start(dev, substream->stream); |
| 785 | break; |
| 786 | |
| 787 | case SNDRV_PCM_TRIGGER_STOP: |
| 788 | case SNDRV_PCM_TRIGGER_SUSPEND: |
| 789 | case SNDRV_PCM_TRIGGER_PAUSE_PUSH: |
| 790 | davinci_mcasp_stop(dev, substream->stream); |
| 791 | break; |
| 792 | |
| 793 | default: |
| 794 | ret = -EINVAL; |
| 795 | } |
| 796 | |
| 797 | return ret; |
| 798 | } |
| 799 | |
| 800 | static struct snd_soc_dai_ops davinci_mcasp_dai_ops = { |
| 801 | .startup = davinci_mcasp_startup, |
| 802 | .trigger = davinci_mcasp_trigger, |
| 803 | .hw_params = davinci_mcasp_hw_params, |
| 804 | .set_fmt = davinci_mcasp_set_dai_fmt, |
| 805 | |
| 806 | }; |
| 807 | |
| 808 | struct snd_soc_dai davinci_mcasp_dai[] = { |
| 809 | { |
| 810 | .name = "davinci-i2s", |
| 811 | .id = 0, |
| 812 | .playback = { |
| 813 | .channels_min = 2, |
| 814 | .channels_max = 2, |
| 815 | .rates = DAVINCI_MCASP_RATES, |
| 816 | .formats = SNDRV_PCM_FMTBIT_S8 | |
| 817 | SNDRV_PCM_FMTBIT_S16_LE | |
| 818 | SNDRV_PCM_FMTBIT_S32_LE, |
| 819 | }, |
| 820 | .capture = { |
| 821 | .channels_min = 2, |
| 822 | .channels_max = 2, |
| 823 | .rates = DAVINCI_MCASP_RATES, |
| 824 | .formats = SNDRV_PCM_FMTBIT_S8 | |
| 825 | SNDRV_PCM_FMTBIT_S16_LE | |
| 826 | SNDRV_PCM_FMTBIT_S32_LE, |
| 827 | }, |
| 828 | .ops = &davinci_mcasp_dai_ops, |
| 829 | |
| 830 | }, |
| 831 | { |
| 832 | .name = "davinci-dit", |
| 833 | .id = 1, |
| 834 | .playback = { |
| 835 | .channels_min = 1, |
| 836 | .channels_max = 384, |
| 837 | .rates = DAVINCI_MCASP_RATES, |
| 838 | .formats = SNDRV_PCM_FMTBIT_S16_LE, |
| 839 | }, |
| 840 | .ops = &davinci_mcasp_dai_ops, |
| 841 | }, |
| 842 | |
| 843 | }; |
| 844 | EXPORT_SYMBOL_GPL(davinci_mcasp_dai); |
| 845 | |
| 846 | static int davinci_mcasp_probe(struct platform_device *pdev) |
| 847 | { |
| 848 | struct davinci_pcm_dma_params *dma_data; |
| 849 | struct resource *mem, *ioarea, *res; |
| 850 | struct snd_platform_data *pdata; |
| 851 | struct davinci_audio_dev *dev; |
| 852 | int count = 0; |
| 853 | int ret = 0; |
| 854 | |
| 855 | dev = kzalloc(sizeof(struct davinci_audio_dev), GFP_KERNEL); |
| 856 | if (!dev) |
| 857 | return -ENOMEM; |
| 858 | |
| 859 | dma_data = kzalloc(sizeof(struct davinci_pcm_dma_params) * 2, |
| 860 | GFP_KERNEL); |
| 861 | if (!dma_data) { |
| 862 | ret = -ENOMEM; |
| 863 | goto err_release_dev; |
| 864 | } |
| 865 | |
| 866 | mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 867 | if (!mem) { |
| 868 | dev_err(&pdev->dev, "no mem resource?\n"); |
| 869 | ret = -ENODEV; |
| 870 | goto err_release_data; |
| 871 | } |
| 872 | |
| 873 | ioarea = request_mem_region(mem->start, |
| 874 | (mem->end - mem->start) + 1, pdev->name); |
| 875 | if (!ioarea) { |
| 876 | dev_err(&pdev->dev, "Audio region already claimed\n"); |
| 877 | ret = -EBUSY; |
| 878 | goto err_release_data; |
| 879 | } |
| 880 | |
| 881 | pdata = pdev->dev.platform_data; |
Kevin Hilman | 3e46a44 | 2009-07-15 10:42:09 -0700 | [diff] [blame] | 882 | dev->clk = clk_get(&pdev->dev, NULL); |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 883 | if (IS_ERR(dev->clk)) { |
| 884 | ret = -ENODEV; |
| 885 | goto err_release_region; |
| 886 | } |
| 887 | |
| 888 | clk_enable(dev->clk); |
| 889 | |
| 890 | dev->base = (void __iomem *)IO_ADDRESS(mem->start); |
| 891 | dev->op_mode = pdata->op_mode; |
| 892 | dev->tdm_slots = pdata->tdm_slots; |
| 893 | dev->num_serializer = pdata->num_serializer; |
| 894 | dev->serial_dir = pdata->serial_dir; |
| 895 | dev->codec_fmt = pdata->codec_fmt; |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 896 | dev->version = pdata->version; |
| 897 | dev->txnumevt = pdata->txnumevt; |
| 898 | dev->rxnumevt = pdata->rxnumevt; |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 899 | |
| 900 | dma_data[count].name = "I2S PCM Stereo out"; |
| 901 | dma_data[count].eventq_no = pdata->eventq_no; |
| 902 | dma_data[count].dma_addr = (dma_addr_t) (pdata->tx_dma_offset + |
| 903 | io_v2p(dev->base)); |
| 904 | dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK] = &dma_data[count]; |
| 905 | |
| 906 | /* first TX, then RX */ |
| 907 | res = platform_get_resource(pdev, IORESOURCE_DMA, 0); |
| 908 | if (!res) { |
| 909 | dev_err(&pdev->dev, "no DMA resource\n"); |
| 910 | goto err_release_region; |
| 911 | } |
| 912 | |
| 913 | dma_data[count].channel = res->start; |
| 914 | count++; |
| 915 | dma_data[count].name = "I2S PCM Stereo in"; |
| 916 | dma_data[count].eventq_no = pdata->eventq_no; |
| 917 | dma_data[count].dma_addr = (dma_addr_t)(pdata->rx_dma_offset + |
| 918 | io_v2p(dev->base)); |
| 919 | dev->dma_params[SNDRV_PCM_STREAM_CAPTURE] = &dma_data[count]; |
| 920 | |
| 921 | res = platform_get_resource(pdev, IORESOURCE_DMA, 1); |
| 922 | if (!res) { |
| 923 | dev_err(&pdev->dev, "no DMA resource\n"); |
| 924 | goto err_release_region; |
| 925 | } |
| 926 | |
| 927 | dma_data[count].channel = res->start; |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 928 | davinci_mcasp_dai[pdata->op_mode].private_data = dev; |
| 929 | davinci_mcasp_dai[pdata->op_mode].dev = &pdev->dev; |
| 930 | ret = snd_soc_register_dai(&davinci_mcasp_dai[pdata->op_mode]); |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 931 | |
| 932 | if (ret != 0) |
| 933 | goto err_release_region; |
| 934 | return 0; |
| 935 | |
| 936 | err_release_region: |
| 937 | release_mem_region(mem->start, (mem->end - mem->start) + 1); |
| 938 | err_release_data: |
| 939 | kfree(dma_data); |
| 940 | err_release_dev: |
| 941 | kfree(dev); |
| 942 | |
| 943 | return ret; |
| 944 | } |
| 945 | |
| 946 | static int davinci_mcasp_remove(struct platform_device *pdev) |
| 947 | { |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 948 | struct snd_platform_data *pdata = pdev->dev.platform_data; |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 949 | struct davinci_pcm_dma_params *dma_data; |
| 950 | struct davinci_audio_dev *dev; |
| 951 | struct resource *mem; |
| 952 | |
Chaithrika U S | 6a99fb5 | 2009-08-11 16:58:52 -0400 | [diff] [blame] | 953 | snd_soc_unregister_dai(&davinci_mcasp_dai[pdata->op_mode]); |
| 954 | dev = davinci_mcasp_dai[pdata->op_mode].private_data; |
Chaithrika U S | b67f448 | 2009-06-05 06:28:40 -0400 | [diff] [blame] | 955 | clk_disable(dev->clk); |
| 956 | clk_put(dev->clk); |
| 957 | dev->clk = NULL; |
| 958 | |
| 959 | mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 960 | release_mem_region(mem->start, (mem->end - mem->start) + 1); |
| 961 | |
| 962 | dma_data = dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK]; |
| 963 | kfree(dma_data); |
| 964 | kfree(dev); |
| 965 | |
| 966 | return 0; |
| 967 | } |
| 968 | |
| 969 | static struct platform_driver davinci_mcasp_driver = { |
| 970 | .probe = davinci_mcasp_probe, |
| 971 | .remove = davinci_mcasp_remove, |
| 972 | .driver = { |
| 973 | .name = "davinci-mcasp", |
| 974 | .owner = THIS_MODULE, |
| 975 | }, |
| 976 | }; |
| 977 | |
| 978 | static int __init davinci_mcasp_init(void) |
| 979 | { |
| 980 | return platform_driver_register(&davinci_mcasp_driver); |
| 981 | } |
| 982 | module_init(davinci_mcasp_init); |
| 983 | |
| 984 | static void __exit davinci_mcasp_exit(void) |
| 985 | { |
| 986 | platform_driver_unregister(&davinci_mcasp_driver); |
| 987 | } |
| 988 | module_exit(davinci_mcasp_exit); |
| 989 | |
| 990 | MODULE_AUTHOR("Steve Chen"); |
| 991 | MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface"); |
| 992 | MODULE_LICENSE("GPL"); |
| 993 | |