Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 1 | /* Freescale Enhanced Local Bus Controller NAND driver |
| 2 | * |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 3 | * Copyright © 2006-2007, 2010 Freescale Semiconductor |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 4 | * |
| 5 | * Authors: Nick Spence <nick.spence@freescale.com>, |
| 6 | * Scott Wood <scottwood@freescale.com> |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 7 | * Jack Lan <jack.lan@freescale.com> |
| 8 | * Roy Zang <tie-fei.zang@freescale.com> |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify |
| 11 | * it under the terms of the GNU General Public License as published by |
| 12 | * the Free Software Foundation; either version 2 of the License, or |
| 13 | * (at your option) any later version. |
| 14 | * |
| 15 | * This program is distributed in the hope that it will be useful, |
| 16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 18 | * GNU General Public License for more details. |
| 19 | * |
| 20 | * You should have received a copy of the GNU General Public License |
| 21 | * along with this program; if not, write to the Free Software |
| 22 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 23 | */ |
| 24 | |
| 25 | #include <linux/module.h> |
| 26 | #include <linux/types.h> |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 27 | #include <linux/kernel.h> |
| 28 | #include <linux/string.h> |
| 29 | #include <linux/ioport.h> |
Rob Herring | 5af5073 | 2013-09-17 14:28:33 -0500 | [diff] [blame] | 30 | #include <linux/of_address.h> |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 31 | #include <linux/of_platform.h> |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 32 | #include <linux/platform_device.h> |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 33 | #include <linux/slab.h> |
| 34 | #include <linux/interrupt.h> |
| 35 | |
| 36 | #include <linux/mtd/mtd.h> |
| 37 | #include <linux/mtd/nand.h> |
| 38 | #include <linux/mtd/nand_ecc.h> |
| 39 | #include <linux/mtd/partitions.h> |
| 40 | |
| 41 | #include <asm/io.h> |
Anton Vorontsov | d4a32fe | 2008-03-11 20:23:28 +0300 | [diff] [blame] | 42 | #include <asm/fsl_lbc.h> |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 43 | |
| 44 | #define MAX_BANKS 8 |
| 45 | #define ERR_BYTE 0xFF /* Value returned for read bytes when read failed */ |
| 46 | #define FCM_TIMEOUT_MSECS 500 /* Maximum number of mSecs to wait for FCM */ |
| 47 | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 48 | /* mtd information per set */ |
| 49 | |
| 50 | struct fsl_elbc_mtd { |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 51 | struct nand_chip chip; |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 52 | struct fsl_lbc_ctrl *ctrl; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 53 | |
| 54 | struct device *dev; |
| 55 | int bank; /* Chip select bank number */ |
| 56 | u8 __iomem *vbase; /* Chip select base virtual address */ |
| 57 | int page_size; /* NAND page size (0=512, 1=2048) */ |
| 58 | unsigned int fmr; /* FCM Flash Mode Register value */ |
| 59 | }; |
| 60 | |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 61 | /* Freescale eLBC FCM controller information */ |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 62 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 63 | struct fsl_elbc_fcm_ctrl { |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 64 | struct nand_hw_control controller; |
| 65 | struct fsl_elbc_mtd *chips[MAX_BANKS]; |
| 66 | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 67 | u8 __iomem *addr; /* Address of assigned FCM buffer */ |
| 68 | unsigned int page; /* Last page written to / read from */ |
| 69 | unsigned int read_bytes; /* Number of bytes read during command */ |
| 70 | unsigned int column; /* Saved column from SEQIN */ |
| 71 | unsigned int index; /* Pointer to next byte to 'read' */ |
| 72 | unsigned int status; /* status read from LTESR after last op */ |
| 73 | unsigned int mdr; /* UPM/FCM Data Register value */ |
| 74 | unsigned int use_mdr; /* Non zero if the MDR is to be set */ |
| 75 | unsigned int oob; /* Non zero if operating on OOB data */ |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 76 | unsigned int counter; /* counter for the initializations */ |
Mike Dunn | 3f91e94 | 2012-04-25 12:06:09 -0700 | [diff] [blame] | 77 | unsigned int max_bitflips; /* Saved during READ0 cmd */ |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 78 | }; |
| 79 | |
| 80 | /* These map to the positions used by the FCM hardware ECC generator */ |
| 81 | |
Boris Brezillon | c2e197b | 2016-02-03 20:01:04 +0100 | [diff] [blame] | 82 | static int fsl_elbc_ooblayout_ecc(struct mtd_info *mtd, int section, |
| 83 | struct mtd_oob_region *oobregion) |
| 84 | { |
| 85 | struct nand_chip *chip = mtd_to_nand(mtd); |
| 86 | struct fsl_elbc_mtd *priv = nand_get_controller_data(chip); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 87 | |
Boris Brezillon | c2e197b | 2016-02-03 20:01:04 +0100 | [diff] [blame] | 88 | if (section >= chip->ecc.steps) |
| 89 | return -ERANGE; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 90 | |
Boris Brezillon | c2e197b | 2016-02-03 20:01:04 +0100 | [diff] [blame] | 91 | oobregion->offset = (16 * section) + 6; |
| 92 | if (priv->fmr & FMR_ECCM) |
| 93 | oobregion->offset += 2; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 94 | |
Boris Brezillon | c2e197b | 2016-02-03 20:01:04 +0100 | [diff] [blame] | 95 | oobregion->length = chip->ecc.bytes; |
| 96 | |
| 97 | return 0; |
| 98 | } |
| 99 | |
| 100 | static int fsl_elbc_ooblayout_free(struct mtd_info *mtd, int section, |
| 101 | struct mtd_oob_region *oobregion) |
| 102 | { |
| 103 | struct nand_chip *chip = mtd_to_nand(mtd); |
| 104 | struct fsl_elbc_mtd *priv = nand_get_controller_data(chip); |
| 105 | |
| 106 | if (section > chip->ecc.steps) |
| 107 | return -ERANGE; |
| 108 | |
| 109 | if (!section) { |
| 110 | oobregion->offset = 0; |
| 111 | if (mtd->writesize > 512) |
| 112 | oobregion->offset++; |
| 113 | oobregion->length = (priv->fmr & FMR_ECCM) ? 7 : 5; |
| 114 | } else { |
| 115 | oobregion->offset = (16 * section) - |
| 116 | ((priv->fmr & FMR_ECCM) ? 5 : 7); |
| 117 | if (section < chip->ecc.steps) |
| 118 | oobregion->length = 13; |
| 119 | else |
| 120 | oobregion->length = mtd->oobsize - oobregion->offset; |
| 121 | } |
| 122 | |
| 123 | return 0; |
| 124 | } |
| 125 | |
| 126 | static const struct mtd_ooblayout_ops fsl_elbc_ooblayout_ops = { |
| 127 | .ecc = fsl_elbc_ooblayout_ecc, |
| 128 | .free = fsl_elbc_ooblayout_free, |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 129 | }; |
| 130 | |
Anton Vorontsov | 452db27 | 2008-06-27 23:04:04 +0400 | [diff] [blame] | 131 | /* |
Anton Vorontsov | ec6e0ea | 2008-06-27 23:04:13 +0400 | [diff] [blame] | 132 | * ELBC may use HW ECC, so that OOB offsets, that NAND core uses for bbt, |
| 133 | * interfere with ECC positions, that's why we implement our own descriptors. |
| 134 | * OOB {11, 5}, works for both SP and LP chips, with ECCM = 1 and ECCM = 0. |
| 135 | */ |
| 136 | static u8 bbt_pattern[] = {'B', 'b', 't', '0' }; |
| 137 | static u8 mirror_pattern[] = {'1', 't', 'b', 'B' }; |
| 138 | |
| 139 | static struct nand_bbt_descr bbt_main_descr = { |
| 140 | .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE | |
| 141 | NAND_BBT_2BIT | NAND_BBT_VERSION, |
| 142 | .offs = 11, |
| 143 | .len = 4, |
| 144 | .veroffs = 15, |
| 145 | .maxblocks = 4, |
| 146 | .pattern = bbt_pattern, |
| 147 | }; |
| 148 | |
| 149 | static struct nand_bbt_descr bbt_mirror_descr = { |
| 150 | .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE | |
| 151 | NAND_BBT_2BIT | NAND_BBT_VERSION, |
| 152 | .offs = 11, |
| 153 | .len = 4, |
| 154 | .veroffs = 15, |
| 155 | .maxblocks = 4, |
| 156 | .pattern = mirror_pattern, |
| 157 | }; |
| 158 | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 159 | /*=================================*/ |
| 160 | |
| 161 | /* |
| 162 | * Set up the FCM hardware block and page address fields, and the fcm |
| 163 | * structure addr field to point to the correct FCM buffer in memory |
| 164 | */ |
| 165 | static void set_addr(struct mtd_info *mtd, int column, int page_addr, int oob) |
| 166 | { |
Boris BREZILLON | 4bd4ebc | 2015-12-01 12:03:04 +0100 | [diff] [blame] | 167 | struct nand_chip *chip = mtd_to_nand(mtd); |
Boris BREZILLON | d699ed2 | 2015-12-10 09:00:41 +0100 | [diff] [blame] | 168 | struct fsl_elbc_mtd *priv = nand_get_controller_data(chip); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 169 | struct fsl_lbc_ctrl *ctrl = priv->ctrl; |
Anton Vorontsov | d4a32fe | 2008-03-11 20:23:28 +0300 | [diff] [blame] | 170 | struct fsl_lbc_regs __iomem *lbc = ctrl->regs; |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 171 | struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 172 | int buf_num; |
| 173 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 174 | elbc_fcm_ctrl->page = page_addr; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 175 | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 176 | if (priv->page_size) { |
Liu Shuo | 9ae84fe | 2011-12-09 17:42:54 +0800 | [diff] [blame] | 177 | /* |
| 178 | * large page size chip : FPAR[PI] save the lowest 6 bits, |
| 179 | * FBAR[BLK] save the other bits. |
| 180 | */ |
| 181 | out_be32(&lbc->fbar, page_addr >> 6); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 182 | out_be32(&lbc->fpar, |
| 183 | ((page_addr << FPAR_LP_PI_SHIFT) & FPAR_LP_PI) | |
| 184 | (oob ? FPAR_LP_MS : 0) | column); |
| 185 | buf_num = (page_addr & 1) << 2; |
| 186 | } else { |
Liu Shuo | 9ae84fe | 2011-12-09 17:42:54 +0800 | [diff] [blame] | 187 | /* |
| 188 | * small page size chip : FPAR[PI] save the lowest 5 bits, |
| 189 | * FBAR[BLK] save the other bits. |
| 190 | */ |
| 191 | out_be32(&lbc->fbar, page_addr >> 5); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 192 | out_be32(&lbc->fpar, |
| 193 | ((page_addr << FPAR_SP_PI_SHIFT) & FPAR_SP_PI) | |
| 194 | (oob ? FPAR_SP_MS : 0) | column); |
| 195 | buf_num = page_addr & 7; |
| 196 | } |
| 197 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 198 | elbc_fcm_ctrl->addr = priv->vbase + buf_num * 1024; |
| 199 | elbc_fcm_ctrl->index = column; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 200 | |
| 201 | /* for OOB data point to the second half of the buffer */ |
| 202 | if (oob) |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 203 | elbc_fcm_ctrl->index += priv->page_size ? 2048 : 512; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 204 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 205 | dev_vdbg(priv->dev, "set_addr: bank=%d, " |
| 206 | "elbc_fcm_ctrl->addr=0x%p (0x%p), " |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 207 | "index %x, pes %d ps %d\n", |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 208 | buf_num, elbc_fcm_ctrl->addr, priv->vbase, |
| 209 | elbc_fcm_ctrl->index, |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 210 | chip->phys_erase_shift, chip->page_shift); |
| 211 | } |
| 212 | |
| 213 | /* |
| 214 | * execute FCM command and wait for it to complete |
| 215 | */ |
| 216 | static int fsl_elbc_run_command(struct mtd_info *mtd) |
| 217 | { |
Boris BREZILLON | 4bd4ebc | 2015-12-01 12:03:04 +0100 | [diff] [blame] | 218 | struct nand_chip *chip = mtd_to_nand(mtd); |
Boris BREZILLON | d699ed2 | 2015-12-10 09:00:41 +0100 | [diff] [blame] | 219 | struct fsl_elbc_mtd *priv = nand_get_controller_data(chip); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 220 | struct fsl_lbc_ctrl *ctrl = priv->ctrl; |
| 221 | struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand; |
Anton Vorontsov | d4a32fe | 2008-03-11 20:23:28 +0300 | [diff] [blame] | 222 | struct fsl_lbc_regs __iomem *lbc = ctrl->regs; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 223 | |
| 224 | /* Setup the FMR[OP] to execute without write protection */ |
| 225 | out_be32(&lbc->fmr, priv->fmr | 3); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 226 | if (elbc_fcm_ctrl->use_mdr) |
| 227 | out_be32(&lbc->mdr, elbc_fcm_ctrl->mdr); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 228 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 229 | dev_vdbg(priv->dev, |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 230 | "fsl_elbc_run_command: fmr=%08x fir=%08x fcr=%08x\n", |
| 231 | in_be32(&lbc->fmr), in_be32(&lbc->fir), in_be32(&lbc->fcr)); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 232 | dev_vdbg(priv->dev, |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 233 | "fsl_elbc_run_command: fbar=%08x fpar=%08x " |
| 234 | "fbcr=%08x bank=%d\n", |
| 235 | in_be32(&lbc->fbar), in_be32(&lbc->fpar), |
| 236 | in_be32(&lbc->fbcr), priv->bank); |
| 237 | |
Mike Hench | 1938de4 | 2008-03-19 12:40:15 -0500 | [diff] [blame] | 238 | ctrl->irq_status = 0; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 239 | /* execute special operation */ |
| 240 | out_be32(&lbc->lsor, priv->bank); |
| 241 | |
| 242 | /* wait for FCM complete flag or timeout */ |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 243 | wait_event_timeout(ctrl->irq_wait, ctrl->irq_status, |
| 244 | FCM_TIMEOUT_MSECS * HZ/1000); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 245 | elbc_fcm_ctrl->status = ctrl->irq_status; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 246 | /* store mdr value in case it was needed */ |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 247 | if (elbc_fcm_ctrl->use_mdr) |
| 248 | elbc_fcm_ctrl->mdr = in_be32(&lbc->mdr); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 249 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 250 | elbc_fcm_ctrl->use_mdr = 0; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 251 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 252 | if (elbc_fcm_ctrl->status != LTESR_CC) { |
| 253 | dev_info(priv->dev, |
Scott Wood | c1317f7 | 2009-11-13 14:14:15 -0600 | [diff] [blame] | 254 | "command failed: fir %x fcr %x status %x mdr %x\n", |
| 255 | in_be32(&lbc->fir), in_be32(&lbc->fcr), |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 256 | elbc_fcm_ctrl->status, elbc_fcm_ctrl->mdr); |
Scott Wood | c1317f7 | 2009-11-13 14:14:15 -0600 | [diff] [blame] | 257 | return -EIO; |
| 258 | } |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 259 | |
Michael Hench | f975c6b | 2011-07-26 15:07:42 -0500 | [diff] [blame] | 260 | if (chip->ecc.mode != NAND_ECC_HW) |
| 261 | return 0; |
| 262 | |
Mike Dunn | 3f91e94 | 2012-04-25 12:06:09 -0700 | [diff] [blame] | 263 | elbc_fcm_ctrl->max_bitflips = 0; |
| 264 | |
Michael Hench | f975c6b | 2011-07-26 15:07:42 -0500 | [diff] [blame] | 265 | if (elbc_fcm_ctrl->read_bytes == mtd->writesize + mtd->oobsize) { |
| 266 | uint32_t lteccr = in_be32(&lbc->lteccr); |
| 267 | /* |
| 268 | * if command was a full page read and the ELBC |
| 269 | * has the LTECCR register, then bits 12-15 (ppc order) of |
| 270 | * LTECCR indicates which 512 byte sub-pages had fixed errors. |
| 271 | * bits 28-31 are uncorrectable errors, marked elsewhere. |
| 272 | * for small page nand only 1 bit is used. |
| 273 | * if the ELBC doesn't have the lteccr register it reads 0 |
Mike Dunn | 3f91e94 | 2012-04-25 12:06:09 -0700 | [diff] [blame] | 274 | * FIXME: 4 bits can be corrected on NANDs with 2k pages, so |
| 275 | * count the number of sub-pages with bitflips and update |
| 276 | * ecc_stats.corrected accordingly. |
Michael Hench | f975c6b | 2011-07-26 15:07:42 -0500 | [diff] [blame] | 277 | */ |
| 278 | if (lteccr & 0x000F000F) |
| 279 | out_be32(&lbc->lteccr, 0x000F000F); /* clear lteccr */ |
Mike Dunn | 3f91e94 | 2012-04-25 12:06:09 -0700 | [diff] [blame] | 280 | if (lteccr & 0x000F0000) { |
Michael Hench | f975c6b | 2011-07-26 15:07:42 -0500 | [diff] [blame] | 281 | mtd->ecc_stats.corrected++; |
Mike Dunn | 3f91e94 | 2012-04-25 12:06:09 -0700 | [diff] [blame] | 282 | elbc_fcm_ctrl->max_bitflips = 1; |
| 283 | } |
Michael Hench | f975c6b | 2011-07-26 15:07:42 -0500 | [diff] [blame] | 284 | } |
| 285 | |
Scott Wood | c1317f7 | 2009-11-13 14:14:15 -0600 | [diff] [blame] | 286 | return 0; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 287 | } |
| 288 | |
| 289 | static void fsl_elbc_do_read(struct nand_chip *chip, int oob) |
| 290 | { |
Boris BREZILLON | d699ed2 | 2015-12-10 09:00:41 +0100 | [diff] [blame] | 291 | struct fsl_elbc_mtd *priv = nand_get_controller_data(chip); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 292 | struct fsl_lbc_ctrl *ctrl = priv->ctrl; |
Anton Vorontsov | d4a32fe | 2008-03-11 20:23:28 +0300 | [diff] [blame] | 293 | struct fsl_lbc_regs __iomem *lbc = ctrl->regs; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 294 | |
| 295 | if (priv->page_size) { |
| 296 | out_be32(&lbc->fir, |
Scott Wood | 476459a | 2009-11-13 14:13:01 -0600 | [diff] [blame] | 297 | (FIR_OP_CM0 << FIR_OP0_SHIFT) | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 298 | (FIR_OP_CA << FIR_OP1_SHIFT) | |
| 299 | (FIR_OP_PA << FIR_OP2_SHIFT) | |
Scott Wood | 476459a | 2009-11-13 14:13:01 -0600 | [diff] [blame] | 300 | (FIR_OP_CM1 << FIR_OP3_SHIFT) | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 301 | (FIR_OP_RBW << FIR_OP4_SHIFT)); |
| 302 | |
| 303 | out_be32(&lbc->fcr, (NAND_CMD_READ0 << FCR_CMD0_SHIFT) | |
| 304 | (NAND_CMD_READSTART << FCR_CMD1_SHIFT)); |
| 305 | } else { |
| 306 | out_be32(&lbc->fir, |
Scott Wood | 476459a | 2009-11-13 14:13:01 -0600 | [diff] [blame] | 307 | (FIR_OP_CM0 << FIR_OP0_SHIFT) | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 308 | (FIR_OP_CA << FIR_OP1_SHIFT) | |
| 309 | (FIR_OP_PA << FIR_OP2_SHIFT) | |
| 310 | (FIR_OP_RBW << FIR_OP3_SHIFT)); |
| 311 | |
| 312 | if (oob) |
| 313 | out_be32(&lbc->fcr, NAND_CMD_READOOB << FCR_CMD0_SHIFT); |
| 314 | else |
| 315 | out_be32(&lbc->fcr, NAND_CMD_READ0 << FCR_CMD0_SHIFT); |
| 316 | } |
| 317 | } |
| 318 | |
| 319 | /* cmdfunc send commands to the FCM */ |
| 320 | static void fsl_elbc_cmdfunc(struct mtd_info *mtd, unsigned int command, |
| 321 | int column, int page_addr) |
| 322 | { |
Boris BREZILLON | 4bd4ebc | 2015-12-01 12:03:04 +0100 | [diff] [blame] | 323 | struct nand_chip *chip = mtd_to_nand(mtd); |
Boris BREZILLON | d699ed2 | 2015-12-10 09:00:41 +0100 | [diff] [blame] | 324 | struct fsl_elbc_mtd *priv = nand_get_controller_data(chip); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 325 | struct fsl_lbc_ctrl *ctrl = priv->ctrl; |
| 326 | struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand; |
Anton Vorontsov | d4a32fe | 2008-03-11 20:23:28 +0300 | [diff] [blame] | 327 | struct fsl_lbc_regs __iomem *lbc = ctrl->regs; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 328 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 329 | elbc_fcm_ctrl->use_mdr = 0; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 330 | |
| 331 | /* clear the read buffer */ |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 332 | elbc_fcm_ctrl->read_bytes = 0; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 333 | if (command != NAND_CMD_PAGEPROG) |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 334 | elbc_fcm_ctrl->index = 0; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 335 | |
| 336 | switch (command) { |
| 337 | /* READ0 and READ1 read the entire buffer to use hardware ECC. */ |
| 338 | case NAND_CMD_READ1: |
| 339 | column += 256; |
| 340 | |
| 341 | /* fall-through */ |
| 342 | case NAND_CMD_READ0: |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 343 | dev_dbg(priv->dev, |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 344 | "fsl_elbc_cmdfunc: NAND_CMD_READ0, page_addr:" |
| 345 | " 0x%x, column: 0x%x.\n", page_addr, column); |
| 346 | |
| 347 | |
| 348 | out_be32(&lbc->fbcr, 0); /* read entire page to enable ECC */ |
| 349 | set_addr(mtd, 0, page_addr, 0); |
| 350 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 351 | elbc_fcm_ctrl->read_bytes = mtd->writesize + mtd->oobsize; |
| 352 | elbc_fcm_ctrl->index += column; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 353 | |
| 354 | fsl_elbc_do_read(chip, 0); |
| 355 | fsl_elbc_run_command(mtd); |
| 356 | return; |
| 357 | |
| 358 | /* READOOB reads only the OOB because no ECC is performed. */ |
| 359 | case NAND_CMD_READOOB: |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 360 | dev_vdbg(priv->dev, |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 361 | "fsl_elbc_cmdfunc: NAND_CMD_READOOB, page_addr:" |
| 362 | " 0x%x, column: 0x%x.\n", page_addr, column); |
| 363 | |
| 364 | out_be32(&lbc->fbcr, mtd->oobsize - column); |
| 365 | set_addr(mtd, column, page_addr, 1); |
| 366 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 367 | elbc_fcm_ctrl->read_bytes = mtd->writesize + mtd->oobsize; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 368 | |
| 369 | fsl_elbc_do_read(chip, 1); |
| 370 | fsl_elbc_run_command(mtd); |
| 371 | return; |
| 372 | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 373 | case NAND_CMD_READID: |
Shengzhou Liu | f57eb5c | 2011-12-12 17:40:53 +0800 | [diff] [blame] | 374 | case NAND_CMD_PARAM: |
| 375 | dev_vdbg(priv->dev, "fsl_elbc_cmdfunc: NAND_CMD %x\n", command); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 376 | |
Scott Wood | 476459a | 2009-11-13 14:13:01 -0600 | [diff] [blame] | 377 | out_be32(&lbc->fir, (FIR_OP_CM0 << FIR_OP0_SHIFT) | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 378 | (FIR_OP_UA << FIR_OP1_SHIFT) | |
| 379 | (FIR_OP_RBW << FIR_OP2_SHIFT)); |
Shengzhou Liu | f57eb5c | 2011-12-12 17:40:53 +0800 | [diff] [blame] | 380 | out_be32(&lbc->fcr, command << FCR_CMD0_SHIFT); |
| 381 | /* |
| 382 | * although currently it's 8 bytes for READID, we always read |
| 383 | * the maximum 256 bytes(for PARAM) |
| 384 | */ |
| 385 | out_be32(&lbc->fbcr, 256); |
| 386 | elbc_fcm_ctrl->read_bytes = 256; |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 387 | elbc_fcm_ctrl->use_mdr = 1; |
Shengzhou Liu | f57eb5c | 2011-12-12 17:40:53 +0800 | [diff] [blame] | 388 | elbc_fcm_ctrl->mdr = column; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 389 | set_addr(mtd, 0, 0, 0); |
| 390 | fsl_elbc_run_command(mtd); |
| 391 | return; |
| 392 | |
| 393 | /* ERASE1 stores the block and page address */ |
| 394 | case NAND_CMD_ERASE1: |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 395 | dev_vdbg(priv->dev, |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 396 | "fsl_elbc_cmdfunc: NAND_CMD_ERASE1, " |
| 397 | "page_addr: 0x%x.\n", page_addr); |
| 398 | set_addr(mtd, 0, page_addr, 0); |
| 399 | return; |
| 400 | |
| 401 | /* ERASE2 uses the block and page address from ERASE1 */ |
| 402 | case NAND_CMD_ERASE2: |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 403 | dev_vdbg(priv->dev, "fsl_elbc_cmdfunc: NAND_CMD_ERASE2.\n"); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 404 | |
| 405 | out_be32(&lbc->fir, |
Scott Wood | 476459a | 2009-11-13 14:13:01 -0600 | [diff] [blame] | 406 | (FIR_OP_CM0 << FIR_OP0_SHIFT) | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 407 | (FIR_OP_PA << FIR_OP1_SHIFT) | |
Scott Wood | 476459a | 2009-11-13 14:13:01 -0600 | [diff] [blame] | 408 | (FIR_OP_CM2 << FIR_OP2_SHIFT) | |
| 409 | (FIR_OP_CW1 << FIR_OP3_SHIFT) | |
| 410 | (FIR_OP_RS << FIR_OP4_SHIFT)); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 411 | |
| 412 | out_be32(&lbc->fcr, |
| 413 | (NAND_CMD_ERASE1 << FCR_CMD0_SHIFT) | |
Scott Wood | 476459a | 2009-11-13 14:13:01 -0600 | [diff] [blame] | 414 | (NAND_CMD_STATUS << FCR_CMD1_SHIFT) | |
| 415 | (NAND_CMD_ERASE2 << FCR_CMD2_SHIFT)); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 416 | |
| 417 | out_be32(&lbc->fbcr, 0); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 418 | elbc_fcm_ctrl->read_bytes = 0; |
| 419 | elbc_fcm_ctrl->use_mdr = 1; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 420 | |
| 421 | fsl_elbc_run_command(mtd); |
| 422 | return; |
| 423 | |
| 424 | /* SEQIN sets up the addr buffer and all registers except the length */ |
| 425 | case NAND_CMD_SEQIN: { |
| 426 | __be32 fcr; |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 427 | dev_vdbg(priv->dev, |
| 428 | "fsl_elbc_cmdfunc: NAND_CMD_SEQIN/PAGE_PROG, " |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 429 | "page_addr: 0x%x, column: 0x%x.\n", |
| 430 | page_addr, column); |
| 431 | |
Sergej.Stepanov@ids.de | eeda667 | 2010-11-23 18:38:36 +0100 | [diff] [blame] | 432 | elbc_fcm_ctrl->column = column; |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 433 | elbc_fcm_ctrl->use_mdr = 1; |
Scott Wood | 476459a | 2009-11-13 14:13:01 -0600 | [diff] [blame] | 434 | |
Liu Shuo | a9a552f | 2011-12-04 12:31:36 +0800 | [diff] [blame] | 435 | if (column >= mtd->writesize) { |
| 436 | /* OOB area */ |
| 437 | column -= mtd->writesize; |
| 438 | elbc_fcm_ctrl->oob = 1; |
| 439 | } else { |
| 440 | WARN_ON(column != 0); |
| 441 | elbc_fcm_ctrl->oob = 0; |
| 442 | } |
| 443 | |
Scott Wood | 476459a | 2009-11-13 14:13:01 -0600 | [diff] [blame] | 444 | fcr = (NAND_CMD_STATUS << FCR_CMD1_SHIFT) | |
| 445 | (NAND_CMD_SEQIN << FCR_CMD2_SHIFT) | |
| 446 | (NAND_CMD_PAGEPROG << FCR_CMD3_SHIFT); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 447 | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 448 | if (priv->page_size) { |
| 449 | out_be32(&lbc->fir, |
Scott Wood | 476459a | 2009-11-13 14:13:01 -0600 | [diff] [blame] | 450 | (FIR_OP_CM2 << FIR_OP0_SHIFT) | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 451 | (FIR_OP_CA << FIR_OP1_SHIFT) | |
| 452 | (FIR_OP_PA << FIR_OP2_SHIFT) | |
| 453 | (FIR_OP_WB << FIR_OP3_SHIFT) | |
Scott Wood | 476459a | 2009-11-13 14:13:01 -0600 | [diff] [blame] | 454 | (FIR_OP_CM3 << FIR_OP4_SHIFT) | |
| 455 | (FIR_OP_CW1 << FIR_OP5_SHIFT) | |
| 456 | (FIR_OP_RS << FIR_OP6_SHIFT)); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 457 | } else { |
| 458 | out_be32(&lbc->fir, |
Scott Wood | 476459a | 2009-11-13 14:13:01 -0600 | [diff] [blame] | 459 | (FIR_OP_CM0 << FIR_OP0_SHIFT) | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 460 | (FIR_OP_CM2 << FIR_OP1_SHIFT) | |
| 461 | (FIR_OP_CA << FIR_OP2_SHIFT) | |
| 462 | (FIR_OP_PA << FIR_OP3_SHIFT) | |
| 463 | (FIR_OP_WB << FIR_OP4_SHIFT) | |
Scott Wood | 476459a | 2009-11-13 14:13:01 -0600 | [diff] [blame] | 464 | (FIR_OP_CM3 << FIR_OP5_SHIFT) | |
| 465 | (FIR_OP_CW1 << FIR_OP6_SHIFT) | |
| 466 | (FIR_OP_RS << FIR_OP7_SHIFT)); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 467 | |
Liu Shuo | a9a552f | 2011-12-04 12:31:36 +0800 | [diff] [blame] | 468 | if (elbc_fcm_ctrl->oob) |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 469 | /* OOB area --> READOOB */ |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 470 | fcr |= NAND_CMD_READOOB << FCR_CMD0_SHIFT; |
Liu Shuo | a9a552f | 2011-12-04 12:31:36 +0800 | [diff] [blame] | 471 | else |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 472 | /* First 256 bytes --> READ0 */ |
| 473 | fcr |= NAND_CMD_READ0 << FCR_CMD0_SHIFT; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 474 | } |
| 475 | |
| 476 | out_be32(&lbc->fcr, fcr); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 477 | set_addr(mtd, column, page_addr, elbc_fcm_ctrl->oob); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 478 | return; |
| 479 | } |
| 480 | |
| 481 | /* PAGEPROG reuses all of the setup from SEQIN and adds the length */ |
| 482 | case NAND_CMD_PAGEPROG: { |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 483 | dev_vdbg(priv->dev, |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 484 | "fsl_elbc_cmdfunc: NAND_CMD_PAGEPROG " |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 485 | "writing %d bytes.\n", elbc_fcm_ctrl->index); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 486 | |
| 487 | /* if the write did not start at 0 or is not a full page |
| 488 | * then set the exact length, otherwise use a full page |
| 489 | * write so the HW generates the ECC. |
| 490 | */ |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 491 | if (elbc_fcm_ctrl->oob || elbc_fcm_ctrl->column != 0 || |
Mike Hench | 52a474d | 2011-07-05 19:14:48 -0400 | [diff] [blame] | 492 | elbc_fcm_ctrl->index != mtd->writesize + mtd->oobsize) |
Liu Shuo | e32de76 | 2011-12-04 12:31:37 +0800 | [diff] [blame] | 493 | out_be32(&lbc->fbcr, |
| 494 | elbc_fcm_ctrl->index - elbc_fcm_ctrl->column); |
Mike Hench | 52a474d | 2011-07-05 19:14:48 -0400 | [diff] [blame] | 495 | else |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 496 | out_be32(&lbc->fbcr, 0); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 497 | |
| 498 | fsl_elbc_run_command(mtd); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 499 | return; |
| 500 | } |
| 501 | |
| 502 | /* CMD_STATUS must read the status byte while CEB is active */ |
| 503 | /* Note - it does not wait for the ready line */ |
| 504 | case NAND_CMD_STATUS: |
| 505 | out_be32(&lbc->fir, |
| 506 | (FIR_OP_CM0 << FIR_OP0_SHIFT) | |
| 507 | (FIR_OP_RBW << FIR_OP1_SHIFT)); |
| 508 | out_be32(&lbc->fcr, NAND_CMD_STATUS << FCR_CMD0_SHIFT); |
| 509 | out_be32(&lbc->fbcr, 1); |
| 510 | set_addr(mtd, 0, 0, 0); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 511 | elbc_fcm_ctrl->read_bytes = 1; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 512 | |
| 513 | fsl_elbc_run_command(mtd); |
| 514 | |
| 515 | /* The chip always seems to report that it is |
| 516 | * write-protected, even when it is not. |
| 517 | */ |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 518 | setbits8(elbc_fcm_ctrl->addr, NAND_STATUS_WP); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 519 | return; |
| 520 | |
| 521 | /* RESET without waiting for the ready line */ |
| 522 | case NAND_CMD_RESET: |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 523 | dev_dbg(priv->dev, "fsl_elbc_cmdfunc: NAND_CMD_RESET.\n"); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 524 | out_be32(&lbc->fir, FIR_OP_CM0 << FIR_OP0_SHIFT); |
| 525 | out_be32(&lbc->fcr, NAND_CMD_RESET << FCR_CMD0_SHIFT); |
| 526 | fsl_elbc_run_command(mtd); |
| 527 | return; |
| 528 | |
| 529 | default: |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 530 | dev_err(priv->dev, |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 531 | "fsl_elbc_cmdfunc: error, unsupported command 0x%x.\n", |
| 532 | command); |
| 533 | } |
| 534 | } |
| 535 | |
| 536 | static void fsl_elbc_select_chip(struct mtd_info *mtd, int chip) |
| 537 | { |
| 538 | /* The hardware does not seem to support multiple |
| 539 | * chips per bank. |
| 540 | */ |
| 541 | } |
| 542 | |
| 543 | /* |
| 544 | * Write buf to the FCM Controller Data Buffer |
| 545 | */ |
| 546 | static void fsl_elbc_write_buf(struct mtd_info *mtd, const u8 *buf, int len) |
| 547 | { |
Boris BREZILLON | 4bd4ebc | 2015-12-01 12:03:04 +0100 | [diff] [blame] | 548 | struct nand_chip *chip = mtd_to_nand(mtd); |
Boris BREZILLON | d699ed2 | 2015-12-10 09:00:41 +0100 | [diff] [blame] | 549 | struct fsl_elbc_mtd *priv = nand_get_controller_data(chip); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 550 | struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 551 | unsigned int bufsize = mtd->writesize + mtd->oobsize; |
| 552 | |
Anton Vorontsov | 0ff6631 | 2008-03-28 22:10:54 +0300 | [diff] [blame] | 553 | if (len <= 0) { |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 554 | dev_err(priv->dev, "write_buf of %d bytes", len); |
| 555 | elbc_fcm_ctrl->status = 0; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 556 | return; |
| 557 | } |
| 558 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 559 | if ((unsigned int)len > bufsize - elbc_fcm_ctrl->index) { |
| 560 | dev_err(priv->dev, |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 561 | "write_buf beyond end of buffer " |
| 562 | "(%d requested, %u available)\n", |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 563 | len, bufsize - elbc_fcm_ctrl->index); |
| 564 | len = bufsize - elbc_fcm_ctrl->index; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 565 | } |
| 566 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 567 | memcpy_toio(&elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index], buf, len); |
Anton Vorontsov | 0ff6631 | 2008-03-28 22:10:54 +0300 | [diff] [blame] | 568 | /* |
| 569 | * This is workaround for the weird elbc hangs during nand write, |
| 570 | * Scott Wood says: "...perhaps difference in how long it takes a |
| 571 | * write to make it through the localbus compared to a write to IMMR |
| 572 | * is causing problems, and sync isn't helping for some reason." |
| 573 | * Reading back the last byte helps though. |
| 574 | */ |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 575 | in_8(&elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index] + len - 1); |
Anton Vorontsov | 0ff6631 | 2008-03-28 22:10:54 +0300 | [diff] [blame] | 576 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 577 | elbc_fcm_ctrl->index += len; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 578 | } |
| 579 | |
| 580 | /* |
| 581 | * read a byte from either the FCM hardware buffer if it has any data left |
| 582 | * otherwise issue a command to read a single byte. |
| 583 | */ |
| 584 | static u8 fsl_elbc_read_byte(struct mtd_info *mtd) |
| 585 | { |
Boris BREZILLON | 4bd4ebc | 2015-12-01 12:03:04 +0100 | [diff] [blame] | 586 | struct nand_chip *chip = mtd_to_nand(mtd); |
Boris BREZILLON | d699ed2 | 2015-12-10 09:00:41 +0100 | [diff] [blame] | 587 | struct fsl_elbc_mtd *priv = nand_get_controller_data(chip); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 588 | struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 589 | |
| 590 | /* If there are still bytes in the FCM, then use the next byte. */ |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 591 | if (elbc_fcm_ctrl->index < elbc_fcm_ctrl->read_bytes) |
| 592 | return in_8(&elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index++]); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 593 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 594 | dev_err(priv->dev, "read_byte beyond end of buffer\n"); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 595 | return ERR_BYTE; |
| 596 | } |
| 597 | |
| 598 | /* |
| 599 | * Read from the FCM Controller Data Buffer |
| 600 | */ |
| 601 | static void fsl_elbc_read_buf(struct mtd_info *mtd, u8 *buf, int len) |
| 602 | { |
Boris BREZILLON | 4bd4ebc | 2015-12-01 12:03:04 +0100 | [diff] [blame] | 603 | struct nand_chip *chip = mtd_to_nand(mtd); |
Boris BREZILLON | d699ed2 | 2015-12-10 09:00:41 +0100 | [diff] [blame] | 604 | struct fsl_elbc_mtd *priv = nand_get_controller_data(chip); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 605 | struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 606 | int avail; |
| 607 | |
| 608 | if (len < 0) |
| 609 | return; |
| 610 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 611 | avail = min((unsigned int)len, |
| 612 | elbc_fcm_ctrl->read_bytes - elbc_fcm_ctrl->index); |
| 613 | memcpy_fromio(buf, &elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index], avail); |
| 614 | elbc_fcm_ctrl->index += avail; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 615 | |
| 616 | if (len > avail) |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 617 | dev_err(priv->dev, |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 618 | "read_buf beyond end of buffer " |
| 619 | "(%d requested, %d available)\n", |
| 620 | len, avail); |
| 621 | } |
| 622 | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 623 | /* This function is called after Program and Erase Operations to |
| 624 | * check for success or failure. |
| 625 | */ |
| 626 | static int fsl_elbc_wait(struct mtd_info *mtd, struct nand_chip *chip) |
| 627 | { |
Boris BREZILLON | d699ed2 | 2015-12-10 09:00:41 +0100 | [diff] [blame] | 628 | struct fsl_elbc_mtd *priv = nand_get_controller_data(chip); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 629 | struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 630 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 631 | if (elbc_fcm_ctrl->status != LTESR_CC) |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 632 | return NAND_STATUS_FAIL; |
| 633 | |
| 634 | /* The chip always seems to report that it is |
| 635 | * write-protected, even when it is not. |
| 636 | */ |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 637 | return (elbc_fcm_ctrl->mdr & 0xff) | NAND_STATUS_WP; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 638 | } |
| 639 | |
| 640 | static int fsl_elbc_chip_init_tail(struct mtd_info *mtd) |
| 641 | { |
Boris BREZILLON | 4bd4ebc | 2015-12-01 12:03:04 +0100 | [diff] [blame] | 642 | struct nand_chip *chip = mtd_to_nand(mtd); |
Boris BREZILLON | d699ed2 | 2015-12-10 09:00:41 +0100 | [diff] [blame] | 643 | struct fsl_elbc_mtd *priv = nand_get_controller_data(chip); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 644 | struct fsl_lbc_ctrl *ctrl = priv->ctrl; |
Anton Vorontsov | d4a32fe | 2008-03-11 20:23:28 +0300 | [diff] [blame] | 645 | struct fsl_lbc_regs __iomem *lbc = ctrl->regs; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 646 | unsigned int al; |
| 647 | |
| 648 | /* calculate FMR Address Length field */ |
| 649 | al = 0; |
| 650 | if (chip->pagemask & 0xffff0000) |
| 651 | al++; |
| 652 | if (chip->pagemask & 0xff000000) |
| 653 | al++; |
| 654 | |
Shengzhou Liu | d825110 | 2011-12-12 17:40:52 +0800 | [diff] [blame] | 655 | priv->fmr |= al << FMR_AL_SHIFT; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 656 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 657 | dev_dbg(priv->dev, "fsl_elbc_init: nand->numchips = %d\n", |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 658 | chip->numchips); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 659 | dev_dbg(priv->dev, "fsl_elbc_init: nand->chipsize = %lld\n", |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 660 | chip->chipsize); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 661 | dev_dbg(priv->dev, "fsl_elbc_init: nand->pagemask = %8x\n", |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 662 | chip->pagemask); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 663 | dev_dbg(priv->dev, "fsl_elbc_init: nand->chip_delay = %d\n", |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 664 | chip->chip_delay); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 665 | dev_dbg(priv->dev, "fsl_elbc_init: nand->badblockpos = %d\n", |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 666 | chip->badblockpos); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 667 | dev_dbg(priv->dev, "fsl_elbc_init: nand->chip_shift = %d\n", |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 668 | chip->chip_shift); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 669 | dev_dbg(priv->dev, "fsl_elbc_init: nand->page_shift = %d\n", |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 670 | chip->page_shift); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 671 | dev_dbg(priv->dev, "fsl_elbc_init: nand->phys_erase_shift = %d\n", |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 672 | chip->phys_erase_shift); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 673 | dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.mode = %d\n", |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 674 | chip->ecc.mode); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 675 | dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.steps = %d\n", |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 676 | chip->ecc.steps); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 677 | dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.bytes = %d\n", |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 678 | chip->ecc.bytes); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 679 | dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.total = %d\n", |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 680 | chip->ecc.total); |
Boris Brezillon | c2e197b | 2016-02-03 20:01:04 +0100 | [diff] [blame] | 681 | dev_dbg(priv->dev, "fsl_elbc_init: mtd->ooblayout = %p\n", |
| 682 | mtd->ooblayout); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 683 | dev_dbg(priv->dev, "fsl_elbc_init: mtd->flags = %08x\n", mtd->flags); |
| 684 | dev_dbg(priv->dev, "fsl_elbc_init: mtd->size = %lld\n", mtd->size); |
| 685 | dev_dbg(priv->dev, "fsl_elbc_init: mtd->erasesize = %d\n", |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 686 | mtd->erasesize); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 687 | dev_dbg(priv->dev, "fsl_elbc_init: mtd->writesize = %d\n", |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 688 | mtd->writesize); |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 689 | dev_dbg(priv->dev, "fsl_elbc_init: mtd->oobsize = %d\n", |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 690 | mtd->oobsize); |
| 691 | |
| 692 | /* adjust Option Register and ECC to match Flash page size */ |
| 693 | if (mtd->writesize == 512) { |
| 694 | priv->page_size = 0; |
Mike Hench | 1938de4 | 2008-03-19 12:40:15 -0500 | [diff] [blame] | 695 | clrbits32(&lbc->bank[priv->bank].or, OR_FCM_PGS); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 696 | } else if (mtd->writesize == 2048) { |
| 697 | priv->page_size = 1; |
| 698 | setbits32(&lbc->bank[priv->bank].or, OR_FCM_PGS); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 699 | } else { |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 700 | dev_err(priv->dev, |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 701 | "fsl_elbc_init: page size %d is not supported\n", |
| 702 | mtd->writesize); |
| 703 | return -1; |
| 704 | } |
| 705 | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 706 | return 0; |
| 707 | } |
| 708 | |
Brian Norris | 1fbb938 | 2012-05-02 10:14:55 -0700 | [diff] [blame] | 709 | static int fsl_elbc_read_page(struct mtd_info *mtd, struct nand_chip *chip, |
| 710 | uint8_t *buf, int oob_required, int page) |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 711 | { |
Boris BREZILLON | d699ed2 | 2015-12-10 09:00:41 +0100 | [diff] [blame] | 712 | struct fsl_elbc_mtd *priv = nand_get_controller_data(chip); |
Mike Dunn | 3f91e94 | 2012-04-25 12:06:09 -0700 | [diff] [blame] | 713 | struct fsl_lbc_ctrl *ctrl = priv->ctrl; |
| 714 | struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand; |
| 715 | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 716 | fsl_elbc_read_buf(mtd, buf, mtd->writesize); |
Brian Norris | d112dc7 | 2012-05-02 10:15:00 -0700 | [diff] [blame] | 717 | if (oob_required) |
| 718 | fsl_elbc_read_buf(mtd, chip->oob_poi, mtd->oobsize); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 719 | |
| 720 | if (fsl_elbc_wait(mtd, chip) & NAND_STATUS_FAIL) |
| 721 | mtd->ecc_stats.failed++; |
| 722 | |
Mike Dunn | 3f91e94 | 2012-04-25 12:06:09 -0700 | [diff] [blame] | 723 | return elbc_fcm_ctrl->max_bitflips; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 724 | } |
| 725 | |
| 726 | /* ECC will be calculated automatically, and errors will be detected in |
| 727 | * waitfunc. |
| 728 | */ |
Josh Wu | fdbad98d | 2012-06-25 18:07:45 +0800 | [diff] [blame] | 729 | static int fsl_elbc_write_page(struct mtd_info *mtd, struct nand_chip *chip, |
Boris BREZILLON | 45aaeff | 2015-10-13 11:22:18 +0200 | [diff] [blame] | 730 | const uint8_t *buf, int oob_required, int page) |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 731 | { |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 732 | fsl_elbc_write_buf(mtd, buf, mtd->writesize); |
| 733 | fsl_elbc_write_buf(mtd, chip->oob_poi, mtd->oobsize); |
Josh Wu | fdbad98d | 2012-06-25 18:07:45 +0800 | [diff] [blame] | 734 | |
| 735 | return 0; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 736 | } |
| 737 | |
Pekon Gupta | f034d87 | 2014-05-06 09:41:32 +0530 | [diff] [blame] | 738 | /* ECC will be calculated automatically, and errors will be detected in |
| 739 | * waitfunc. |
| 740 | */ |
| 741 | static int fsl_elbc_write_subpage(struct mtd_info *mtd, struct nand_chip *chip, |
| 742 | uint32_t offset, uint32_t data_len, |
Boris BREZILLON | 45aaeff | 2015-10-13 11:22:18 +0200 | [diff] [blame] | 743 | const uint8_t *buf, int oob_required, int page) |
Pekon Gupta | f034d87 | 2014-05-06 09:41:32 +0530 | [diff] [blame] | 744 | { |
| 745 | fsl_elbc_write_buf(mtd, buf, mtd->writesize); |
| 746 | fsl_elbc_write_buf(mtd, chip->oob_poi, mtd->oobsize); |
| 747 | |
| 748 | return 0; |
| 749 | } |
| 750 | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 751 | static int fsl_elbc_chip_init(struct fsl_elbc_mtd *priv) |
| 752 | { |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 753 | struct fsl_lbc_ctrl *ctrl = priv->ctrl; |
Anton Vorontsov | d4a32fe | 2008-03-11 20:23:28 +0300 | [diff] [blame] | 754 | struct fsl_lbc_regs __iomem *lbc = ctrl->regs; |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 755 | struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 756 | struct nand_chip *chip = &priv->chip; |
Boris BREZILLON | 18ba50c | 2015-12-10 09:00:02 +0100 | [diff] [blame] | 757 | struct mtd_info *mtd = nand_to_mtd(chip); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 758 | |
| 759 | dev_dbg(priv->dev, "eLBC Set Information for bank %d\n", priv->bank); |
| 760 | |
| 761 | /* Fill in fsl_elbc_mtd structure */ |
Boris BREZILLON | 18ba50c | 2015-12-10 09:00:02 +0100 | [diff] [blame] | 762 | mtd->dev.parent = priv->dev; |
Brian Norris | a61ae81 | 2015-10-30 20:33:25 -0700 | [diff] [blame] | 763 | nand_set_flash_node(chip, priv->dev->of_node); |
Jason Jin | 03ed107 | 2008-12-09 14:32:31 +0800 | [diff] [blame] | 764 | |
Shengzhou Liu | d825110 | 2011-12-12 17:40:52 +0800 | [diff] [blame] | 765 | /* set timeout to maximum */ |
| 766 | priv->fmr = 15 << FMR_CWTO_SHIFT; |
| 767 | if (in_be32(&lbc->bank[priv->bank].or) & OR_FCM_PGS) |
| 768 | priv->fmr |= FMR_ECCM; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 769 | |
| 770 | /* fill in nand_chip structure */ |
| 771 | /* set up function call table */ |
| 772 | chip->read_byte = fsl_elbc_read_byte; |
| 773 | chip->write_buf = fsl_elbc_write_buf; |
| 774 | chip->read_buf = fsl_elbc_read_buf; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 775 | chip->select_chip = fsl_elbc_select_chip; |
| 776 | chip->cmdfunc = fsl_elbc_cmdfunc; |
| 777 | chip->waitfunc = fsl_elbc_wait; |
| 778 | |
Anton Vorontsov | ec6e0ea | 2008-06-27 23:04:13 +0400 | [diff] [blame] | 779 | chip->bbt_td = &bbt_main_descr; |
| 780 | chip->bbt_md = &bbt_mirror_descr; |
| 781 | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 782 | /* set up nand options */ |
Brian Norris | bb9ebd4 | 2011-05-31 16:31:23 -0700 | [diff] [blame] | 783 | chip->bbt_options = NAND_BBT_USE_FLASH; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 784 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 785 | chip->controller = &elbc_fcm_ctrl->controller; |
Boris BREZILLON | d699ed2 | 2015-12-10 09:00:41 +0100 | [diff] [blame] | 786 | nand_set_controller_data(chip, priv); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 787 | |
| 788 | chip->ecc.read_page = fsl_elbc_read_page; |
| 789 | chip->ecc.write_page = fsl_elbc_write_page; |
Pekon Gupta | f034d87 | 2014-05-06 09:41:32 +0530 | [diff] [blame] | 790 | chip->ecc.write_subpage = fsl_elbc_write_subpage; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 791 | |
| 792 | /* If CS Base Register selects full hardware ECC then use it */ |
| 793 | if ((in_be32(&lbc->bank[priv->bank].br) & BR_DECC) == |
| 794 | BR_DECC_CHK_GEN) { |
| 795 | chip->ecc.mode = NAND_ECC_HW; |
Boris Brezillon | c2e197b | 2016-02-03 20:01:04 +0100 | [diff] [blame] | 796 | mtd_set_ooblayout(mtd, &fsl_elbc_ooblayout_ops); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 797 | chip->ecc.size = 512; |
| 798 | chip->ecc.bytes = 3; |
Mike Dunn | 6a918ba | 2012-03-11 14:21:11 -0700 | [diff] [blame] | 799 | chip->ecc.strength = 1; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 800 | } else { |
| 801 | /* otherwise fall back to default software ECC */ |
| 802 | chip->ecc.mode = NAND_ECC_SOFT; |
Rafał Miłecki | e99b0d9 | 2016-04-13 14:07:02 +0200 | [diff] [blame] | 803 | chip->ecc.algo = NAND_ECC_HAMMING; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 804 | } |
| 805 | |
| 806 | return 0; |
| 807 | } |
| 808 | |
| 809 | static int fsl_elbc_chip_remove(struct fsl_elbc_mtd *priv) |
| 810 | { |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 811 | struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand; |
Boris BREZILLON | 18ba50c | 2015-12-10 09:00:02 +0100 | [diff] [blame] | 812 | struct mtd_info *mtd = nand_to_mtd(&priv->chip); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 813 | |
Boris BREZILLON | 18ba50c | 2015-12-10 09:00:02 +0100 | [diff] [blame] | 814 | nand_release(mtd); |
| 815 | |
| 816 | kfree(mtd->name); |
Anton Vorontsov | 9ebed3e | 2008-03-18 19:34:03 +0300 | [diff] [blame] | 817 | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 818 | if (priv->vbase) |
| 819 | iounmap(priv->vbase); |
| 820 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 821 | elbc_fcm_ctrl->chips[priv->bank] = NULL; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 822 | kfree(priv); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 823 | return 0; |
| 824 | } |
| 825 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 826 | static DEFINE_MUTEX(fsl_elbc_nand_mutex); |
| 827 | |
Bill Pemberton | 06f2551 | 2012-11-19 13:23:07 -0500 | [diff] [blame] | 828 | static int fsl_elbc_nand_probe(struct platform_device *pdev) |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 829 | { |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 830 | struct fsl_lbc_regs __iomem *lbc; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 831 | struct fsl_elbc_mtd *priv; |
| 832 | struct resource res; |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 833 | struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 834 | static const char *part_probe_types[] |
Dmitry Eremin-Solenikov | b6b0fae | 2011-05-30 01:02:22 +0400 | [diff] [blame] | 835 | = { "cmdlinepart", "RedBoot", "ofpart", NULL }; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 836 | int ret; |
| 837 | int bank; |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 838 | struct device *dev; |
| 839 | struct device_node *node = pdev->dev.of_node; |
Boris BREZILLON | 18ba50c | 2015-12-10 09:00:02 +0100 | [diff] [blame] | 840 | struct mtd_info *mtd; |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 841 | |
| 842 | if (!fsl_lbc_ctrl_dev || !fsl_lbc_ctrl_dev->regs) |
| 843 | return -ENODEV; |
| 844 | lbc = fsl_lbc_ctrl_dev->regs; |
| 845 | dev = fsl_lbc_ctrl_dev->dev; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 846 | |
| 847 | /* get, allocate and map the memory resource */ |
| 848 | ret = of_address_to_resource(node, 0, &res); |
| 849 | if (ret) { |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 850 | dev_err(dev, "failed to get resource\n"); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 851 | return ret; |
| 852 | } |
| 853 | |
| 854 | /* find which chip select it is connected to */ |
| 855 | for (bank = 0; bank < MAX_BANKS; bank++) |
| 856 | if ((in_be32(&lbc->bank[bank].br) & BR_V) && |
| 857 | (in_be32(&lbc->bank[bank].br) & BR_MSEL) == BR_MS_FCM && |
| 858 | (in_be32(&lbc->bank[bank].br) & |
| 859 | in_be32(&lbc->bank[bank].or) & BR_BA) |
Lan Chunhe-B25806 | 0b824d2 | 2010-10-18 15:22:32 +0800 | [diff] [blame] | 860 | == fsl_lbc_addr(res.start)) |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 861 | break; |
| 862 | |
| 863 | if (bank >= MAX_BANKS) { |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 864 | dev_err(dev, "address did not match any chip selects\n"); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 865 | return -ENODEV; |
| 866 | } |
| 867 | |
| 868 | priv = kzalloc(sizeof(*priv), GFP_KERNEL); |
| 869 | if (!priv) |
| 870 | return -ENOMEM; |
| 871 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 872 | mutex_lock(&fsl_elbc_nand_mutex); |
| 873 | if (!fsl_lbc_ctrl_dev->nand) { |
| 874 | elbc_fcm_ctrl = kzalloc(sizeof(*elbc_fcm_ctrl), GFP_KERNEL); |
| 875 | if (!elbc_fcm_ctrl) { |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 876 | mutex_unlock(&fsl_elbc_nand_mutex); |
| 877 | ret = -ENOMEM; |
| 878 | goto err; |
| 879 | } |
| 880 | elbc_fcm_ctrl->counter++; |
| 881 | |
| 882 | spin_lock_init(&elbc_fcm_ctrl->controller.lock); |
| 883 | init_waitqueue_head(&elbc_fcm_ctrl->controller.wq); |
| 884 | fsl_lbc_ctrl_dev->nand = elbc_fcm_ctrl; |
| 885 | } else { |
| 886 | elbc_fcm_ctrl = fsl_lbc_ctrl_dev->nand; |
| 887 | } |
| 888 | mutex_unlock(&fsl_elbc_nand_mutex); |
| 889 | |
| 890 | elbc_fcm_ctrl->chips[bank] = priv; |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 891 | priv->bank = bank; |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 892 | priv->ctrl = fsl_lbc_ctrl_dev; |
Scott Wood | 874d72c | 2012-06-06 18:36:39 -0500 | [diff] [blame] | 893 | priv->dev = &pdev->dev; |
| 894 | dev_set_drvdata(priv->dev, priv); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 895 | |
H Hartley Sweeten | 8a19b55 | 2009-12-14 16:19:44 -0500 | [diff] [blame] | 896 | priv->vbase = ioremap(res.start, resource_size(&res)); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 897 | if (!priv->vbase) { |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 898 | dev_err(dev, "failed to map chip region\n"); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 899 | ret = -ENOMEM; |
| 900 | goto err; |
| 901 | } |
| 902 | |
Boris BREZILLON | 18ba50c | 2015-12-10 09:00:02 +0100 | [diff] [blame] | 903 | mtd = nand_to_mtd(&priv->chip); |
| 904 | mtd->name = kasprintf(GFP_KERNEL, "%llx.flash", (u64)res.start); |
| 905 | if (!nand_to_mtd(&priv->chip)->name) { |
Anton Vorontsov | 9ebed3e | 2008-03-18 19:34:03 +0300 | [diff] [blame] | 906 | ret = -ENOMEM; |
| 907 | goto err; |
| 908 | } |
| 909 | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 910 | ret = fsl_elbc_chip_init(priv); |
| 911 | if (ret) |
| 912 | goto err; |
| 913 | |
Boris BREZILLON | 18ba50c | 2015-12-10 09:00:02 +0100 | [diff] [blame] | 914 | ret = nand_scan_ident(mtd, 1, NULL); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 915 | if (ret) |
| 916 | goto err; |
| 917 | |
Boris BREZILLON | 18ba50c | 2015-12-10 09:00:02 +0100 | [diff] [blame] | 918 | ret = fsl_elbc_chip_init_tail(mtd); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 919 | if (ret) |
| 920 | goto err; |
| 921 | |
Boris BREZILLON | 18ba50c | 2015-12-10 09:00:02 +0100 | [diff] [blame] | 922 | ret = nand_scan_tail(mtd); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 923 | if (ret) |
| 924 | goto err; |
| 925 | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 926 | /* First look for RedBoot table or partitions on the command |
| 927 | * line, these take precedence over device tree information */ |
Boris BREZILLON | 18ba50c | 2015-12-10 09:00:02 +0100 | [diff] [blame] | 928 | mtd_device_parse_register(mtd, part_probe_types, NULL, |
Dmitry Eremin-Solenikov | 99add42 | 2011-06-02 18:00:36 +0400 | [diff] [blame] | 929 | NULL, 0); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 930 | |
Stephen Rothwell | 4712fff | 2009-01-21 13:16:28 +0000 | [diff] [blame] | 931 | printk(KERN_INFO "eLBC NAND device at 0x%llx, bank %d\n", |
| 932 | (unsigned long long)res.start, priv->bank); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 933 | return 0; |
| 934 | |
| 935 | err: |
| 936 | fsl_elbc_chip_remove(priv); |
| 937 | return ret; |
| 938 | } |
| 939 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 940 | static int fsl_elbc_nand_remove(struct platform_device *pdev) |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 941 | { |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 942 | struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = fsl_lbc_ctrl_dev->nand; |
Scott Wood | 874d72c | 2012-06-06 18:36:39 -0500 | [diff] [blame] | 943 | struct fsl_elbc_mtd *priv = dev_get_drvdata(&pdev->dev); |
| 944 | |
| 945 | fsl_elbc_chip_remove(priv); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 946 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 947 | mutex_lock(&fsl_elbc_nand_mutex); |
| 948 | elbc_fcm_ctrl->counter--; |
| 949 | if (!elbc_fcm_ctrl->counter) { |
| 950 | fsl_lbc_ctrl_dev->nand = NULL; |
| 951 | kfree(elbc_fcm_ctrl); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 952 | } |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 953 | mutex_unlock(&fsl_elbc_nand_mutex); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 954 | |
| 955 | return 0; |
| 956 | |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 957 | } |
| 958 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 959 | static const struct of_device_id fsl_elbc_nand_match[] = { |
| 960 | { .compatible = "fsl,elbc-fcm-nand", }, |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 961 | {} |
| 962 | }; |
Luis de Bethencourt | 030a70b | 2015-09-18 00:11:59 +0200 | [diff] [blame] | 963 | MODULE_DEVICE_TABLE(of, fsl_elbc_nand_match); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 964 | |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 965 | static struct platform_driver fsl_elbc_nand_driver = { |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 966 | .driver = { |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 967 | .name = "fsl,elbc-fcm-nand", |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 968 | .of_match_table = fsl_elbc_nand_match, |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 969 | }, |
Roy Zang | 3ab8f2a | 2010-10-18 15:22:31 +0800 | [diff] [blame] | 970 | .probe = fsl_elbc_nand_probe, |
| 971 | .remove = fsl_elbc_nand_remove, |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 972 | }; |
| 973 | |
Axel Lin | f99640d | 2011-11-27 20:45:03 +0800 | [diff] [blame] | 974 | module_platform_driver(fsl_elbc_nand_driver); |
Scott Wood | 76b1046 | 2008-02-06 15:36:21 -0600 | [diff] [blame] | 975 | |
| 976 | MODULE_LICENSE("GPL"); |
| 977 | MODULE_AUTHOR("Freescale"); |
| 978 | MODULE_DESCRIPTION("Freescale Enhanced Local Bus Controller MTD NAND driver"); |