blob: 5bf723689692fc52ffc5edce20f82e8d5cb4fc21 [file] [log] [blame]
Ben Dooksc1422a62007-02-14 13:17:49 +01001/*
2 * s3c24xx-i2s.c -- ALSA Soc Audio Layer
3 *
4 * (c) 2006 Wolfson Microelectronics PLC.
5 * Graeme Gregory graeme.gregory@wolfsonmicro.com or linux@wolfsonmicro.com
6 *
Ben Dooksc8efef12009-02-28 17:09:57 +00007 * Copyright 2004-2005 Simtec Electronics
Ben Dooksc1422a62007-02-14 13:17:49 +01008 * http://armlinux.simtec.co.uk/
9 * Ben Dooks <ben@simtec.co.uk>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
Ben Dooksc1422a62007-02-14 13:17:49 +010015 */
16
Ben Dooksc1422a62007-02-14 13:17:49 +010017#include <linux/delay.h>
18#include <linux/clk.h>
Mark Brown40efc152008-04-23 15:09:31 +020019#include <linux/io.h>
Ben Dooksec976d62009-05-13 22:52:24 +010020#include <linux/gpio.h>
Paul Gortmakerda155d52011-07-15 12:38:28 -040021#include <linux/module.h>
Ben Dooksec976d62009-05-13 22:52:24 +010022
Ben Dooksc1422a62007-02-14 13:17:49 +010023#include <sound/soc.h>
Seungwhan Youn0378b6a2011-01-11 07:26:06 +090024#include <sound/pcm_params.h>
Ben Dooksc1422a62007-02-14 13:17:49 +010025
Russell Kinga09e64f2008-08-05 16:14:15 +010026#include <mach/dma.h>
Sachin Kamatabffae62014-01-22 17:30:38 +053027#include <mach/gpio-samsung.h>
28#include <plat/gpio-cfg.h>
Arnd Bergmann5d229ce52013-04-11 19:08:42 +020029#include "regs-iis.h"
Harald Welteaa9673c2007-12-19 15:37:49 +010030
Jassi Brar4b640cf2010-11-22 15:35:57 +090031#include "dma.h"
Ben Dooksc1422a62007-02-14 13:17:49 +010032#include "s3c24xx-i2s.h"
33
Jassi Brarfaa31772009-11-17 16:53:23 +090034static struct s3c_dma_params s3c24xx_i2s_pcm_stereo_out = {
Ben Dooksc1422a62007-02-14 13:17:49 +010035 .channel = DMACH_I2S_OUT,
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +030036 .ch_name = "tx",
Graeme Gregorye81208f2007-04-17 12:35:48 +020037 .dma_size = 2,
Ben Dooksc1422a62007-02-14 13:17:49 +010038};
39
Jassi Brarfaa31772009-11-17 16:53:23 +090040static struct s3c_dma_params s3c24xx_i2s_pcm_stereo_in = {
Ben Dooksc1422a62007-02-14 13:17:49 +010041 .channel = DMACH_I2S_IN,
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +030042 .ch_name = "rx",
Graeme Gregorye81208f2007-04-17 12:35:48 +020043 .dma_size = 2,
Ben Dooksc1422a62007-02-14 13:17:49 +010044};
45
46struct s3c24xx_i2s_info {
47 void __iomem *regs;
48 struct clk *iis_clk;
Graeme Gregory5cd919a2008-01-10 14:44:58 +010049 u32 iiscon;
50 u32 iismod;
51 u32 iisfcon;
52 u32 iispsr;
Ben Dooksc1422a62007-02-14 13:17:49 +010053};
54static struct s3c24xx_i2s_info s3c24xx_i2s;
55
56static void s3c24xx_snd_txctrl(int on)
57{
58 u32 iisfcon;
59 u32 iiscon;
60 u32 iismod;
61
Mark Brownee7d4762009-03-06 18:04:34 +000062 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +010063
64 iisfcon = readl(s3c24xx_i2s.regs + S3C2410_IISFCON);
65 iiscon = readl(s3c24xx_i2s.regs + S3C2410_IISCON);
66 iismod = readl(s3c24xx_i2s.regs + S3C2410_IISMOD);
67
Mark Brown5314adc2009-03-11 16:28:29 +000068 pr_debug("r: IISCON: %x IISMOD: %x IISFCON: %x\n", iiscon, iismod, iisfcon);
Ben Dooksc1422a62007-02-14 13:17:49 +010069
70 if (on) {
71 iisfcon |= S3C2410_IISFCON_TXDMA | S3C2410_IISFCON_TXENABLE;
72 iiscon |= S3C2410_IISCON_TXDMAEN | S3C2410_IISCON_IISEN;
73 iiscon &= ~S3C2410_IISCON_TXIDLE;
74 iismod |= S3C2410_IISMOD_TXMODE;
75
76 writel(iismod, s3c24xx_i2s.regs + S3C2410_IISMOD);
77 writel(iisfcon, s3c24xx_i2s.regs + S3C2410_IISFCON);
78 writel(iiscon, s3c24xx_i2s.regs + S3C2410_IISCON);
79 } else {
80 /* note, we have to disable the FIFOs otherwise bad things
81 * seem to happen when the DMA stops. According to the
82 * Samsung supplied kernel, this should allow the DMA
83 * engine and FIFOs to reset. If this isn't allowed, the
84 * DMA engine will simply freeze randomly.
85 */
86
87 iisfcon &= ~S3C2410_IISFCON_TXENABLE;
88 iisfcon &= ~S3C2410_IISFCON_TXDMA;
89 iiscon |= S3C2410_IISCON_TXIDLE;
90 iiscon &= ~S3C2410_IISCON_TXDMAEN;
91 iismod &= ~S3C2410_IISMOD_TXMODE;
92
93 writel(iiscon, s3c24xx_i2s.regs + S3C2410_IISCON);
94 writel(iisfcon, s3c24xx_i2s.regs + S3C2410_IISFCON);
95 writel(iismod, s3c24xx_i2s.regs + S3C2410_IISMOD);
96 }
97
Mark Brown5314adc2009-03-11 16:28:29 +000098 pr_debug("w: IISCON: %x IISMOD: %x IISFCON: %x\n", iiscon, iismod, iisfcon);
Ben Dooksc1422a62007-02-14 13:17:49 +010099}
100
101static void s3c24xx_snd_rxctrl(int on)
102{
103 u32 iisfcon;
104 u32 iiscon;
105 u32 iismod;
106
Mark Brownee7d4762009-03-06 18:04:34 +0000107 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100108
109 iisfcon = readl(s3c24xx_i2s.regs + S3C2410_IISFCON);
110 iiscon = readl(s3c24xx_i2s.regs + S3C2410_IISCON);
111 iismod = readl(s3c24xx_i2s.regs + S3C2410_IISMOD);
112
Mark Brown5314adc2009-03-11 16:28:29 +0000113 pr_debug("r: IISCON: %x IISMOD: %x IISFCON: %x\n", iiscon, iismod, iisfcon);
Ben Dooksc1422a62007-02-14 13:17:49 +0100114
115 if (on) {
116 iisfcon |= S3C2410_IISFCON_RXDMA | S3C2410_IISFCON_RXENABLE;
117 iiscon |= S3C2410_IISCON_RXDMAEN | S3C2410_IISCON_IISEN;
118 iiscon &= ~S3C2410_IISCON_RXIDLE;
119 iismod |= S3C2410_IISMOD_RXMODE;
120
121 writel(iismod, s3c24xx_i2s.regs + S3C2410_IISMOD);
122 writel(iisfcon, s3c24xx_i2s.regs + S3C2410_IISFCON);
123 writel(iiscon, s3c24xx_i2s.regs + S3C2410_IISCON);
124 } else {
125 /* note, we have to disable the FIFOs otherwise bad things
126 * seem to happen when the DMA stops. According to the
127 * Samsung supplied kernel, this should allow the DMA
128 * engine and FIFOs to reset. If this isn't allowed, the
129 * DMA engine will simply freeze randomly.
130 */
131
Mark Brown0015e7d2008-04-23 15:09:57 +0200132 iisfcon &= ~S3C2410_IISFCON_RXENABLE;
133 iisfcon &= ~S3C2410_IISFCON_RXDMA;
134 iiscon |= S3C2410_IISCON_RXIDLE;
135 iiscon &= ~S3C2410_IISCON_RXDMAEN;
Ben Dooksc1422a62007-02-14 13:17:49 +0100136 iismod &= ~S3C2410_IISMOD_RXMODE;
137
138 writel(iisfcon, s3c24xx_i2s.regs + S3C2410_IISFCON);
139 writel(iiscon, s3c24xx_i2s.regs + S3C2410_IISCON);
140 writel(iismod, s3c24xx_i2s.regs + S3C2410_IISMOD);
141 }
142
Mark Brown5314adc2009-03-11 16:28:29 +0000143 pr_debug("w: IISCON: %x IISMOD: %x IISFCON: %x\n", iiscon, iismod, iisfcon);
Ben Dooksc1422a62007-02-14 13:17:49 +0100144}
145
146/*
147 * Wait for the LR signal to allow synchronisation to the L/R clock
148 * from the codec. May only be needed for slave mode.
149 */
150static int s3c24xx_snd_lrsync(void)
151{
152 u32 iiscon;
Werner Almesberger33e5b222008-04-14 14:26:44 +0200153 int timeout = 50; /* 5ms */
Ben Dooksc1422a62007-02-14 13:17:49 +0100154
Mark Brownee7d4762009-03-06 18:04:34 +0000155 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100156
157 while (1) {
158 iiscon = readl(s3c24xx_i2s.regs + S3C2410_IISCON);
159 if (iiscon & S3C2410_IISCON_LRINDEX)
160 break;
161
Werner Almesberger33e5b222008-04-14 14:26:44 +0200162 if (!timeout--)
Ben Dooksc1422a62007-02-14 13:17:49 +0100163 return -ETIMEDOUT;
Werner Almesberger33e5b222008-04-14 14:26:44 +0200164 udelay(100);
Ben Dooksc1422a62007-02-14 13:17:49 +0100165 }
166
167 return 0;
168}
169
170/*
171 * Check whether CPU is the master or slave
172 */
173static inline int s3c24xx_snd_is_clkmaster(void)
174{
Mark Brownee7d4762009-03-06 18:04:34 +0000175 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100176
177 return (readl(s3c24xx_i2s.regs + S3C2410_IISMOD) & S3C2410_IISMOD_SLAVE) ? 0:1;
178}
179
180/*
181 * Set S3C24xx I2S DAI format
182 */
Liam Girdwood1992a6f2008-07-07 16:08:24 +0100183static int s3c24xx_i2s_set_fmt(struct snd_soc_dai *cpu_dai,
Ben Dooksc1422a62007-02-14 13:17:49 +0100184 unsigned int fmt)
185{
186 u32 iismod;
187
Mark Brownee7d4762009-03-06 18:04:34 +0000188 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100189
190 iismod = readl(s3c24xx_i2s.regs + S3C2410_IISMOD);
Mark Brown5314adc2009-03-11 16:28:29 +0000191 pr_debug("hw_params r: IISMOD: %x \n", iismod);
Ben Dooksc1422a62007-02-14 13:17:49 +0100192
193 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
194 case SND_SOC_DAIFMT_CBM_CFM:
195 iismod |= S3C2410_IISMOD_SLAVE;
196 break;
197 case SND_SOC_DAIFMT_CBS_CFS:
Davide Rizzo2c36eec2008-05-05 14:59:39 +0200198 iismod &= ~S3C2410_IISMOD_SLAVE;
Ben Dooksc1422a62007-02-14 13:17:49 +0100199 break;
200 default:
201 return -EINVAL;
202 }
203
204 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
205 case SND_SOC_DAIFMT_LEFT_J:
206 iismod |= S3C2410_IISMOD_MSB;
207 break;
208 case SND_SOC_DAIFMT_I2S:
Davide Rizzo2c36eec2008-05-05 14:59:39 +0200209 iismod &= ~S3C2410_IISMOD_MSB;
Ben Dooksc1422a62007-02-14 13:17:49 +0100210 break;
211 default:
212 return -EINVAL;
213 }
214
215 writel(iismod, s3c24xx_i2s.regs + S3C2410_IISMOD);
Mark Brown5314adc2009-03-11 16:28:29 +0000216 pr_debug("hw_params w: IISMOD: %x \n", iismod);
Ben Dooksc1422a62007-02-14 13:17:49 +0100217 return 0;
218}
219
220static int s3c24xx_i2s_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000221 struct snd_pcm_hw_params *params,
222 struct snd_soc_dai *dai)
Ben Dooksc1422a62007-02-14 13:17:49 +0100223{
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300224 struct snd_dmaengine_dai_dma_data *dma_data;
Ben Dooksc1422a62007-02-14 13:17:49 +0100225 u32 iismod;
226
Mark Brownee7d4762009-03-06 18:04:34 +0000227 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100228
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300229 dma_data = snd_soc_dai_get_dma_data(dai, substream);
Ben Dooksc1422a62007-02-14 13:17:49 +0100230
231 /* Working copies of register */
232 iismod = readl(s3c24xx_i2s.regs + S3C2410_IISMOD);
Mark Brown5314adc2009-03-11 16:28:29 +0000233 pr_debug("hw_params r: IISMOD: %x\n", iismod);
Ben Dooksc1422a62007-02-14 13:17:49 +0100234
Tushar Behera88ce1462014-05-23 17:35:39 +0530235 switch (params_width(params)) {
236 case 8:
Christian Pellegrin53599bb2008-11-08 08:44:16 +0100237 iismod &= ~S3C2410_IISMOD_16BIT;
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300238 dma_data->addr_width = 1;
Ben Dooksc1422a62007-02-14 13:17:49 +0100239 break;
Tushar Behera88ce1462014-05-23 17:35:39 +0530240 case 16:
Ben Dooksc1422a62007-02-14 13:17:49 +0100241 iismod |= S3C2410_IISMOD_16BIT;
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300242 dma_data->addr_width = 2;
Ben Dooksc1422a62007-02-14 13:17:49 +0100243 break;
Christian Pellegrin53599bb2008-11-08 08:44:16 +0100244 default:
245 return -EINVAL;
Ben Dooksc1422a62007-02-14 13:17:49 +0100246 }
247
248 writel(iismod, s3c24xx_i2s.regs + S3C2410_IISMOD);
Mark Brown5314adc2009-03-11 16:28:29 +0000249 pr_debug("hw_params w: IISMOD: %x\n", iismod);
Ben Dooksc1422a62007-02-14 13:17:49 +0100250 return 0;
251}
252
Mark Browndee89c42008-11-18 22:11:38 +0000253static int s3c24xx_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
254 struct snd_soc_dai *dai)
Ben Dooksc1422a62007-02-14 13:17:49 +0100255{
256 int ret = 0;
257
Mark Brownee7d4762009-03-06 18:04:34 +0000258 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100259
260 switch (cmd) {
261 case SNDRV_PCM_TRIGGER_START:
262 case SNDRV_PCM_TRIGGER_RESUME:
263 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
264 if (!s3c24xx_snd_is_clkmaster()) {
265 ret = s3c24xx_snd_lrsync();
266 if (ret)
267 goto exit_err;
268 }
269
270 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
271 s3c24xx_snd_rxctrl(1);
272 else
273 s3c24xx_snd_txctrl(1);
Shine Liufaf907c2009-08-25 20:05:50 +0800274
Ben Dooksc1422a62007-02-14 13:17:49 +0100275 break;
276 case SNDRV_PCM_TRIGGER_STOP:
277 case SNDRV_PCM_TRIGGER_SUSPEND:
278 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
279 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
280 s3c24xx_snd_rxctrl(0);
281 else
282 s3c24xx_snd_txctrl(0);
283 break;
284 default:
285 ret = -EINVAL;
286 break;
287 }
288
289exit_err:
290 return ret;
291}
292
293/*
294 * Set S3C24xx Clock source
295 */
Liam Girdwood1992a6f2008-07-07 16:08:24 +0100296static int s3c24xx_i2s_set_sysclk(struct snd_soc_dai *cpu_dai,
Ben Dooksc1422a62007-02-14 13:17:49 +0100297 int clk_id, unsigned int freq, int dir)
298{
299 u32 iismod = readl(s3c24xx_i2s.regs + S3C2410_IISMOD);
300
Mark Brownee7d4762009-03-06 18:04:34 +0000301 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100302
303 iismod &= ~S3C2440_IISMOD_MPLL;
304
305 switch (clk_id) {
306 case S3C24XX_CLKSRC_PCLK:
307 break;
308 case S3C24XX_CLKSRC_MPLL:
309 iismod |= S3C2440_IISMOD_MPLL;
310 break;
311 default:
312 return -EINVAL;
313 }
314
315 writel(iismod, s3c24xx_i2s.regs + S3C2410_IISMOD);
316 return 0;
317}
318
319/*
320 * Set S3C24xx Clock dividers
321 */
Liam Girdwood1992a6f2008-07-07 16:08:24 +0100322static int s3c24xx_i2s_set_clkdiv(struct snd_soc_dai *cpu_dai,
Ben Dooksc1422a62007-02-14 13:17:49 +0100323 int div_id, int div)
324{
325 u32 reg;
326
Mark Brownee7d4762009-03-06 18:04:34 +0000327 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100328
329 switch (div_id) {
Matt Reimer82fb1592007-07-12 12:27:24 +0200330 case S3C24XX_DIV_BCLK:
Ben Dooksc1422a62007-02-14 13:17:49 +0100331 reg = readl(s3c24xx_i2s.regs + S3C2410_IISMOD) & ~S3C2410_IISMOD_FS_MASK;
332 writel(reg | div, s3c24xx_i2s.regs + S3C2410_IISMOD);
333 break;
Matt Reimer82fb1592007-07-12 12:27:24 +0200334 case S3C24XX_DIV_MCLK:
Ben Dooksc1422a62007-02-14 13:17:49 +0100335 reg = readl(s3c24xx_i2s.regs + S3C2410_IISMOD) & ~(S3C2410_IISMOD_384FS);
336 writel(reg | div, s3c24xx_i2s.regs + S3C2410_IISMOD);
337 break;
338 case S3C24XX_DIV_PRESCALER:
339 writel(div, s3c24xx_i2s.regs + S3C2410_IISPSR);
340 reg = readl(s3c24xx_i2s.regs + S3C2410_IISCON);
341 writel(reg | S3C2410_IISCON_PSCEN, s3c24xx_i2s.regs + S3C2410_IISCON);
342 break;
343 default:
344 return -EINVAL;
345 }
346
347 return 0;
348}
349
350/*
351 * To avoid duplicating clock code, allow machine driver to
352 * get the clockrate from here.
353 */
354u32 s3c24xx_i2s_get_clockrate(void)
355{
356 return clk_get_rate(s3c24xx_i2s.iis_clk);
357}
358EXPORT_SYMBOL_GPL(s3c24xx_i2s_get_clockrate);
359
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000360static int s3c24xx_i2s_probe(struct snd_soc_dai *dai)
Ben Dooksc1422a62007-02-14 13:17:49 +0100361{
Mark Brownee7d4762009-03-06 18:04:34 +0000362 pr_debug("Entered %s\n", __func__);
Ben Dooksc1422a62007-02-14 13:17:49 +0100363
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300364 samsung_asoc_init_dma_data(dai, &s3c24xx_i2s_pcm_stereo_out,
365 &s3c24xx_i2s_pcm_stereo_in);
Ben Dooksc1422a62007-02-14 13:17:49 +0100366
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300367 s3c24xx_i2s.iis_clk = devm_clk_get(dai->dev, "iis");
Axel Lin7803e322011-09-15 10:36:54 +0800368 if (IS_ERR(s3c24xx_i2s.iis_clk)) {
Mark Brownb52a5192009-03-06 18:13:43 +0000369 pr_err("failed to get iis_clock\n");
Axel Lin7803e322011-09-15 10:36:54 +0800370 return PTR_ERR(s3c24xx_i2s.iis_clk);
Ben Dooksc1422a62007-02-14 13:17:49 +0100371 }
Vasily Khoruzhickc1ae59c2014-06-23 23:24:07 +0300372 clk_prepare_enable(s3c24xx_i2s.iis_clk);
Ben Dooksc1422a62007-02-14 13:17:49 +0100373
Sylwester Nawrocki0eed8a12012-07-13 19:22:44 +0200374 /* Configure the I2S pins (GPE0...GPE4) in correct mode */
375 s3c_gpio_cfgall_range(S3C2410_GPE(0), 5, S3C_GPIO_SFN(2),
376 S3C_GPIO_PULL_NONE);
Ben Dooksc1422a62007-02-14 13:17:49 +0100377
378 writel(S3C2410_IISCON_IISEN, s3c24xx_i2s.regs + S3C2410_IISCON);
379
380 s3c24xx_snd_txctrl(0);
381 s3c24xx_snd_rxctrl(0);
382
383 return 0;
384}
385
Graeme Gregory5cd919a2008-01-10 14:44:58 +0100386#ifdef CONFIG_PM
Mark Browndc7d7b82008-12-03 18:21:52 +0000387static int s3c24xx_i2s_suspend(struct snd_soc_dai *cpu_dai)
Graeme Gregory5cd919a2008-01-10 14:44:58 +0100388{
Mark Brownee7d4762009-03-06 18:04:34 +0000389 pr_debug("Entered %s\n", __func__);
Tim Niemeyer40920302008-04-22 18:26:59 +0200390
Graeme Gregory5cd919a2008-01-10 14:44:58 +0100391 s3c24xx_i2s.iiscon = readl(s3c24xx_i2s.regs + S3C2410_IISCON);
392 s3c24xx_i2s.iismod = readl(s3c24xx_i2s.regs + S3C2410_IISMOD);
393 s3c24xx_i2s.iisfcon = readl(s3c24xx_i2s.regs + S3C2410_IISFCON);
394 s3c24xx_i2s.iispsr = readl(s3c24xx_i2s.regs + S3C2410_IISPSR);
395
Vasily Khoruzhickc1ae59c2014-06-23 23:24:07 +0300396 clk_disable_unprepare(s3c24xx_i2s.iis_clk);
Graeme Gregory5cd919a2008-01-10 14:44:58 +0100397
398 return 0;
399}
400
Mark Browndc7d7b82008-12-03 18:21:52 +0000401static int s3c24xx_i2s_resume(struct snd_soc_dai *cpu_dai)
Graeme Gregory5cd919a2008-01-10 14:44:58 +0100402{
Mark Brownee7d4762009-03-06 18:04:34 +0000403 pr_debug("Entered %s\n", __func__);
Vasily Khoruzhickc1ae59c2014-06-23 23:24:07 +0300404 clk_prepare_enable(s3c24xx_i2s.iis_clk);
Graeme Gregory5cd919a2008-01-10 14:44:58 +0100405
406 writel(s3c24xx_i2s.iiscon, s3c24xx_i2s.regs + S3C2410_IISCON);
407 writel(s3c24xx_i2s.iismod, s3c24xx_i2s.regs + S3C2410_IISMOD);
408 writel(s3c24xx_i2s.iisfcon, s3c24xx_i2s.regs + S3C2410_IISFCON);
409 writel(s3c24xx_i2s.iispsr, s3c24xx_i2s.regs + S3C2410_IISPSR);
410
411 return 0;
412}
413#else
414#define s3c24xx_i2s_suspend NULL
415#define s3c24xx_i2s_resume NULL
416#endif
417
418
Ben Dooksc1422a62007-02-14 13:17:49 +0100419#define S3C24XX_I2S_RATES \
420 (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 | SNDRV_PCM_RATE_16000 | \
421 SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | \
422 SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000)
423
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100424static const struct snd_soc_dai_ops s3c24xx_i2s_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800425 .trigger = s3c24xx_i2s_trigger,
426 .hw_params = s3c24xx_i2s_hw_params,
427 .set_fmt = s3c24xx_i2s_set_fmt,
428 .set_clkdiv = s3c24xx_i2s_set_clkdiv,
429 .set_sysclk = s3c24xx_i2s_set_sysclk,
430};
431
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000432static struct snd_soc_dai_driver s3c24xx_i2s_dai = {
Ben Dooksc1422a62007-02-14 13:17:49 +0100433 .probe = s3c24xx_i2s_probe,
Graeme Gregory5cd919a2008-01-10 14:44:58 +0100434 .suspend = s3c24xx_i2s_suspend,
435 .resume = s3c24xx_i2s_resume,
Ben Dooksc1422a62007-02-14 13:17:49 +0100436 .playback = {
437 .channels_min = 2,
438 .channels_max = 2,
439 .rates = S3C24XX_I2S_RATES,
440 .formats = SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE,},
441 .capture = {
442 .channels_min = 2,
443 .channels_max = 2,
444 .rates = S3C24XX_I2S_RATES,
445 .formats = SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE,},
Eric Miao6335d052009-03-03 09:41:00 +0800446 .ops = &s3c24xx_i2s_dai_ops,
Ben Dooksc1422a62007-02-14 13:17:49 +0100447};
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000448
Kuninori Morimoto5642ddf2013-03-21 03:35:11 -0700449static const struct snd_soc_component_driver s3c24xx_i2s_component = {
450 .name = "s3c24xx-i2s",
451};
452
Bill Pembertonfdca21a2012-12-07 09:26:15 -0500453static int s3c24xx_iis_dev_probe(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000454{
Padmavathi Vennaa08485d2012-12-07 13:59:21 +0530455 int ret = 0;
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300456 struct resource *res;
457
458 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
459 if (!res) {
460 dev_err(&pdev->dev, "Can't get IO resource.\n");
461 return -ENOENT;
462 }
463 s3c24xx_i2s.regs = devm_ioremap_resource(&pdev->dev, res);
Wei Yongjunc4791632015-04-16 20:18:02 +0800464 if (IS_ERR(s3c24xx_i2s.regs))
465 return PTR_ERR(s3c24xx_i2s.regs);
Vasily Khoruzhick87b132b2014-06-23 23:24:04 +0300466
467 s3c24xx_i2s_pcm_stereo_out.dma_addr = res->start + S3C2410_IISFIFO;
468 s3c24xx_i2s_pcm_stereo_in.dma_addr = res->start + S3C2410_IISFIFO;
Padmavathi Vennaa08485d2012-12-07 13:59:21 +0530469
Tushar Behera7253e352014-05-21 08:52:19 +0530470 ret = devm_snd_soc_register_component(&pdev->dev,
471 &s3c24xx_i2s_component, &s3c24xx_i2s_dai, 1);
Padmavathi Vennaa08485d2012-12-07 13:59:21 +0530472 if (ret) {
473 pr_err("failed to register the dai\n");
474 return ret;
475 }
476
Tushar Behera06b10ff2013-08-22 18:15:02 +0530477 ret = samsung_asoc_dma_platform_register(&pdev->dev);
Tushar Behera7253e352014-05-21 08:52:19 +0530478 if (ret)
Padmavathi Vennaa08485d2012-12-07 13:59:21 +0530479 pr_err("failed to register the dma: %d\n", ret);
Padmavathi Vennaa08485d2012-12-07 13:59:21 +0530480
Padmavathi Vennaa08485d2012-12-07 13:59:21 +0530481 return ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000482}
483
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000484static struct platform_driver s3c24xx_iis_driver = {
485 .probe = s3c24xx_iis_dev_probe,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000486 .driver = {
487 .name = "s3c24xx-iis",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000488 },
489};
Ben Dooksc1422a62007-02-14 13:17:49 +0100490
Mark Browne00c3f52011-11-23 15:20:13 +0000491module_platform_driver(s3c24xx_iis_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000492
Ben Dooksc1422a62007-02-14 13:17:49 +0100493/* Module information */
494MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
495MODULE_DESCRIPTION("s3c24xx I2S SoC Interface");
496MODULE_LICENSE("GPL");
Mark Brown960d0692010-08-12 11:02:19 +0100497MODULE_ALIAS("platform:s3c24xx-iis");