blob: 071b34ae9c4e79893f0036cee3b95868d65f2e5e [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver PCI Bus Glue.
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#include <linux/pci.h>
Ben Hutchings7fc2a612011-04-25 16:54:28 +010024#include <linux/slab.h>
Paul Gortmaker6eb0de82011-07-03 16:09:31 -040025#include <linux/module.h>
Mathias Nymanc3c58192015-07-21 17:20:25 +030026#include <linux/acpi.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070027
28#include "xhci.h"
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030029#include "xhci-trace.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070030
Lu Baolufa895372016-01-26 17:50:05 +020031#define SSIC_PORT_NUM 2
32#define SSIC_PORT_CFG2 0x880c
33#define SSIC_PORT_CFG2_OFFSET 0x30
Rajmohan Maniabce3292015-07-21 17:20:26 +030034#define PROG_DONE (1 << 30)
35#define SSIC_PORT_UNUSED (1 << 31)
36
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070037/* Device for a quirk */
38#define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
39#define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
Sarah Sharpbba18e32012-10-17 13:44:06 -070040#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070041
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +020042#define PCI_VENDOR_ID_ETRON 0x1b6f
Hans de Goede170625e2014-07-25 22:01:19 +020043#define PCI_DEVICE_ID_EJ168 0x7023
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +020044
Takashi Iwai638298d2013-09-12 08:11:06 +020045#define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31
46#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31
Mathias Nymanb8cb91e2015-03-06 17:23:19 +020047#define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5
48#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f
49#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f
Lu Baoluccc04af2016-01-26 17:50:08 +020050#define PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI 0x0aa8
Rafal Redzimski0d46fac2016-04-08 16:25:05 +030051#define PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI 0x1aa8
Takashi Iwai638298d2013-09-12 08:11:06 +020052
Sarah Sharp66d4ead2009-04-27 19:52:28 -070053static const char hcd_name[] = "xhci_hcd";
54
Andrew Bresticker1885d9a2014-10-03 11:35:26 +030055static struct hc_driver __read_mostly xhci_pci_hc_driver;
56
Roger Quadroscd33a322015-05-29 17:01:46 +030057static int xhci_pci_setup(struct usb_hcd *hcd);
58
59static const struct xhci_driver_overrides xhci_pci_overrides __initconst = {
Roger Quadroscd33a322015-05-29 17:01:46 +030060 .reset = xhci_pci_setup,
61};
62
Sarah Sharp66d4ead2009-04-27 19:52:28 -070063/* called after powerup, by probe or system-pm "wakeup" */
64static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
65{
66 /*
67 * TODO: Implement finding debug ports later.
68 * TODO: see if there are any quirks that need to be added to handle
69 * new extended capabilities.
70 */
71
72 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
73 if (!pci_set_mwi(pdev))
74 xhci_dbg(xhci, "MWI active\n");
75
76 xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
77 return 0;
78}
79
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -070080static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
81{
82 struct pci_dev *pdev = to_pci_dev(dev);
83
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070084 /* Look for vendor-specific quirks */
85 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
Sarah Sharpbba18e32012-10-17 13:44:06 -070086 (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
87 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
88 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
89 pdev->revision == 0x0) {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070090 xhci->quirks |= XHCI_RESET_EP_QUIRK;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030091 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
92 "QUIRK: Fresco Logic xHC needs configure"
93 " endpoint cmd after reset endpoint");
Sarah Sharpf5182b42011-06-02 11:33:02 -070094 }
Oliver Neukum455f5892013-09-30 15:50:54 +020095 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
96 pdev->revision == 0x4) {
97 xhci->quirks |= XHCI_SLOW_SUSPEND;
98 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
99 "QUIRK: Fresco Logic xHC revision %u"
100 "must be suspended extra slowly",
101 pdev->revision);
102 }
Hans de Goede7f5c4d62014-12-05 11:11:28 +0100103 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK)
104 xhci->quirks |= XHCI_BROKEN_STREAMS;
Sarah Sharpf5182b42011-06-02 11:33:02 -0700105 /* Fresco Logic confirms: all revisions of this chip do not
106 * support MSI, even though some of them claim to in their PCI
107 * capabilities.
108 */
109 xhci->quirks |= XHCI_BROKEN_MSI;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300110 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
111 "QUIRK: Fresco Logic revision %u "
112 "has broken MSI implementation",
Sarah Sharpf5182b42011-06-02 11:33:02 -0700113 pdev->revision);
Sarah Sharp1530bbc62012-05-08 09:22:49 -0700114 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700115 }
Sarah Sharpf5182b42011-06-02 11:33:02 -0700116
Sarah Sharp02386342010-05-24 13:25:28 -0700117 if (pdev->vendor == PCI_VENDOR_ID_NEC)
118 xhci->quirks |= XHCI_NEC_HOST;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700119
Andiry Xu7e393a82011-09-23 14:19:54 -0700120 if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
121 xhci->quirks |= XHCI_AMD_0x96_HOST;
122
Andiry Xuc41136b2011-03-22 17:08:14 +0800123 /* AMD PLL quirk */
124 if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
125 xhci->quirks |= XHCI_AMD_PLL_FIX;
Huang Rui2597fe92014-08-19 15:17:57 +0300126
127 if (pdev->vendor == PCI_VENDOR_ID_AMD)
128 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
129
Sarah Sharpe3567d22012-05-16 13:36:24 -0700130 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
131 xhci->quirks |= XHCI_LPM_SUPPORT;
132 xhci->quirks |= XHCI_INTEL_HOST;
Lu Baolu227a4fd2015-03-23 18:27:42 +0200133 xhci->quirks |= XHCI_AVOID_BEI;
Sarah Sharpe3567d22012-05-16 13:36:24 -0700134 }
Sarah Sharpad808332011-05-25 10:43:56 -0700135 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
136 pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
Sarah Sharp2cf95c12011-05-11 16:14:58 -0700137 xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
138 xhci->limit_active_eps = 64;
Sarah Sharp86cc5582011-09-02 11:05:54 -0700139 xhci->quirks |= XHCI_SW_BW_CHECKING;
Sarah Sharpe95829f2012-07-23 18:59:30 +0300140 /*
141 * PPT desktop boards DH77EB and DH77DF will power back on after
142 * a few seconds of being shutdown. The fix for this is to
143 * switch the ports from xHCI to EHCI on shutdown. We can't use
144 * DMI information to find those particular boards (since each
145 * vendor will change the board name), so we have to key off all
146 * PPT chipsets.
147 */
148 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
Sarah Sharpad808332011-05-25 10:43:56 -0700149 }
Takashi Iwai638298d2013-09-12 08:11:06 +0200150 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
Denis Turischev0a939992014-05-20 14:00:42 +0300151 pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI) {
Denis Turischevc09ec252014-04-25 19:20:14 +0300152 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
Laura Abbottfd7cd062015-10-12 11:30:13 +0300153 xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
Takashi Iwai638298d2013-09-12 08:11:06 +0200154 }
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200155 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
156 (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
157 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
Lu Baoluccc04af2016-01-26 17:50:08 +0200158 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
Rafal Redzimski0d46fac2016-04-08 16:25:05 +0300159 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI ||
160 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI)) {
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200161 xhci->quirks |= XHCI_PME_STUCK_QUIRK;
162 }
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200163 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
164 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI) {
165 xhci->quirks |= XHCI_SSIC_PORT_UNUSED;
166 }
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200167 if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
Hans de Goede170625e2014-07-25 22:01:19 +0200168 pdev->device == PCI_DEVICE_ID_EJ168) {
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200169 xhci->quirks |= XHCI_RESET_ON_RESUME;
Sarah Sharp5cb7df22012-07-02 13:36:23 -0700170 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Hans de Goede8f873c12014-07-25 22:01:18 +0200171 xhci->quirks |= XHCI_BROKEN_STREAMS;
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200172 }
Sarah Sharp1aa95782014-01-17 15:38:12 -0800173 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
Igor Gnatenko6db249e2014-04-25 19:20:15 +0300174 pdev->device == 0x0015)
Sarah Sharp1aa95782014-01-17 15:38:12 -0800175 xhci->quirks |= XHCI_RESET_ON_RESUME;
Elric Fu457a4f62012-03-29 15:47:50 +0800176 if (pdev->vendor == PCI_VENDOR_ID_VIA)
177 xhci->quirks |= XHCI_RESET_ON_RESUME;
Oliver Neukum85f4e452014-05-14 14:00:23 +0200178
Hans de Goedee21eba02014-08-25 12:21:56 +0200179 /* See https://bugzilla.kernel.org/show_bug.cgi?id=79511 */
180 if (pdev->vendor == PCI_VENDOR_ID_VIA &&
181 pdev->device == 0x3432)
182 xhci->quirks |= XHCI_BROKEN_STREAMS;
183
Hans de Goede2391eac2014-10-28 11:05:29 +0100184 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
185 pdev->device == 0x1042)
186 xhci->quirks |= XHCI_BROKEN_STREAMS;
187
Oliver Neukum85f4e452014-05-14 14:00:23 +0200188 if (xhci->quirks & XHCI_RESET_ON_RESUME)
189 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
190 "QUIRK: Resetting on resume");
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700191}
Andiry Xuc41136b2011-03-22 17:08:14 +0800192
Mathias Nymanc3c58192015-07-21 17:20:25 +0300193#ifdef CONFIG_ACPI
194static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev)
195{
196 static const u8 intel_dsm_uuid[] = {
197 0xb7, 0x0c, 0x34, 0xac, 0x01, 0xe9, 0xbf, 0x45,
198 0xb7, 0xe6, 0x2b, 0x34, 0xec, 0x93, 0x1e, 0x23,
199 };
Mika Westerberg84ed9152015-12-04 15:53:42 +0200200 union acpi_object *obj;
201
202 obj = acpi_evaluate_dsm(ACPI_HANDLE(&dev->dev), intel_dsm_uuid, 3, 1,
203 NULL);
204 ACPI_FREE(obj);
Mathias Nymanc3c58192015-07-21 17:20:25 +0300205}
206#else
Mika Westerberg84ed9152015-12-04 15:53:42 +0200207static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) { }
Mathias Nymanc3c58192015-07-21 17:20:25 +0300208#endif /* CONFIG_ACPI */
209
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700210/* called during probe() after chip reset completes */
211static int xhci_pci_setup(struct usb_hcd *hcd)
212{
213 struct xhci_hcd *xhci;
214 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
215 int retval;
216
Mathias Nymanb50107b2015-10-01 18:40:38 +0300217 xhci = hcd_to_xhci(hcd);
218 if (!xhci->sbrn)
219 pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
220
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700221 retval = xhci_gen_setup(hcd, xhci_pci_quirks);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700222 if (retval)
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700223 return retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700224
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700225 if (!usb_hcd_is_primary_hcd(hcd))
226 return 0;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700227
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700228 xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
229
230 /* Find any debug ports */
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700231 retval = xhci_pci_reinit(xhci, pdev);
232 if (!retval)
233 return retval;
234
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700235 return retval;
236}
237
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800238/*
239 * We need to register our own PCI probe function (instead of the USB core's
240 * function) in order to create a second roothub under xHCI.
241 */
242static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
243{
244 int retval;
245 struct xhci_hcd *xhci;
246 struct hc_driver *driver;
247 struct usb_hcd *hcd;
248
249 driver = (struct hc_driver *)id->driver_data;
Mathias Nymanbcffae72014-03-03 19:30:17 +0200250
251 /* Prevent runtime suspending between USB-2 and USB-3 initialization */
252 pm_runtime_get_noresume(&dev->dev);
253
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800254 /* Register the USB 2.0 roothub.
255 * FIXME: USB core must know to register the USB 2.0 roothub first.
256 * This is sort of silly, because we could just set the HCD driver flags
257 * to say USB 2.0, but I'm not sure what the implications would be in
258 * the other parts of the HCD code.
259 */
260 retval = usb_hcd_pci_probe(dev, id);
261
262 if (retval)
Mathias Nymanbcffae72014-03-03 19:30:17 +0200263 goto put_runtime_pm;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800264
265 /* USB 2.0 roothub is stored in the PCI device now. */
266 hcd = dev_get_drvdata(&dev->dev);
267 xhci = hcd_to_xhci(hcd);
268 xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
269 pci_name(dev), hcd);
270 if (!xhci->shared_hcd) {
271 retval = -ENOMEM;
272 goto dealloc_usb2_hcd;
273 }
274
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800275 retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
Yong Zhangb5dd18d2011-09-07 16:10:52 +0800276 IRQF_SHARED);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800277 if (retval)
278 goto put_usb3_hcd;
279 /* Roothub already marked as USB 3.0 speed */
Sarah Sharp3b3db022012-05-09 10:55:03 -0700280
Hans de Goede8f873c12014-07-25 22:01:18 +0200281 if (!(xhci->quirks & XHCI_BROKEN_STREAMS) &&
282 HCC_MAX_PSA(xhci->hcc_params) >= 4)
Oliver Neukum14aec582014-02-11 20:36:04 +0100283 xhci->shared_hcd->can_do_streams = 1;
284
Mathias Nymanc3c58192015-07-21 17:20:25 +0300285 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
286 xhci_pme_acpi_rtd3_enable(dev);
287
Mathias Nymanbcffae72014-03-03 19:30:17 +0200288 /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */
289 pm_runtime_put_noidle(&dev->dev);
290
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800291 return 0;
292
293put_usb3_hcd:
294 usb_put_hcd(xhci->shared_hcd);
295dealloc_usb2_hcd:
296 usb_hcd_pci_remove(dev);
Mathias Nymanbcffae72014-03-03 19:30:17 +0200297put_runtime_pm:
298 pm_runtime_put_noidle(&dev->dev);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800299 return retval;
300}
301
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700302static void xhci_pci_remove(struct pci_dev *dev)
303{
304 struct xhci_hcd *xhci;
305
306 xhci = hcd_to_xhci(pci_get_drvdata(dev));
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800307 if (xhci->shared_hcd) {
308 usb_remove_hcd(xhci->shared_hcd);
309 usb_put_hcd(xhci->shared_hcd);
310 }
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700311 usb_hcd_pci_remove(dev);
Takashi Iwai638298d2013-09-12 08:11:06 +0200312
313 /* Workaround for spurious wakeups at shutdown with HSW */
314 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
315 pci_set_power_state(dev, PCI_D3hot);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700316}
317
Andiry Xu5535b1d2010-10-14 07:23:06 -0700318#ifdef CONFIG_PM
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300319/*
320 * In some Intel xHCI controllers, in order to get D3 working,
321 * through a vendor specific SSIC CONFIG register at offset 0x883c,
322 * SSIC PORT need to be marked as "unused" before putting xHCI
323 * into D3. After D3 exit, the SSIC port need to be marked as "used".
324 * Without this change, xHCI might not enter D3 state.
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300325 */
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200326static void xhci_ssic_port_unused_quirk(struct usb_hcd *hcd, bool suspend)
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300327{
328 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300329 u32 val;
330 void __iomem *reg;
Lu Baolufa895372016-01-26 17:50:05 +0200331 int i;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300332
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200333 for (i = 0; i < SSIC_PORT_NUM; i++) {
334 reg = (void __iomem *) xhci->cap_regs +
335 SSIC_PORT_CFG2 +
336 i * SSIC_PORT_CFG2_OFFSET;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300337
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200338 /* Notify SSIC that SSIC profile programming is not done. */
339 val = readl(reg) & ~PROG_DONE;
340 writel(val, reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300341
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200342 /* Mark SSIC port as unused(suspend) or used(resume) */
343 val = readl(reg);
344 if (suspend)
345 val |= SSIC_PORT_UNUSED;
346 else
347 val &= ~SSIC_PORT_UNUSED;
348 writel(val, reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300349
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200350 /* Notify SSIC that SSIC profile programming is done */
351 val = readl(reg) | PROG_DONE;
352 writel(val, reg);
353 readl(reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300354 }
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200355}
356
357/*
358 * Make sure PME works on some Intel xHCI controllers by writing 1 to clear
359 * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4
360 */
361static void xhci_pme_quirk(struct usb_hcd *hcd)
362{
363 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
364 void __iomem *reg;
365 u32 val;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300366
367 reg = (void __iomem *) xhci->cap_regs + 0x80a4;
368 val = readl(reg);
369 writel(val | BIT(28), reg);
370 readl(reg);
371}
372
Andiry Xu5535b1d2010-10-14 07:23:06 -0700373static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
374{
375 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700376 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Lu Baolu92149c92016-01-26 17:50:07 +0200377 int ret;
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700378
379 /*
380 * Systems with the TI redriver that loses port status change events
381 * need to have the registers polled during D3, so avoid D3cold.
382 */
Andrew Brestickere1cd9722014-10-03 11:35:27 +0300383 if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700384 pdev->no_d3cold = true;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700385
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200386 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200387 xhci_pme_quirk(hcd);
388
389 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
390 xhci_ssic_port_unused_quirk(hcd, true);
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200391
Lu Baolu92149c92016-01-26 17:50:07 +0200392 ret = xhci_suspend(xhci, do_wakeup);
393 if (ret && (xhci->quirks & XHCI_SSIC_PORT_UNUSED))
394 xhci_ssic_port_unused_quirk(hcd, false);
395
396 return ret;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700397}
398
399static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
400{
401 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800402 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700403 int retval = 0;
404
Sarah Sharp69e848c2011-02-22 09:57:15 -0800405 /* The BIOS on systems with the Intel Panther Point chipset may or may
406 * not support xHCI natively. That means that during system resume, it
407 * may switch the ports back to EHCI so that users can use their
408 * keyboard to select a kernel from GRUB after resume from hibernate.
409 *
410 * The BIOS is supposed to remember whether the OS had xHCI ports
411 * enabled before resume, and switch the ports back to xHCI when the
412 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
413 * writers.
414 *
415 * Unconditionally switch the ports back to xHCI after a system resume.
Mathias Nyman26b76792013-07-23 11:35:47 +0300416 * It should not matter whether the EHCI or xHCI controller is
417 * resumed first. It's enough to do the switchover in xHCI because
418 * USB core won't notice anything as the hub driver doesn't start
419 * running again until after all the devices (including both EHCI and
420 * xHCI host controllers) have been resumed.
Sarah Sharp69e848c2011-02-22 09:57:15 -0800421 */
Mathias Nyman26b76792013-07-23 11:35:47 +0300422
423 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
424 usb_enable_intel_xhci_ports(pdev);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800425
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200426 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
427 xhci_ssic_port_unused_quirk(hcd, false);
428
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200429 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200430 xhci_pme_quirk(hcd);
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200431
Andiry Xu5535b1d2010-10-14 07:23:06 -0700432 retval = xhci_resume(xhci, hibernated);
433 return retval;
434}
435#endif /* CONFIG_PM */
436
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700437/*-------------------------------------------------------------------------*/
438
439/* PCI driver selection metadata; PCI hotplugging uses this */
440static const struct pci_device_id pci_ids[] = { {
441 /* handle any USB 3.0 xHCI controller */
442 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
443 .driver_data = (unsigned long) &xhci_pci_hc_driver,
444 },
445 { /* end: all zeroes */ }
446};
447MODULE_DEVICE_TABLE(pci, pci_ids);
448
449/* pci driver glue; this is a "new style" PCI driver module */
450static struct pci_driver xhci_pci_driver = {
451 .name = (char *) hcd_name,
452 .id_table = pci_ids,
453
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800454 .probe = xhci_pci_probe,
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700455 .remove = xhci_pci_remove,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700456 /* suspend and resume implemented later */
457
458 .shutdown = usb_hcd_pci_shutdown,
Alan Sternf875fdb2013-09-24 15:45:25 -0400459#ifdef CONFIG_PM
Andiry Xu5535b1d2010-10-14 07:23:06 -0700460 .driver = {
461 .pm = &usb_hcd_pci_pm_ops
462 },
463#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700464};
465
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300466static int __init xhci_pci_init(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700467{
Roger Quadroscd33a322015-05-29 17:01:46 +0300468 xhci_init_driver(&xhci_pci_hc_driver, &xhci_pci_overrides);
Andrew Bresticker1885d9a2014-10-03 11:35:26 +0300469#ifdef CONFIG_PM
470 xhci_pci_hc_driver.pci_suspend = xhci_pci_suspend;
471 xhci_pci_hc_driver.pci_resume = xhci_pci_resume;
472#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700473 return pci_register_driver(&xhci_pci_driver);
474}
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300475module_init(xhci_pci_init);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700476
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300477static void __exit xhci_pci_exit(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700478{
479 pci_unregister_driver(&xhci_pci_driver);
480}
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300481module_exit(xhci_pci_exit);
482
483MODULE_DESCRIPTION("xHCI PCI Host Controller Driver");
484MODULE_LICENSE("GPL");