blob: ad936c68e4cb347d27c7ef3e677c03bb3575e93a [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
31/* HDMI/DVI modes ignore everything but the last 2 items. So we share
32 * them for both DP and FDI transports, allowing those ports to
33 * automatically adapt to HDMI connections as well
34 */
35static const u32 hsw_ddi_translations_dp[] = {
36 0x00FFFFFF, 0x0006000E, /* DP parameters */
37 0x00D75FFF, 0x0005000A,
38 0x00C30FFF, 0x00040006,
39 0x80AAAFFF, 0x000B0000,
40 0x00FFFFFF, 0x0005000A,
41 0x00D75FFF, 0x000C0004,
42 0x80C30FFF, 0x000B0000,
43 0x00FFFFFF, 0x00040006,
44 0x80D75FFF, 0x000B0000,
45 0x00FFFFFF, 0x00040006 /* HDMI parameters */
46};
47
48static const u32 hsw_ddi_translations_fdi[] = {
49 0x00FFFFFF, 0x0007000E, /* FDI parameters */
50 0x00D75FFF, 0x000F000A,
51 0x00C30FFF, 0x00060006,
52 0x00AAAFFF, 0x001E0000,
53 0x00FFFFFF, 0x000F000A,
54 0x00D75FFF, 0x00160004,
55 0x00C30FFF, 0x001E0000,
56 0x00FFFFFF, 0x00060006,
57 0x00D75FFF, 0x001E0000,
58 0x00FFFFFF, 0x00040006 /* HDMI parameters */
59};
60
Paulo Zanonifc914632012-10-05 12:05:54 -030061static enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
62{
Paulo Zanoni0bdee302012-10-15 15:51:38 -030063 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonifc914632012-10-05 12:05:54 -030064 int type = intel_encoder->type;
65
Paulo Zanoni174edf12012-10-26 19:05:50 -020066 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP ||
Paulo Zanoni00c09d72012-10-26 19:05:52 -020067 type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_UNKNOWN) {
Paulo Zanoni174edf12012-10-26 19:05:50 -020068 struct intel_digital_port *intel_dig_port =
69 enc_to_dig_port(encoder);
70 return intel_dig_port->port;
Paulo Zanoni0bdee302012-10-15 15:51:38 -030071
Paulo Zanonifc914632012-10-05 12:05:54 -030072 } else if (type == INTEL_OUTPUT_ANALOG) {
73 return PORT_E;
Paulo Zanoni0bdee302012-10-15 15:51:38 -030074
Paulo Zanonifc914632012-10-05 12:05:54 -030075 } else {
76 DRM_ERROR("Invalid DDI encoder type %d\n", type);
77 BUG();
78 }
79}
80
Eugeni Dodonov45244b82012-05-09 15:37:20 -030081/* On Haswell, DDI port buffers must be programmed with correct values
82 * in advance. The buffer values are different for FDI and DP modes,
83 * but the HDMI/DVI fields are shared among those. So we program the DDI
84 * in either FDI or DP modes only, as HDMI connections will work with both
85 * of those
86 */
Paulo Zanonic1f63f92012-11-23 15:30:37 -020087static void intel_prepare_ddi_buffers(struct drm_device *dev, enum port port,
88 bool use_fdi_mode)
Eugeni Dodonov45244b82012-05-09 15:37:20 -030089{
90 struct drm_i915_private *dev_priv = dev->dev_private;
91 u32 reg;
92 int i;
93 const u32 *ddi_translations = ((use_fdi_mode) ?
94 hsw_ddi_translations_fdi :
95 hsw_ddi_translations_dp);
96
97 DRM_DEBUG_DRIVER("Initializing DDI buffers for port %c in %s mode\n",
98 port_name(port),
99 use_fdi_mode ? "FDI" : "DP");
100
101 WARN((use_fdi_mode && (port != PORT_E)),
102 "Programming port %c in FDI mode, this probably will not work.\n",
103 port_name(port));
104
105 for (i=0, reg=DDI_BUF_TRANS(port); i < ARRAY_SIZE(hsw_ddi_translations_fdi); i++) {
106 I915_WRITE(reg, ddi_translations[i]);
107 reg += 4;
108 }
109}
110
111/* Program DDI buffers translations for DP. By default, program ports A-D in DP
112 * mode and port E for FDI.
113 */
114void intel_prepare_ddi(struct drm_device *dev)
115{
116 int port;
117
Paulo Zanoni0d536cb2012-11-23 16:46:41 -0200118 if (!HAS_DDI(dev))
119 return;
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300120
Paulo Zanoni0d536cb2012-11-23 16:46:41 -0200121 for (port = PORT_A; port < PORT_E; port++)
122 intel_prepare_ddi_buffers(dev, port, false);
123
124 /* DDI E is the suggested one to work in FDI mode, so program is as such
125 * by default. It will have to be re-programmed in case a digital DP
126 * output will be detected on it
127 */
128 intel_prepare_ddi_buffers(dev, PORT_E, true);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300129}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300130
131static const long hsw_ddi_buf_ctl_values[] = {
132 DDI_BUF_EMP_400MV_0DB_HSW,
133 DDI_BUF_EMP_400MV_3_5DB_HSW,
134 DDI_BUF_EMP_400MV_6DB_HSW,
135 DDI_BUF_EMP_400MV_9_5DB_HSW,
136 DDI_BUF_EMP_600MV_0DB_HSW,
137 DDI_BUF_EMP_600MV_3_5DB_HSW,
138 DDI_BUF_EMP_600MV_6DB_HSW,
139 DDI_BUF_EMP_800MV_0DB_HSW,
140 DDI_BUF_EMP_800MV_3_5DB_HSW
141};
142
143
144/* Starting with Haswell, different DDI ports can work in FDI mode for
145 * connection to the PCH-located connectors. For this, it is necessary to train
146 * both the DDI port and PCH receiver for the desired DDI buffer settings.
147 *
148 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
149 * please note that when FDI mode is active on DDI E, it shares 2 lines with
150 * DDI A (which is used for eDP)
151 */
152
153void hsw_fdi_link_train(struct drm_crtc *crtc)
154{
155 struct drm_device *dev = crtc->dev;
156 struct drm_i915_private *dev_priv = dev->dev_private;
157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni04945642012-11-01 21:00:59 -0200158 u32 temp, i, rx_ctl_val;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300159
Paulo Zanoni04945642012-11-01 21:00:59 -0200160 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
161 * mode set "sequence for CRT port" document:
162 * - TP1 to TP2 time with the default value
163 * - FDI delay to 90h
164 */
165 I915_WRITE(_FDI_RXA_MISC, FDI_RX_PWRDN_LANE1_VAL(2) |
166 FDI_RX_PWRDN_LANE0_VAL(2) |
167 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
168
169 /* Enable the PCH Receiver FDI PLL */
170 rx_ctl_val = FDI_RX_PLL_ENABLE | FDI_RX_ENHANCE_FRAME_ENABLE |
171 ((intel_crtc->fdi_lanes - 1) << 19);
172 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
173 POSTING_READ(_FDI_RXA_CTL);
174 udelay(220);
175
176 /* Switch from Rawclk to PCDclk */
177 rx_ctl_val |= FDI_PCDCLK;
178 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
179
180 /* Configure Port Clock Select */
181 I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->ddi_pll_sel);
182
183 /* Start the training iterating through available voltages and emphasis,
184 * testing each value twice. */
185 for (i = 0; i < ARRAY_SIZE(hsw_ddi_buf_ctl_values) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300186 /* Configure DP_TP_CTL with auto-training */
187 I915_WRITE(DP_TP_CTL(PORT_E),
188 DP_TP_CTL_FDI_AUTOTRAIN |
189 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
190 DP_TP_CTL_LINK_TRAIN_PAT1 |
191 DP_TP_CTL_ENABLE);
192
193 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300194 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200195 DDI_BUF_CTL_ENABLE |
196 ((intel_crtc->fdi_lanes - 1) << 1) |
197 hsw_ddi_buf_ctl_values[i / 2]);
198 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300199
200 udelay(600);
201
Paulo Zanoni04945642012-11-01 21:00:59 -0200202 /* Program PCH FDI Receiver TU */
203 I915_WRITE(_FDI_RXA_TUSIZE1, TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300204
Paulo Zanoni04945642012-11-01 21:00:59 -0200205 /* Enable PCH FDI Receiver with auto-training */
206 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
207 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
208 POSTING_READ(_FDI_RXA_CTL);
209
210 /* Wait for FDI receiver lane calibration */
211 udelay(30);
212
213 /* Unset FDI_RX_MISC pwrdn lanes */
214 temp = I915_READ(_FDI_RXA_MISC);
215 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
216 I915_WRITE(_FDI_RXA_MISC, temp);
217 POSTING_READ(_FDI_RXA_MISC);
218
219 /* Wait for FDI auto training time */
220 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300221
222 temp = I915_READ(DP_TP_STATUS(PORT_E));
223 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -0200224 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300225
226 /* Enable normal pixel sending for FDI */
227 I915_WRITE(DP_TP_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200228 DP_TP_CTL_FDI_AUTOTRAIN |
229 DP_TP_CTL_LINK_TRAIN_NORMAL |
230 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
231 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300232
Paulo Zanoni04945642012-11-01 21:00:59 -0200233 return;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300234 }
Paulo Zanoni04945642012-11-01 21:00:59 -0200235
236 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
237 I915_WRITE(DP_TP_CTL(PORT_E),
238 I915_READ(DP_TP_CTL(PORT_E)) & ~DP_TP_CTL_ENABLE);
239
240 rx_ctl_val &= ~FDI_RX_ENABLE;
241 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
242
243 /* Reset FDI_RX_MISC pwrdn lanes */
244 temp = I915_READ(_FDI_RXA_MISC);
245 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
246 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
247 I915_WRITE(_FDI_RXA_MISC, temp);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300248 }
249
Paulo Zanoni04945642012-11-01 21:00:59 -0200250 DRM_ERROR("FDI link training failed!\n");
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300251}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300252
Eugeni Dodonov12a13a32012-05-09 15:37:29 -0300253/* WRPLL clock dividers */
254struct wrpll_tmds_clock {
255 u32 clock;
256 u16 p; /* Post divider */
257 u16 n2; /* Feedback divider */
258 u16 r2; /* Reference divider */
259};
260
Paulo Zanoni126e9be2012-08-10 10:03:03 -0300261/* Table of matching values for WRPLL clocks programming for each frequency.
262 * The code assumes this table is sorted. */
Eugeni Dodonov12a13a32012-05-09 15:37:29 -0300263static const struct wrpll_tmds_clock wrpll_tmds_clock_table[] = {
264 {19750, 38, 25, 18},
265 {20000, 48, 32, 18},
266 {21000, 36, 21, 15},
267 {21912, 42, 29, 17},
268 {22000, 36, 22, 15},
269 {23000, 36, 23, 15},
270 {23500, 40, 40, 23},
271 {23750, 26, 16, 14},
Eugeni Dodonov12a13a32012-05-09 15:37:29 -0300272 {24000, 36, 24, 15},
273 {25000, 36, 25, 15},
274 {25175, 26, 40, 33},
275 {25200, 30, 21, 15},
276 {26000, 36, 26, 15},
277 {27000, 30, 21, 14},
278 {27027, 18, 100, 111},
279 {27500, 30, 29, 19},
280 {28000, 34, 30, 17},
281 {28320, 26, 30, 22},
282 {28322, 32, 42, 25},
283 {28750, 24, 23, 18},
284 {29000, 30, 29, 18},
285 {29750, 32, 30, 17},
286 {30000, 30, 25, 15},
287 {30750, 30, 41, 24},
288 {31000, 30, 31, 18},
289 {31500, 30, 28, 16},
290 {32000, 30, 32, 18},
291 {32500, 28, 32, 19},
292 {33000, 24, 22, 15},
293 {34000, 28, 30, 17},
294 {35000, 26, 32, 19},
295 {35500, 24, 30, 19},
296 {36000, 26, 26, 15},
297 {36750, 26, 46, 26},
298 {37000, 24, 23, 14},
299 {37762, 22, 40, 26},
300 {37800, 20, 21, 15},
301 {38000, 24, 27, 16},
302 {38250, 24, 34, 20},
303 {39000, 24, 26, 15},
304 {40000, 24, 32, 18},
305 {40500, 20, 21, 14},
306 {40541, 22, 147, 89},
307 {40750, 18, 19, 14},
308 {41000, 16, 17, 14},
309 {41500, 22, 44, 26},
310 {41540, 22, 44, 26},
311 {42000, 18, 21, 15},
312 {42500, 22, 45, 26},
313 {43000, 20, 43, 27},
314 {43163, 20, 24, 15},
315 {44000, 18, 22, 15},
316 {44900, 20, 108, 65},
317 {45000, 20, 25, 15},
318 {45250, 20, 52, 31},
319 {46000, 18, 23, 15},
320 {46750, 20, 45, 26},
321 {47000, 20, 40, 23},
322 {48000, 18, 24, 15},
323 {49000, 18, 49, 30},
324 {49500, 16, 22, 15},
325 {50000, 18, 25, 15},
326 {50500, 18, 32, 19},
327 {51000, 18, 34, 20},
328 {52000, 18, 26, 15},
329 {52406, 14, 34, 25},
330 {53000, 16, 22, 14},
331 {54000, 16, 24, 15},
332 {54054, 16, 173, 108},
333 {54500, 14, 24, 17},
334 {55000, 12, 22, 18},
335 {56000, 14, 45, 31},
336 {56250, 16, 25, 15},
337 {56750, 14, 25, 17},
338 {57000, 16, 27, 16},
339 {58000, 16, 43, 25},
340 {58250, 16, 38, 22},
341 {58750, 16, 40, 23},
342 {59000, 14, 26, 17},
343 {59341, 14, 40, 26},
344 {59400, 16, 44, 25},
345 {60000, 16, 32, 18},
346 {60500, 12, 39, 29},
347 {61000, 14, 49, 31},
348 {62000, 14, 37, 23},
349 {62250, 14, 42, 26},
350 {63000, 12, 21, 15},
351 {63500, 14, 28, 17},
352 {64000, 12, 27, 19},
353 {65000, 14, 32, 19},
354 {65250, 12, 29, 20},
355 {65500, 12, 32, 22},
356 {66000, 12, 22, 15},
357 {66667, 14, 38, 22},
358 {66750, 10, 21, 17},
359 {67000, 14, 33, 19},
360 {67750, 14, 58, 33},
361 {68000, 14, 30, 17},
362 {68179, 14, 46, 26},
363 {68250, 14, 46, 26},
364 {69000, 12, 23, 15},
365 {70000, 12, 28, 18},
366 {71000, 12, 30, 19},
367 {72000, 12, 24, 15},
368 {73000, 10, 23, 17},
369 {74000, 12, 23, 14},
370 {74176, 8, 100, 91},
371 {74250, 10, 22, 16},
372 {74481, 12, 43, 26},
373 {74500, 10, 29, 21},
374 {75000, 12, 25, 15},
375 {75250, 10, 39, 28},
376 {76000, 12, 27, 16},
377 {77000, 12, 53, 31},
378 {78000, 12, 26, 15},
379 {78750, 12, 28, 16},
380 {79000, 10, 38, 26},
381 {79500, 10, 28, 19},
382 {80000, 12, 32, 18},
383 {81000, 10, 21, 14},
384 {81081, 6, 100, 111},
385 {81624, 8, 29, 24},
386 {82000, 8, 17, 14},
387 {83000, 10, 40, 26},
388 {83950, 10, 28, 18},
389 {84000, 10, 28, 18},
390 {84750, 6, 16, 17},
391 {85000, 6, 17, 18},
392 {85250, 10, 30, 19},
393 {85750, 10, 27, 17},
394 {86000, 10, 43, 27},
395 {87000, 10, 29, 18},
396 {88000, 10, 44, 27},
397 {88500, 10, 41, 25},
398 {89000, 10, 28, 17},
399 {89012, 6, 90, 91},
400 {89100, 10, 33, 20},
401 {90000, 10, 25, 15},
402 {91000, 10, 32, 19},
403 {92000, 10, 46, 27},
404 {93000, 10, 31, 18},
405 {94000, 10, 40, 23},
406 {94500, 10, 28, 16},
407 {95000, 10, 44, 25},
408 {95654, 10, 39, 22},
409 {95750, 10, 39, 22},
410 {96000, 10, 32, 18},
411 {97000, 8, 23, 16},
412 {97750, 8, 42, 29},
413 {98000, 8, 45, 31},
414 {99000, 8, 22, 15},
415 {99750, 8, 34, 23},
416 {100000, 6, 20, 18},
417 {100500, 6, 19, 17},
418 {101000, 6, 37, 33},
419 {101250, 8, 21, 14},
420 {102000, 6, 17, 15},
421 {102250, 6, 25, 22},
422 {103000, 8, 29, 19},
423 {104000, 8, 37, 24},
424 {105000, 8, 28, 18},
425 {106000, 8, 22, 14},
426 {107000, 8, 46, 29},
427 {107214, 8, 27, 17},
428 {108000, 8, 24, 15},
429 {108108, 8, 173, 108},
430 {109000, 6, 23, 19},
Eugeni Dodonov12a13a32012-05-09 15:37:29 -0300431 {110000, 6, 22, 18},
432 {110013, 6, 22, 18},
433 {110250, 8, 49, 30},
434 {110500, 8, 36, 22},
435 {111000, 8, 23, 14},
436 {111264, 8, 150, 91},
437 {111375, 8, 33, 20},
438 {112000, 8, 63, 38},
439 {112500, 8, 25, 15},
440 {113100, 8, 57, 34},
441 {113309, 8, 42, 25},
442 {114000, 8, 27, 16},
443 {115000, 6, 23, 18},
444 {116000, 8, 43, 25},
445 {117000, 8, 26, 15},
446 {117500, 8, 40, 23},
447 {118000, 6, 38, 29},
448 {119000, 8, 30, 17},
449 {119500, 8, 46, 26},
450 {119651, 8, 39, 22},
451 {120000, 8, 32, 18},
452 {121000, 6, 39, 29},
453 {121250, 6, 31, 23},
454 {121750, 6, 23, 17},
455 {122000, 6, 42, 31},
456 {122614, 6, 30, 22},
457 {123000, 6, 41, 30},
458 {123379, 6, 37, 27},
459 {124000, 6, 51, 37},
460 {125000, 6, 25, 18},
461 {125250, 4, 13, 14},
462 {125750, 4, 27, 29},
463 {126000, 6, 21, 15},
464 {127000, 6, 24, 17},
465 {127250, 6, 41, 29},
466 {128000, 6, 27, 19},
467 {129000, 6, 43, 30},
468 {129859, 4, 25, 26},
469 {130000, 6, 26, 18},
470 {130250, 6, 42, 29},
471 {131000, 6, 32, 22},
472 {131500, 6, 38, 26},
473 {131850, 6, 41, 28},
474 {132000, 6, 22, 15},
475 {132750, 6, 28, 19},
476 {133000, 6, 34, 23},
477 {133330, 6, 37, 25},
478 {134000, 6, 61, 41},
479 {135000, 6, 21, 14},
480 {135250, 6, 167, 111},
481 {136000, 6, 62, 41},
482 {137000, 6, 35, 23},
483 {138000, 6, 23, 15},
484 {138500, 6, 40, 26},
485 {138750, 6, 37, 24},
486 {139000, 6, 34, 22},
487 {139050, 6, 34, 22},
488 {139054, 6, 34, 22},
489 {140000, 6, 28, 18},
490 {141000, 6, 36, 23},
491 {141500, 6, 22, 14},
492 {142000, 6, 30, 19},
493 {143000, 6, 27, 17},
494 {143472, 4, 17, 16},
495 {144000, 6, 24, 15},
496 {145000, 6, 29, 18},
497 {146000, 6, 47, 29},
498 {146250, 6, 26, 16},
499 {147000, 6, 49, 30},
500 {147891, 6, 23, 14},
501 {148000, 6, 23, 14},
502 {148250, 6, 28, 17},
503 {148352, 4, 100, 91},
504 {148500, 6, 33, 20},
505 {149000, 6, 48, 29},
506 {150000, 6, 25, 15},
507 {151000, 4, 19, 17},
508 {152000, 6, 27, 16},
509 {152280, 6, 44, 26},
510 {153000, 6, 34, 20},
511 {154000, 6, 53, 31},
512 {155000, 6, 31, 18},
513 {155250, 6, 50, 29},
514 {155750, 6, 45, 26},
515 {156000, 6, 26, 15},
516 {157000, 6, 61, 35},
517 {157500, 6, 28, 16},
518 {158000, 6, 65, 37},
519 {158250, 6, 44, 25},
520 {159000, 6, 53, 30},
521 {159500, 6, 39, 22},
522 {160000, 6, 32, 18},
523 {161000, 4, 31, 26},
524 {162000, 4, 18, 15},
525 {162162, 4, 131, 109},
526 {162500, 4, 53, 44},
527 {163000, 4, 29, 24},
528 {164000, 4, 17, 14},
529 {165000, 4, 22, 18},
530 {166000, 4, 32, 26},
531 {167000, 4, 26, 21},
532 {168000, 4, 46, 37},
533 {169000, 4, 104, 83},
534 {169128, 4, 64, 51},
535 {169500, 4, 39, 31},
536 {170000, 4, 34, 27},
537 {171000, 4, 19, 15},
538 {172000, 4, 51, 40},
539 {172750, 4, 32, 25},
540 {172800, 4, 32, 25},
541 {173000, 4, 41, 32},
542 {174000, 4, 49, 38},
543 {174787, 4, 22, 17},
544 {175000, 4, 35, 27},
545 {176000, 4, 30, 23},
546 {177000, 4, 38, 29},
547 {178000, 4, 29, 22},
548 {178500, 4, 37, 28},
549 {179000, 4, 53, 40},
550 {179500, 4, 73, 55},
551 {180000, 4, 20, 15},
552 {181000, 4, 55, 41},
553 {182000, 4, 31, 23},
554 {183000, 4, 42, 31},
555 {184000, 4, 30, 22},
556 {184750, 4, 26, 19},
557 {185000, 4, 37, 27},
558 {186000, 4, 51, 37},
559 {187000, 4, 36, 26},
560 {188000, 4, 32, 23},
561 {189000, 4, 21, 15},
562 {190000, 4, 38, 27},
563 {190960, 4, 41, 29},
564 {191000, 4, 41, 29},
565 {192000, 4, 27, 19},
566 {192250, 4, 37, 26},
567 {193000, 4, 20, 14},
568 {193250, 4, 53, 37},
569 {194000, 4, 23, 16},
570 {194208, 4, 23, 16},
571 {195000, 4, 26, 18},
572 {196000, 4, 45, 31},
573 {197000, 4, 35, 24},
574 {197750, 4, 41, 28},
575 {198000, 4, 22, 15},
576 {198500, 4, 25, 17},
577 {199000, 4, 28, 19},
578 {200000, 4, 37, 25},
579 {201000, 4, 61, 41},
580 {202000, 4, 112, 75},
581 {202500, 4, 21, 14},
582 {203000, 4, 146, 97},
583 {204000, 4, 62, 41},
584 {204750, 4, 44, 29},
585 {205000, 4, 38, 25},
586 {206000, 4, 29, 19},
587 {207000, 4, 23, 15},
588 {207500, 4, 40, 26},
589 {208000, 4, 37, 24},
590 {208900, 4, 48, 31},
591 {209000, 4, 48, 31},
592 {209250, 4, 31, 20},
593 {210000, 4, 28, 18},
594 {211000, 4, 25, 16},
595 {212000, 4, 22, 14},
596 {213000, 4, 30, 19},
597 {213750, 4, 38, 24},
598 {214000, 4, 46, 29},
599 {214750, 4, 35, 22},
600 {215000, 4, 43, 27},
601 {216000, 4, 24, 15},
602 {217000, 4, 37, 23},
603 {218000, 4, 42, 26},
604 {218250, 4, 42, 26},
605 {218750, 4, 34, 21},
606 {219000, 4, 47, 29},
Eugeni Dodonov12a13a32012-05-09 15:37:29 -0300607 {220000, 4, 44, 27},
608 {220640, 4, 49, 30},
609 {220750, 4, 36, 22},
610 {221000, 4, 36, 22},
611 {222000, 4, 23, 14},
612 {222525, 4, 28, 17},
613 {222750, 4, 33, 20},
614 {227000, 4, 37, 22},
615 {230250, 4, 29, 17},
616 {233500, 4, 38, 22},
617 {235000, 4, 40, 23},
618 {238000, 4, 30, 17},
619 {241500, 2, 17, 19},
620 {245250, 2, 20, 22},
621 {247750, 2, 22, 24},
622 {253250, 2, 15, 16},
623 {256250, 2, 18, 19},
624 {262500, 2, 31, 32},
625 {267250, 2, 66, 67},
626 {268500, 2, 94, 95},
627 {270000, 2, 14, 14},
628 {272500, 2, 77, 76},
629 {273750, 2, 57, 56},
630 {280750, 2, 24, 23},
631 {281250, 2, 23, 22},
632 {286000, 2, 17, 16},
633 {291750, 2, 26, 24},
634 {296703, 2, 56, 51},
635 {297000, 2, 22, 20},
636 {298000, 2, 21, 19},
637};
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300638
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200639static void intel_ddi_mode_set(struct drm_encoder *encoder,
640 struct drm_display_mode *mode,
641 struct drm_display_mode *adjusted_mode)
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300642{
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300643 struct drm_crtc *crtc = encoder->crtc;
644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300645 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
646 int port = intel_ddi_get_encoder_port(intel_encoder);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300647 int pipe = intel_crtc->pipe;
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300648 int type = intel_encoder->type;
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300649
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300650 DRM_DEBUG_KMS("Preparing DDI mode for Haswell on port %c, pipe %c\n",
651 port_name(port), pipe_name(pipe));
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300652
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300653 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
654 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Wang Xingchao4f078542012-08-09 16:52:16 +0800655
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300656 intel_dp->DP = DDI_BUF_CTL_ENABLE | DDI_BUF_EMP_400MV_0DB_HSW;
657 switch (intel_dp->lane_count) {
658 case 1:
659 intel_dp->DP |= DDI_PORT_WIDTH_X1;
660 break;
661 case 2:
662 intel_dp->DP |= DDI_PORT_WIDTH_X2;
663 break;
664 case 4:
665 intel_dp->DP |= DDI_PORT_WIDTH_X4;
666 break;
667 default:
668 intel_dp->DP |= DDI_PORT_WIDTH_X4;
669 WARN(1, "Unexpected DP lane count %d\n",
670 intel_dp->lane_count);
671 break;
672 }
673
Takashi Iwai8fed6192012-11-19 18:06:51 +0100674 if (intel_dp->has_audio) {
675 DRM_DEBUG_DRIVER("DP audio on pipe %c on DDI\n",
676 pipe_name(intel_crtc->pipe));
677
678 /* write eld */
679 DRM_DEBUG_DRIVER("DP audio: write eld information\n");
680 intel_write_eld(encoder, adjusted_mode);
681 }
682
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300683 intel_dp_init_link_config(intel_dp);
684
685 } else if (type == INTEL_OUTPUT_HDMI) {
686 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
687
688 if (intel_hdmi->has_audio) {
689 /* Proper support for digital audio needs a new logic
690 * and a new set of registers, so we leave it for future
691 * patch bombing.
692 */
693 DRM_DEBUG_DRIVER("HDMI audio on pipe %c on DDI\n",
694 pipe_name(intel_crtc->pipe));
695
696 /* write eld */
697 DRM_DEBUG_DRIVER("HDMI audio: write eld information\n");
698 intel_write_eld(encoder, adjusted_mode);
699 }
700
701 intel_hdmi->set_infoframes(encoder, adjusted_mode);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300702 }
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300703}
704
705static struct intel_encoder *
706intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
707{
708 struct drm_device *dev = crtc->dev;
709 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
710 struct intel_encoder *intel_encoder, *ret = NULL;
711 int num_encoders = 0;
712
713 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
714 ret = intel_encoder;
715 num_encoders++;
716 }
717
718 if (num_encoders != 1)
719 WARN(1, "%d encoders on crtc for pipe %d\n", num_encoders,
720 intel_crtc->pipe);
721
722 BUG_ON(ret == NULL);
723 return ret;
724}
725
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300726void intel_ddi_put_crtc_pll(struct drm_crtc *crtc)
727{
728 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
729 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
730 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
731 uint32_t val;
732
733 switch (intel_crtc->ddi_pll_sel) {
734 case PORT_CLK_SEL_SPLL:
735 plls->spll_refcount--;
736 if (plls->spll_refcount == 0) {
737 DRM_DEBUG_KMS("Disabling SPLL\n");
738 val = I915_READ(SPLL_CTL);
739 WARN_ON(!(val & SPLL_PLL_ENABLE));
740 I915_WRITE(SPLL_CTL, val & ~SPLL_PLL_ENABLE);
741 POSTING_READ(SPLL_CTL);
742 }
743 break;
744 case PORT_CLK_SEL_WRPLL1:
745 plls->wrpll1_refcount--;
746 if (plls->wrpll1_refcount == 0) {
747 DRM_DEBUG_KMS("Disabling WRPLL 1\n");
748 val = I915_READ(WRPLL_CTL1);
749 WARN_ON(!(val & WRPLL_PLL_ENABLE));
750 I915_WRITE(WRPLL_CTL1, val & ~WRPLL_PLL_ENABLE);
751 POSTING_READ(WRPLL_CTL1);
752 }
753 break;
754 case PORT_CLK_SEL_WRPLL2:
755 plls->wrpll2_refcount--;
756 if (plls->wrpll2_refcount == 0) {
757 DRM_DEBUG_KMS("Disabling WRPLL 2\n");
758 val = I915_READ(WRPLL_CTL2);
759 WARN_ON(!(val & WRPLL_PLL_ENABLE));
760 I915_WRITE(WRPLL_CTL2, val & ~WRPLL_PLL_ENABLE);
761 POSTING_READ(WRPLL_CTL2);
762 }
763 break;
764 }
765
766 WARN(plls->spll_refcount < 0, "Invalid SPLL refcount\n");
767 WARN(plls->wrpll1_refcount < 0, "Invalid WRPLL1 refcount\n");
768 WARN(plls->wrpll2_refcount < 0, "Invalid WRPLL2 refcount\n");
769
770 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_NONE;
771}
772
773static void intel_ddi_calculate_wrpll(int clock, int *p, int *n2, int *r2)
774{
775 u32 i;
776
777 for (i = 0; i < ARRAY_SIZE(wrpll_tmds_clock_table); i++)
778 if (clock <= wrpll_tmds_clock_table[i].clock)
779 break;
780
781 if (i == ARRAY_SIZE(wrpll_tmds_clock_table))
782 i--;
783
784 *p = wrpll_tmds_clock_table[i].p;
785 *n2 = wrpll_tmds_clock_table[i].n2;
786 *r2 = wrpll_tmds_clock_table[i].r2;
787
788 if (wrpll_tmds_clock_table[i].clock != clock)
789 DRM_INFO("WRPLL: using settings for %dKHz on %dKHz mode\n",
790 wrpll_tmds_clock_table[i].clock, clock);
791
792 DRM_DEBUG_KMS("WRPLL: %dKHz refresh rate with p=%d, n2=%d r2=%d\n",
793 clock, *p, *n2, *r2);
794}
795
796bool intel_ddi_pll_mode_set(struct drm_crtc *crtc, int clock)
797{
798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
799 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanoni068759b2012-10-15 15:51:31 -0300800 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300801 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
802 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
803 int type = intel_encoder->type;
804 enum pipe pipe = intel_crtc->pipe;
805 uint32_t reg, val;
806
807 /* TODO: reuse PLLs when possible (compare values) */
808
809 intel_ddi_put_crtc_pll(crtc);
810
Paulo Zanoni068759b2012-10-15 15:51:31 -0300811 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
812 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
813
814 switch (intel_dp->link_bw) {
815 case DP_LINK_BW_1_62:
816 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
817 break;
818 case DP_LINK_BW_2_7:
819 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
820 break;
821 case DP_LINK_BW_5_4:
822 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
823 break;
824 default:
825 DRM_ERROR("Link bandwidth %d unsupported\n",
826 intel_dp->link_bw);
827 return false;
828 }
829
830 /* We don't need to turn any PLL on because we'll use LCPLL. */
831 return true;
832
833 } else if (type == INTEL_OUTPUT_HDMI) {
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300834 int p, n2, r2;
835
836 if (plls->wrpll1_refcount == 0) {
837 DRM_DEBUG_KMS("Using WRPLL 1 on pipe %c\n",
838 pipe_name(pipe));
839 plls->wrpll1_refcount++;
840 reg = WRPLL_CTL1;
841 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL1;
842 } else if (plls->wrpll2_refcount == 0) {
843 DRM_DEBUG_KMS("Using WRPLL 2 on pipe %c\n",
844 pipe_name(pipe));
845 plls->wrpll2_refcount++;
846 reg = WRPLL_CTL2;
847 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_WRPLL2;
848 } else {
849 DRM_ERROR("No WRPLLs available!\n");
850 return false;
851 }
852
853 WARN(I915_READ(reg) & WRPLL_PLL_ENABLE,
854 "WRPLL already enabled\n");
855
856 intel_ddi_calculate_wrpll(clock, &p, &n2, &r2);
857
858 val = WRPLL_PLL_ENABLE | WRPLL_PLL_SELECT_LCPLL_2700 |
859 WRPLL_DIVIDER_REFERENCE(r2) | WRPLL_DIVIDER_FEEDBACK(n2) |
860 WRPLL_DIVIDER_POST(p);
861
862 } else if (type == INTEL_OUTPUT_ANALOG) {
863 if (plls->spll_refcount == 0) {
864 DRM_DEBUG_KMS("Using SPLL on pipe %c\n",
865 pipe_name(pipe));
866 plls->spll_refcount++;
867 reg = SPLL_CTL;
868 intel_crtc->ddi_pll_sel = PORT_CLK_SEL_SPLL;
869 }
870
871 WARN(I915_READ(reg) & SPLL_PLL_ENABLE,
872 "SPLL already enabled\n");
873
Damien Lespiau39bc66c2012-10-11 15:24:04 +0100874 val = SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300875
876 } else {
877 WARN(1, "Invalid DDI encoder type %d\n", type);
878 return false;
879 }
880
881 I915_WRITE(reg, val);
882 udelay(20);
883
884 return true;
885}
886
Paulo Zanonidae84792012-10-15 15:51:30 -0300887void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
888{
889 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
891 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanonic9809792012-10-23 18:30:00 -0200892 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonidae84792012-10-15 15:51:30 -0300893 int type = intel_encoder->type;
894 uint32_t temp;
895
896 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
897
Paulo Zanonic9809792012-10-23 18:30:00 -0200898 temp = TRANS_MSA_SYNC_CLK;
Paulo Zanonidae84792012-10-15 15:51:30 -0300899 switch (intel_crtc->bpp) {
900 case 18:
Paulo Zanonic9809792012-10-23 18:30:00 -0200901 temp |= TRANS_MSA_6_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300902 break;
903 case 24:
Paulo Zanonic9809792012-10-23 18:30:00 -0200904 temp |= TRANS_MSA_8_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300905 break;
906 case 30:
Paulo Zanonic9809792012-10-23 18:30:00 -0200907 temp |= TRANS_MSA_10_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300908 break;
909 case 36:
Paulo Zanonic9809792012-10-23 18:30:00 -0200910 temp |= TRANS_MSA_12_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300911 break;
912 default:
Paulo Zanonic9809792012-10-23 18:30:00 -0200913 temp |= TRANS_MSA_8_BPC;
914 WARN(1, "%d bpp unsupported by DDI function\n",
Paulo Zanonidae84792012-10-15 15:51:30 -0300915 intel_crtc->bpp);
916 }
Paulo Zanonic9809792012-10-23 18:30:00 -0200917 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -0300918 }
919}
920
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300921void intel_ddi_enable_pipe_func(struct drm_crtc *crtc)
922{
923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
924 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300925 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300926 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
927 enum pipe pipe = intel_crtc->pipe;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200928 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200929 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300930 int type = intel_encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300931 uint32_t temp;
932
Paulo Zanoniad80a812012-10-24 16:06:19 -0200933 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
934 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200935 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -0300936
937 switch (intel_crtc->bpp) {
938 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200939 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300940 break;
941 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200942 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300943 break;
944 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200945 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300946 break;
947 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200948 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300949 break;
950 default:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200951 WARN(1, "%d bpp unsupported by transcoder DDI function\n",
Paulo Zanonidfcef252012-08-08 14:15:29 -0300952 intel_crtc->bpp);
953 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300954
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300955 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200956 temp |= TRANS_DDI_PVSYNC;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300957 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200958 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c2012-08-08 14:15:28 -0300959
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -0200960 if (cpu_transcoder == TRANSCODER_EDP) {
961 switch (pipe) {
962 case PIPE_A:
963 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
964 break;
965 case PIPE_B:
966 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
967 break;
968 case PIPE_C:
969 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
970 break;
971 default:
972 BUG();
973 break;
974 }
975 }
976
Paulo Zanoni7739c332012-10-15 15:51:29 -0300977 if (type == INTEL_OUTPUT_HDMI) {
978 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300979
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300980 if (intel_hdmi->has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200981 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300982 else
Paulo Zanoniad80a812012-10-24 16:06:19 -0200983 temp |= TRANS_DDI_MODE_SELECT_DVI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300984
Paulo Zanoni7739c332012-10-15 15:51:29 -0300985 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -0200986 temp |= TRANS_DDI_MODE_SELECT_FDI;
Paulo Zanoni349d7e52012-11-01 18:45:04 -0200987 temp |= (intel_crtc->fdi_lanes - 1) << 1;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300988
989 } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
990 type == INTEL_OUTPUT_EDP) {
991 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
992
Paulo Zanoniad80a812012-10-24 16:06:19 -0200993 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300994
995 switch (intel_dp->lane_count) {
996 case 1:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200997 temp |= TRANS_DDI_PORT_WIDTH_X1;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300998 break;
999 case 2:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001000 temp |= TRANS_DDI_PORT_WIDTH_X2;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001001 break;
1002 case 4:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001003 temp |= TRANS_DDI_PORT_WIDTH_X4;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001004 break;
1005 default:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001006 temp |= TRANS_DDI_PORT_WIDTH_X4;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001007 WARN(1, "Unsupported lane count %d\n",
1008 intel_dp->lane_count);
1009 }
1010
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001011 } else {
1012 WARN(1, "Invalid encoder type %d for pipe %d\n",
1013 intel_encoder->type, pipe);
1014 }
1015
Paulo Zanoniad80a812012-10-24 16:06:19 -02001016 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001017}
1018
Paulo Zanoniad80a812012-10-24 16:06:19 -02001019void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1020 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001021{
Paulo Zanoniad80a812012-10-24 16:06:19 -02001022 uint32_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001023 uint32_t val = I915_READ(reg);
1024
Paulo Zanoniad80a812012-10-24 16:06:19 -02001025 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK);
1026 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001027 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001028}
1029
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001030bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
1031{
1032 struct drm_device *dev = intel_connector->base.dev;
1033 struct drm_i915_private *dev_priv = dev->dev_private;
1034 struct intel_encoder *intel_encoder = intel_connector->encoder;
1035 int type = intel_connector->base.connector_type;
1036 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1037 enum pipe pipe = 0;
1038 enum transcoder cpu_transcoder;
1039 uint32_t tmp;
1040
1041 if (!intel_encoder->get_hw_state(intel_encoder, &pipe))
1042 return false;
1043
1044 if (port == PORT_A)
1045 cpu_transcoder = TRANSCODER_EDP;
1046 else
1047 cpu_transcoder = pipe;
1048
1049 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1050
1051 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
1052 case TRANS_DDI_MODE_SELECT_HDMI:
1053 case TRANS_DDI_MODE_SELECT_DVI:
1054 return (type == DRM_MODE_CONNECTOR_HDMIA);
1055
1056 case TRANS_DDI_MODE_SELECT_DP_SST:
1057 if (type == DRM_MODE_CONNECTOR_eDP)
1058 return true;
1059 case TRANS_DDI_MODE_SELECT_DP_MST:
1060 return (type == DRM_MODE_CONNECTOR_DisplayPort);
1061
1062 case TRANS_DDI_MODE_SELECT_FDI:
1063 return (type == DRM_MODE_CONNECTOR_VGA);
1064
1065 default:
1066 return false;
1067 }
1068}
1069
Daniel Vetter85234cd2012-07-02 13:27:29 +02001070bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
1071 enum pipe *pipe)
1072{
1073 struct drm_device *dev = encoder->base.dev;
1074 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001075 enum port port = intel_ddi_get_encoder_port(encoder);
Daniel Vetter85234cd2012-07-02 13:27:29 +02001076 u32 tmp;
1077 int i;
1078
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001079 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001080
1081 if (!(tmp & DDI_BUF_CTL_ENABLE))
1082 return false;
1083
Paulo Zanoniad80a812012-10-24 16:06:19 -02001084 if (port == PORT_A) {
1085 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001086
Paulo Zanoniad80a812012-10-24 16:06:19 -02001087 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1088 case TRANS_DDI_EDP_INPUT_A_ON:
1089 case TRANS_DDI_EDP_INPUT_A_ONOFF:
1090 *pipe = PIPE_A;
1091 break;
1092 case TRANS_DDI_EDP_INPUT_B_ONOFF:
1093 *pipe = PIPE_B;
1094 break;
1095 case TRANS_DDI_EDP_INPUT_C_ONOFF:
1096 *pipe = PIPE_C;
1097 break;
1098 }
1099
1100 return true;
1101 } else {
1102 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1103 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1104
1105 if ((tmp & TRANS_DDI_PORT_MASK)
1106 == TRANS_DDI_SELECT_PORT(port)) {
1107 *pipe = i;
1108 return true;
1109 }
Daniel Vetter85234cd2012-07-02 13:27:29 +02001110 }
1111 }
1112
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001113 DRM_DEBUG_KMS("No pipe for ddi port %i found\n", port);
Daniel Vetter85234cd2012-07-02 13:27:29 +02001114
1115 return true;
1116}
1117
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001118static uint32_t intel_ddi_get_crtc_pll(struct drm_i915_private *dev_priv,
1119 enum pipe pipe)
1120{
1121 uint32_t temp, ret;
1122 enum port port;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001123 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1124 pipe);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001125 int i;
1126
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 if (cpu_transcoder == TRANSCODER_EDP) {
1128 port = PORT_A;
1129 } else {
1130 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1131 temp &= TRANS_DDI_PORT_MASK;
1132
1133 for (i = PORT_B; i <= PORT_E; i++)
1134 if (temp == TRANS_DDI_SELECT_PORT(i))
1135 port = i;
1136 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001137
1138 ret = I915_READ(PORT_CLK_SEL(port));
1139
1140 DRM_DEBUG_KMS("Pipe %c connected to port %c using clock 0x%08x\n",
1141 pipe_name(pipe), port_name(port), ret);
1142
1143 return ret;
1144}
1145
1146void intel_ddi_setup_hw_pll_state(struct drm_device *dev)
1147{
1148 struct drm_i915_private *dev_priv = dev->dev_private;
1149 enum pipe pipe;
1150 struct intel_crtc *intel_crtc;
1151
1152 for_each_pipe(pipe) {
1153 intel_crtc =
1154 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1155
1156 if (!intel_crtc->active)
1157 continue;
1158
1159 intel_crtc->ddi_pll_sel = intel_ddi_get_crtc_pll(dev_priv,
1160 pipe);
1161
1162 switch (intel_crtc->ddi_pll_sel) {
1163 case PORT_CLK_SEL_SPLL:
1164 dev_priv->ddi_plls.spll_refcount++;
1165 break;
1166 case PORT_CLK_SEL_WRPLL1:
1167 dev_priv->ddi_plls.wrpll1_refcount++;
1168 break;
1169 case PORT_CLK_SEL_WRPLL2:
1170 dev_priv->ddi_plls.wrpll2_refcount++;
1171 break;
1172 }
1173 }
1174}
1175
Paulo Zanonifc914632012-10-05 12:05:54 -03001176void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
1177{
1178 struct drm_crtc *crtc = &intel_crtc->base;
1179 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1180 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1181 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001182 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001183
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001184 if (cpu_transcoder != TRANSCODER_EDP)
1185 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1186 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -03001187}
1188
1189void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
1190{
1191 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001192 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001193
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001194 if (cpu_transcoder != TRANSCODER_EDP)
1195 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1196 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -03001197}
1198
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001199static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001200{
Paulo Zanonic19b0662012-10-15 15:51:41 -03001201 struct drm_encoder *encoder = &intel_encoder->base;
1202 struct drm_crtc *crtc = encoder->crtc;
1203 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1205 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001206 int type = intel_encoder->type;
1207
1208 if (type == INTEL_OUTPUT_EDP) {
1209 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1210 ironlake_edp_panel_vdd_on(intel_dp);
1211 ironlake_edp_panel_on(intel_dp);
1212 ironlake_edp_panel_vdd_off(intel_dp, true);
1213 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001214
1215 WARN_ON(intel_crtc->ddi_pll_sel == PORT_CLK_SEL_NONE);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001216 I915_WRITE(PORT_CLK_SEL(port), intel_crtc->ddi_pll_sel);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001217
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001218 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Paulo Zanonic19b0662012-10-15 15:51:41 -03001219 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1220
1221 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1222 intel_dp_start_link_train(intel_dp);
1223 intel_dp_complete_link_train(intel_dp);
1224 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001225}
1226
Paulo Zanoni2886e932012-10-05 12:06:00 -03001227static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
1228 enum port port)
1229{
1230 uint32_t reg = DDI_BUF_CTL(port);
1231 int i;
1232
1233 for (i = 0; i < 8; i++) {
1234 udelay(1);
1235 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
1236 return;
1237 }
1238 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
1239}
1240
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001241static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001242{
1243 struct drm_encoder *encoder = &intel_encoder->base;
1244 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
1245 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001246 int type = intel_encoder->type;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001247 uint32_t val;
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001248 bool wait = false;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001249
1250 val = I915_READ(DDI_BUF_CTL(port));
1251 if (val & DDI_BUF_CTL_ENABLE) {
1252 val &= ~DDI_BUF_CTL_ENABLE;
1253 I915_WRITE(DDI_BUF_CTL(port), val);
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001254 wait = true;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001255 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001256
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001257 val = I915_READ(DP_TP_CTL(port));
1258 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1259 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1260 I915_WRITE(DP_TP_CTL(port), val);
1261
1262 if (wait)
1263 intel_wait_ddi_buf_idle(dev_priv, port);
1264
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001265 if (type == INTEL_OUTPUT_EDP) {
1266 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1267 ironlake_edp_panel_vdd_on(intel_dp);
1268 ironlake_edp_panel_off(intel_dp);
1269 }
1270
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001271 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
1272}
1273
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001274static void intel_enable_ddi(struct intel_encoder *intel_encoder)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001275{
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001276 struct drm_encoder *encoder = &intel_encoder->base;
1277 struct drm_device *dev = encoder->dev;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001278 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001279 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1280 int type = intel_encoder->type;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001281
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001282 if (type == INTEL_OUTPUT_HDMI) {
1283 /* In HDMI/DVI mode, the port width, and swing/emphasis values
1284 * are ignored so nothing special needs to be done besides
1285 * enabling the port.
1286 */
1287 I915_WRITE(DDI_BUF_CTL(port), DDI_BUF_CTL_ENABLE);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001288 } else if (type == INTEL_OUTPUT_EDP) {
1289 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1290
1291 ironlake_edp_backlight_on(intel_dp);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001292 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001293}
1294
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001295static void intel_disable_ddi(struct intel_encoder *intel_encoder)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001296{
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001297 struct drm_encoder *encoder = &intel_encoder->base;
1298 int type = intel_encoder->type;
1299
1300 if (type == INTEL_OUTPUT_EDP) {
1301 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1302
1303 ironlake_edp_backlight_off(intel_dp);
1304 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001305}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001306
Paulo Zanonib8fc2f62012-10-23 18:30:05 -02001307int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001308{
1309 if (I915_READ(HSW_FUSE_STRAP) & HSW_CDCLK_LIMIT)
1310 return 450;
1311 else if ((I915_READ(LCPLL_CTL) & LCPLL_CLK_FREQ_MASK) ==
1312 LCPLL_CLK_FREQ_450)
1313 return 450;
Paulo Zanonid567b072012-11-20 13:27:43 -02001314 else if (IS_ULT(dev_priv->dev))
1315 return 338;
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001316 else
1317 return 540;
1318}
1319
1320void intel_ddi_pll_init(struct drm_device *dev)
1321{
1322 struct drm_i915_private *dev_priv = dev->dev_private;
1323 uint32_t val = I915_READ(LCPLL_CTL);
1324
1325 /* The LCPLL register should be turned on by the BIOS. For now let's
1326 * just check its state and print errors in case something is wrong.
1327 * Don't even try to turn it on.
1328 */
1329
1330 DRM_DEBUG_KMS("CDCLK running at %dMHz\n",
1331 intel_ddi_get_cdclk_freq(dev_priv));
1332
1333 if (val & LCPLL_CD_SOURCE_FCLK)
1334 DRM_ERROR("CDCLK source is not LCPLL\n");
1335
1336 if (val & LCPLL_PLL_DISABLE)
1337 DRM_ERROR("LCPLL is disabled\n");
1338}
Paulo Zanonic19b0662012-10-15 15:51:41 -03001339
1340void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder)
1341{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001342 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
1343 struct intel_dp *intel_dp = &intel_dig_port->dp;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001344 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001345 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001346 bool wait;
1347 uint32_t val;
1348
1349 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
1350 val = I915_READ(DDI_BUF_CTL(port));
1351 if (val & DDI_BUF_CTL_ENABLE) {
1352 val &= ~DDI_BUF_CTL_ENABLE;
1353 I915_WRITE(DDI_BUF_CTL(port), val);
1354 wait = true;
1355 }
1356
1357 val = I915_READ(DP_TP_CTL(port));
1358 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1359 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1360 I915_WRITE(DP_TP_CTL(port), val);
1361 POSTING_READ(DP_TP_CTL(port));
1362
1363 if (wait)
1364 intel_wait_ddi_buf_idle(dev_priv, port);
1365 }
1366
1367 val = DP_TP_CTL_ENABLE | DP_TP_CTL_MODE_SST |
1368 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
1369 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
1370 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
1371 I915_WRITE(DP_TP_CTL(port), val);
1372 POSTING_READ(DP_TP_CTL(port));
1373
1374 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
1375 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
1376 POSTING_READ(DDI_BUF_CTL(port));
1377
1378 udelay(600);
1379}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001380
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02001381void intel_ddi_fdi_disable(struct drm_crtc *crtc)
1382{
1383 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1384 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1385 uint32_t val;
1386
1387 intel_ddi_post_disable(intel_encoder);
1388
1389 val = I915_READ(_FDI_RXA_CTL);
1390 val &= ~FDI_RX_ENABLE;
1391 I915_WRITE(_FDI_RXA_CTL, val);
1392
1393 val = I915_READ(_FDI_RXA_MISC);
1394 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1395 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1396 I915_WRITE(_FDI_RXA_MISC, val);
1397
1398 val = I915_READ(_FDI_RXA_CTL);
1399 val &= ~FDI_PCDCLK;
1400 I915_WRITE(_FDI_RXA_CTL, val);
1401
1402 val = I915_READ(_FDI_RXA_CTL);
1403 val &= ~FDI_RX_PLL_ENABLE;
1404 I915_WRITE(_FDI_RXA_CTL, val);
1405}
1406
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001407static void intel_ddi_hot_plug(struct intel_encoder *intel_encoder)
1408{
1409 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
1410 int type = intel_encoder->type;
1411
1412 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP)
1413 intel_dp_check_link_status(intel_dp);
1414}
1415
1416static void intel_ddi_destroy(struct drm_encoder *encoder)
1417{
1418 /* HDMI has nothing special to destroy, so we can go with this. */
1419 intel_dp_encoder_destroy(encoder);
1420}
1421
1422static bool intel_ddi_mode_fixup(struct drm_encoder *encoder,
1423 const struct drm_display_mode *mode,
1424 struct drm_display_mode *adjusted_mode)
1425{
1426 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1427 int type = intel_encoder->type;
1428
1429 WARN(type == INTEL_OUTPUT_UNKNOWN, "mode_fixup() on unknown output!\n");
1430
1431 if (type == INTEL_OUTPUT_HDMI)
1432 return intel_hdmi_mode_fixup(encoder, mode, adjusted_mode);
1433 else
1434 return intel_dp_mode_fixup(encoder, mode, adjusted_mode);
1435}
1436
1437static const struct drm_encoder_funcs intel_ddi_funcs = {
1438 .destroy = intel_ddi_destroy,
1439};
1440
1441static const struct drm_encoder_helper_funcs intel_ddi_helper_funcs = {
1442 .mode_fixup = intel_ddi_mode_fixup,
1443 .mode_set = intel_ddi_mode_set,
1444 .disable = intel_encoder_noop,
1445};
1446
1447void intel_ddi_init(struct drm_device *dev, enum port port)
1448{
1449 struct intel_digital_port *intel_dig_port;
1450 struct intel_encoder *intel_encoder;
1451 struct drm_encoder *encoder;
1452 struct intel_connector *hdmi_connector = NULL;
1453 struct intel_connector *dp_connector = NULL;
1454
1455 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
1456 if (!intel_dig_port)
1457 return;
1458
1459 dp_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1460 if (!dp_connector) {
1461 kfree(intel_dig_port);
1462 return;
1463 }
1464
1465 if (port != PORT_A) {
1466 hdmi_connector = kzalloc(sizeof(struct intel_connector),
1467 GFP_KERNEL);
1468 if (!hdmi_connector) {
1469 kfree(dp_connector);
1470 kfree(intel_dig_port);
1471 return;
1472 }
1473 }
1474
1475 intel_encoder = &intel_dig_port->base;
1476 encoder = &intel_encoder->base;
1477
1478 drm_encoder_init(dev, encoder, &intel_ddi_funcs,
1479 DRM_MODE_ENCODER_TMDS);
1480 drm_encoder_helper_add(encoder, &intel_ddi_helper_funcs);
1481
1482 intel_encoder->enable = intel_enable_ddi;
1483 intel_encoder->pre_enable = intel_ddi_pre_enable;
1484 intel_encoder->disable = intel_disable_ddi;
1485 intel_encoder->post_disable = intel_ddi_post_disable;
1486 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
1487
1488 intel_dig_port->port = port;
1489 if (hdmi_connector)
1490 intel_dig_port->hdmi.sdvox_reg = DDI_BUF_CTL(port);
1491 else
1492 intel_dig_port->hdmi.sdvox_reg = 0;
1493 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
1494
1495 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
1496 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1497 intel_encoder->cloneable = false;
1498 intel_encoder->hot_plug = intel_ddi_hot_plug;
1499
1500 if (hdmi_connector)
1501 intel_hdmi_init_connector(intel_dig_port, hdmi_connector);
1502 intel_dp_init_connector(intel_dig_port, dp_connector);
1503}