blob: b9fd5388b476915df2a0cf1affead996ea5da856 [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
2 * pata-cs5530.c - CS5530 PATA for new ATA layer
3 * (C) 2005 Red Hat Inc
4 * Alan Cox <alan@redhat.com>
5 *
6 * based upon cs5530.c by Mark Lord.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 *
21 * Loosely based on the piix & svwks drivers.
22 *
23 * Documentation:
24 * Available from AMD web site.
25 */
26
27#include <linux/kernel.h>
28#include <linux/module.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/blkdev.h>
32#include <linux/delay.h>
33#include <scsi/scsi_host.h>
34#include <linux/libata.h>
35#include <linux/dmi.h>
36
37#define DRV_NAME "pata_cs5530"
Alanf7e37ba2006-11-22 17:21:03 +000038#define DRV_VERSION "0.7.1"
Jeff Garzik669a5db2006-08-29 18:12:40 -040039
Tejun Heo0d5ff562007-02-01 15:06:36 +090040static void __iomem *cs5530_port_base(struct ata_port *ap)
41{
42 unsigned long bmdma = (unsigned long)ap->ioaddr.bmdma_addr;
43
44 return (void __iomem *)((bmdma & ~0x0F) + 0x20 + 0x10 * ap->port_no);
45}
46
Jeff Garzik669a5db2006-08-29 18:12:40 -040047/**
48 * cs5530_set_piomode - PIO setup
49 * @ap: ATA interface
50 * @adev: device on the interface
51 *
52 * Set our PIO requirements. This is fairly simple on the CS5530
53 * chips.
54 */
55
56static void cs5530_set_piomode(struct ata_port *ap, struct ata_device *adev)
57{
58 static const unsigned int cs5530_pio_timings[2][5] = {
59 {0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
60 {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
61 };
Tejun Heo0d5ff562007-02-01 15:06:36 +090062 void __iomem *base = cs5530_port_base(ap);
Jeff Garzik669a5db2006-08-29 18:12:40 -040063 u32 tuning;
64 int format;
65
66 /* Find out which table to use */
Tejun Heo0d5ff562007-02-01 15:06:36 +090067 tuning = ioread32(base + 0x04);
Jeff Garzik669a5db2006-08-29 18:12:40 -040068 format = (tuning & 0x80000000UL) ? 1 : 0;
69
70 /* Now load the right timing register */
71 if (adev->devno)
72 base += 0x08;
73
Tejun Heo0d5ff562007-02-01 15:06:36 +090074 iowrite32(cs5530_pio_timings[format][adev->pio_mode - XFER_PIO_0], base);
Jeff Garzik669a5db2006-08-29 18:12:40 -040075}
76
77/**
78 * cs5530_set_dmamode - DMA timing setup
79 * @ap: ATA interface
80 * @adev: Device being configured
81 *
82 * We cannot mix MWDMA and UDMA without reloading timings each switch
83 * master to slave. We track the last DMA setup in order to minimise
84 * reloads.
85 */
86
87static void cs5530_set_dmamode(struct ata_port *ap, struct ata_device *adev)
88{
Tejun Heo0d5ff562007-02-01 15:06:36 +090089 void __iomem *base = cs5530_port_base(ap);
Jeff Garzik669a5db2006-08-29 18:12:40 -040090 u32 tuning, timing = 0;
91 u8 reg;
92
93 /* Find out which table to use */
Tejun Heo0d5ff562007-02-01 15:06:36 +090094 tuning = ioread32(base + 0x04);
Jeff Garzik669a5db2006-08-29 18:12:40 -040095
96 switch(adev->dma_mode) {
97 case XFER_UDMA_0:
98 timing = 0x00921250;break;
99 case XFER_UDMA_1:
100 timing = 0x00911140;break;
101 case XFER_UDMA_2:
102 timing = 0x00911030;break;
103 case XFER_MW_DMA_0:
104 timing = 0x00077771;break;
105 case XFER_MW_DMA_1:
106 timing = 0x00012121;break;
107 case XFER_MW_DMA_2:
108 timing = 0x00002020;break;
109 default:
110 BUG();
111 }
112 /* Merge in the PIO format bit */
113 timing |= (tuning & 0x80000000UL);
114 if (adev->devno == 0) /* Master */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900115 iowrite32(timing, base + 0x04);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400116 else {
117 if (timing & 0x00100000)
118 tuning |= 0x00100000; /* UDMA for both */
119 else
120 tuning &= ~0x00100000; /* MWDMA for both */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900121 iowrite32(tuning, base + 0x04);
122 iowrite32(timing, base + 0x0C);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400123 }
124
125 /* Set the DMA capable bit in the BMDMA area */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900126 reg = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400127 reg |= (1 << (5 + adev->devno));
Tejun Heo0d5ff562007-02-01 15:06:36 +0900128 iowrite8(reg, ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400129
130 /* Remember the last DMA setup we did */
131
132 ap->private_data = adev;
133}
134
135/**
136 * cs5530_qc_issue_prot - command issue
137 * @qc: command pending
138 *
139 * Called when the libata layer is about to issue a command. We wrap
140 * this interface so that we can load the correct ATA timings if
141 * neccessary. Specifically we have a problem that there is only
142 * one MWDMA/UDMA bit.
143 */
144
145static unsigned int cs5530_qc_issue_prot(struct ata_queued_cmd *qc)
146{
147 struct ata_port *ap = qc->ap;
148 struct ata_device *adev = qc->dev;
149 struct ata_device *prev = ap->private_data;
150
151 /* See if the DMA settings could be wrong */
152 if (adev->dma_mode != 0 && adev != prev && prev != NULL) {
153 /* Maybe, but do the channels match MWDMA/UDMA ? */
154 if ((adev->dma_mode >= XFER_UDMA_0 && prev->dma_mode < XFER_UDMA_0) ||
155 (adev->dma_mode < XFER_UDMA_0 && prev->dma_mode >= XFER_UDMA_0))
156 /* Switch the mode bits */
157 cs5530_set_dmamode(ap, adev);
158 }
159
160 return ata_qc_issue_prot(qc);
161}
162
163static int cs5530_pre_reset(struct ata_port *ap)
164{
165 ap->cbl = ATA_CBL_PATA40;
166 return ata_std_prereset(ap);
167}
168
169static void cs5530_error_handler(struct ata_port *ap)
170{
171 return ata_bmdma_drive_eh(ap, cs5530_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
172}
173
174
175static struct scsi_host_template cs5530_sht = {
176 .module = THIS_MODULE,
177 .name = DRV_NAME,
178 .ioctl = ata_scsi_ioctl,
179 .queuecommand = ata_scsi_queuecmd,
180 .can_queue = ATA_DEF_QUEUE,
181 .this_id = ATA_SHT_THIS_ID,
182 .sg_tablesize = LIBATA_MAX_PRD,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400183 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
184 .emulated = ATA_SHT_EMULATED,
185 .use_clustering = ATA_SHT_USE_CLUSTERING,
186 .proc_name = DRV_NAME,
187 .dma_boundary = ATA_DMA_BOUNDARY,
188 .slave_configure = ata_scsi_slave_config,
Tejun Heoafdfe892006-11-29 11:26:47 +0900189 .slave_destroy = ata_scsi_slave_destroy,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400190 .bios_param = ata_std_bios_param,
Alanf7e37ba2006-11-22 17:21:03 +0000191 .resume = ata_scsi_device_resume,
192 .suspend = ata_scsi_device_suspend,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400193};
194
195static struct ata_port_operations cs5530_port_ops = {
196 .port_disable = ata_port_disable,
197 .set_piomode = cs5530_set_piomode,
198 .set_dmamode = cs5530_set_dmamode,
199 .mode_filter = ata_pci_default_filter,
200
201 .tf_load = ata_tf_load,
202 .tf_read = ata_tf_read,
203 .check_status = ata_check_status,
204 .exec_command = ata_exec_command,
205 .dev_select = ata_std_dev_select,
206
207 .bmdma_setup = ata_bmdma_setup,
208 .bmdma_start = ata_bmdma_start,
209 .bmdma_stop = ata_bmdma_stop,
210 .bmdma_status = ata_bmdma_status,
211
212 .freeze = ata_bmdma_freeze,
213 .thaw = ata_bmdma_thaw,
214 .error_handler = cs5530_error_handler,
215 .post_internal_cmd = ata_bmdma_post_internal_cmd,
216
217 .qc_prep = ata_qc_prep,
218 .qc_issue = cs5530_qc_issue_prot,
Jeff Garzikbda30282006-09-27 05:41:13 -0400219
Tejun Heo0d5ff562007-02-01 15:06:36 +0900220 .data_xfer = ata_data_xfer,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400221
222 .irq_handler = ata_interrupt,
223 .irq_clear = ata_bmdma_irq_clear,
224
225 .port_start = ata_port_start,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400226};
227
228static struct dmi_system_id palmax_dmi_table[] = {
229 {
230 .ident = "Palmax PD1100",
231 .matches = {
232 DMI_MATCH(DMI_SYS_VENDOR, "Cyrix"),
233 DMI_MATCH(DMI_PRODUCT_NAME, "Caddis"),
234 },
235 },
236 { }
237};
238
239static int cs5530_is_palmax(void)
240{
241 if (dmi_check_system(palmax_dmi_table)) {
242 printk(KERN_INFO "Palmax PD1100: Disabling DMA on docking port.\n");
243 return 1;
244 }
245 return 0;
246}
247
Alanf7e37ba2006-11-22 17:21:03 +0000248
Jeff Garzik669a5db2006-08-29 18:12:40 -0400249/**
Alanf7e37ba2006-11-22 17:21:03 +0000250 * cs5530_init_chip - Chipset init
Jeff Garzik669a5db2006-08-29 18:12:40 -0400251 *
Alanf7e37ba2006-11-22 17:21:03 +0000252 * Perform the chip initialisation work that is shared between both
253 * setup and resume paths
Jeff Garzik669a5db2006-08-29 18:12:40 -0400254 */
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500255
Alanf7e37ba2006-11-22 17:21:03 +0000256static int cs5530_init_chip(void)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400257{
Alanf7e37ba2006-11-22 17:21:03 +0000258 struct pci_dev *master_0 = NULL, *cs5530_0 = NULL, *dev = NULL;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400259
Jeff Garzik669a5db2006-08-29 18:12:40 -0400260 while ((dev = pci_get_device(PCI_VENDOR_ID_CYRIX, PCI_ANY_ID, dev)) != NULL) {
261 switch (dev->device) {
262 case PCI_DEVICE_ID_CYRIX_PCI_MASTER:
263 master_0 = pci_dev_get(dev);
264 break;
265 case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
266 cs5530_0 = pci_dev_get(dev);
267 break;
268 }
269 }
270 if (!master_0) {
271 printk(KERN_ERR DRV_NAME ": unable to locate PCI MASTER function\n");
272 goto fail_put;
273 }
274 if (!cs5530_0) {
275 printk(KERN_ERR DRV_NAME ": unable to locate CS5530 LEGACY function\n");
276 goto fail_put;
277 }
278
279 pci_set_master(cs5530_0);
Alanf7e37ba2006-11-22 17:21:03 +0000280 pci_set_mwi(cs5530_0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400281
282 /*
283 * Set PCI CacheLineSize to 16-bytes:
284 * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
285 *
286 * Note: This value is constant because the 5530 is only a Geode companion
287 */
288
289 pci_write_config_byte(cs5530_0, PCI_CACHE_LINE_SIZE, 0x04);
290
291 /*
292 * Disable trapping of UDMA register accesses (Win98 hack):
293 * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
294 */
295
296 pci_write_config_word(cs5530_0, 0xd0, 0x5006);
297
298 /*
299 * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
300 * The other settings are what is necessary to get the register
301 * into a sane state for IDE DMA operation.
302 */
303
304 pci_write_config_byte(master_0, 0x40, 0x1e);
305
306 /*
307 * Set max PCI burst size (16-bytes seems to work best):
308 * 16bytes: set bit-1 at 0x41 (reg value of 0x16)
309 * all others: clear bit-1 at 0x41, and do:
310 * 128bytes: OR 0x00 at 0x41
311 * 256bytes: OR 0x04 at 0x41
312 * 512bytes: OR 0x08 at 0x41
313 * 1024bytes: OR 0x0c at 0x41
314 */
315
316 pci_write_config_byte(master_0, 0x41, 0x14);
317
318 /*
319 * These settings are necessary to get the chip
320 * into a sane state for IDE DMA operation.
321 */
322
323 pci_write_config_byte(master_0, 0x42, 0x00);
324 pci_write_config_byte(master_0, 0x43, 0xc1);
325
326 pci_dev_put(master_0);
327 pci_dev_put(cs5530_0);
Alanf7e37ba2006-11-22 17:21:03 +0000328 return 0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400329fail_put:
330 if (master_0)
331 pci_dev_put(master_0);
332 if (cs5530_0)
333 pci_dev_put(cs5530_0);
334 return -ENODEV;
335}
336
Alanf7e37ba2006-11-22 17:21:03 +0000337/**
338 * cs5530_init_one - Initialise a CS5530
339 * @dev: PCI device
340 * @id: Entry in match table
341 *
342 * Install a driver for the newly found CS5530 companion chip. Most of
343 * this is just housekeeping. We have to set the chip up correctly and
344 * turn off various bits of emulation magic.
345 */
346
347static int cs5530_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
348{
349 static struct ata_port_info info = {
350 .sht = &cs5530_sht,
351 .flags = ATA_FLAG_SLAVE_POSS|ATA_FLAG_SRST,
352 .pio_mask = 0x1f,
353 .mwdma_mask = 0x07,
354 .udma_mask = 0x07,
355 .port_ops = &cs5530_port_ops
356 };
357 /* The docking connector doesn't do UDMA, and it seems not MWDMA */
358 static struct ata_port_info info_palmax_secondary = {
359 .sht = &cs5530_sht,
360 .flags = ATA_FLAG_SLAVE_POSS|ATA_FLAG_SRST,
361 .pio_mask = 0x1f,
362 .port_ops = &cs5530_port_ops
363 };
364 static struct ata_port_info *port_info[2] = { &info, &info };
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500365
Alanf7e37ba2006-11-22 17:21:03 +0000366 /* Chip initialisation */
367 if (cs5530_init_chip())
368 return -ENODEV;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500369
Alanf7e37ba2006-11-22 17:21:03 +0000370 if (cs5530_is_palmax())
371 port_info[1] = &info_palmax_secondary;
372
373 /* Now kick off ATA set up */
374 return ata_pci_init_one(pdev, port_info, 2);
375}
376
377static int cs5530_reinit_one(struct pci_dev *pdev)
378{
379 /* If we fail on resume we are doomed */
Andrew Morton01532602006-12-20 13:03:11 -0500380 if (cs5530_init_chip())
381 BUG();
Alanf7e37ba2006-11-22 17:21:03 +0000382 return ata_pci_device_resume(pdev);
383}
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500384
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400385static const struct pci_device_id cs5530[] = {
386 { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5530_IDE), },
387
388 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400389};
390
391static struct pci_driver cs5530_pci_driver = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400392 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400393 .id_table = cs5530,
394 .probe = cs5530_init_one,
Alanf7e37ba2006-11-22 17:21:03 +0000395 .remove = ata_pci_remove_one,
396 .suspend = ata_pci_device_suspend,
397 .resume = cs5530_reinit_one,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400398};
399
400static int __init cs5530_init(void)
401{
402 return pci_register_driver(&cs5530_pci_driver);
403}
404
Jeff Garzik669a5db2006-08-29 18:12:40 -0400405static void __exit cs5530_exit(void)
406{
407 pci_unregister_driver(&cs5530_pci_driver);
408}
409
Jeff Garzik669a5db2006-08-29 18:12:40 -0400410MODULE_AUTHOR("Alan Cox");
411MODULE_DESCRIPTION("low-level driver for the Cyrix/NS/AMD 5530");
412MODULE_LICENSE("GPL");
413MODULE_DEVICE_TABLE(pci, cs5530);
414MODULE_VERSION(DRV_VERSION);
415
416module_init(cs5530_init);
417module_exit(cs5530_exit);