blob: f53b0dad65ab0f5312851667695bb8692624bc9a [file] [log] [blame]
Brice Goglin0da34b62006-05-23 06:10:15 -04001/*************************************************************************
2 * myri10ge.c: Myricom Myri-10G Ethernet driver.
3 *
Brice Goglin4a2e6122007-02-27 17:18:40 +01004 * Copyright (C) 2005 - 2007 Myricom, Inc.
Brice Goglin0da34b62006-05-23 06:10:15 -04005 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. Neither the name of Myricom, Inc. nor the names of its contributors
16 * may be used to endorse or promote products derived from this software
17 * without specific prior written permission.
18 *
Brice Goglin4a2e6122007-02-27 17:18:40 +010019 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Brice Goglin0da34b62006-05-23 06:10:15 -040021 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
Brice Goglin4a2e6122007-02-27 17:18:40 +010022 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
Brice Goglin0da34b62006-05-23 06:10:15 -040030 *
31 *
32 * If the eeprom on your board is not recent enough, you will need to get a
33 * newer firmware image at:
34 * http://www.myri.com/scs/download-Myri10GE.html
35 *
36 * Contact Information:
37 * <help@myri.com>
38 * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
39 *************************************************************************/
40
41#include <linux/tcp.h>
42#include <linux/netdevice.h>
43#include <linux/skbuff.h>
44#include <linux/string.h>
45#include <linux/module.h>
46#include <linux/pci.h>
Brice Goglinb10c0662006-06-08 10:25:00 -040047#include <linux/dma-mapping.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040048#include <linux/etherdevice.h>
49#include <linux/if_ether.h>
50#include <linux/if_vlan.h>
51#include <linux/ip.h>
52#include <linux/inet.h>
53#include <linux/in.h>
54#include <linux/ethtool.h>
55#include <linux/firmware.h>
56#include <linux/delay.h>
57#include <linux/version.h>
58#include <linux/timer.h>
59#include <linux/vmalloc.h>
60#include <linux/crc32.h>
61#include <linux/moduleparam.h>
62#include <linux/io.h>
63#include <net/checksum.h>
64#include <asm/byteorder.h>
65#include <asm/io.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040066#include <asm/processor.h>
67#ifdef CONFIG_MTRR
68#include <asm/mtrr.h>
69#endif
70
71#include "myri10ge_mcp.h"
72#include "myri10ge_mcp_gen_header.h"
73
Brice Goglin4b2281c2007-04-10 21:22:19 +020074#define MYRI10GE_VERSION_STR "1.3.0-1.233"
Brice Goglin0da34b62006-05-23 06:10:15 -040075
76MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
77MODULE_AUTHOR("Maintainer: help@myri.com");
78MODULE_VERSION(MYRI10GE_VERSION_STR);
79MODULE_LICENSE("Dual BSD/GPL");
80
81#define MYRI10GE_MAX_ETHER_MTU 9014
82
83#define MYRI10GE_ETH_STOPPED 0
84#define MYRI10GE_ETH_STOPPING 1
85#define MYRI10GE_ETH_STARTING 2
86#define MYRI10GE_ETH_RUNNING 3
87#define MYRI10GE_ETH_OPEN_FAILED 4
88
89#define MYRI10GE_EEPROM_STRINGS_SIZE 256
90#define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
91
Al Viro40f6cff2006-11-20 13:48:32 -050092#define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
Brice Goglin0da34b62006-05-23 06:10:15 -040093#define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
94
Brice Goglindd50f332006-12-11 11:25:09 +010095#define MYRI10GE_ALLOC_ORDER 0
96#define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
97#define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
98
Brice Goglin0da34b62006-05-23 06:10:15 -040099struct myri10ge_rx_buffer_state {
Brice Goglindd50f332006-12-11 11:25:09 +0100100 struct page *page;
101 int page_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -0400102 DECLARE_PCI_UNMAP_ADDR(bus)
103 DECLARE_PCI_UNMAP_LEN(len)
104};
105
106struct myri10ge_tx_buffer_state {
107 struct sk_buff *skb;
108 int last;
109 DECLARE_PCI_UNMAP_ADDR(bus)
110 DECLARE_PCI_UNMAP_LEN(len)
111};
112
113struct myri10ge_cmd {
114 u32 data0;
115 u32 data1;
116 u32 data2;
117};
118
119struct myri10ge_rx_buf {
120 struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */
121 u8 __iomem *wc_fifo; /* w/c rx dma addr fifo address */
122 struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */
123 struct myri10ge_rx_buffer_state *info;
Brice Goglindd50f332006-12-11 11:25:09 +0100124 struct page *page;
125 dma_addr_t bus;
126 int page_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -0400127 int cnt;
Brice Goglindd50f332006-12-11 11:25:09 +0100128 int fill_cnt;
Brice Goglin0da34b62006-05-23 06:10:15 -0400129 int alloc_fail;
130 int mask; /* number of rx slots -1 */
Brice Goglindd50f332006-12-11 11:25:09 +0100131 int watchdog_needed;
Brice Goglin0da34b62006-05-23 06:10:15 -0400132};
133
134struct myri10ge_tx_buf {
135 struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */
136 u8 __iomem *wc_fifo; /* w/c send fifo address */
137 struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */
138 char *req_bytes;
139 struct myri10ge_tx_buffer_state *info;
140 int mask; /* number of transmit slots -1 */
141 int boundary; /* boundary transmits cannot cross */
142 int req ____cacheline_aligned; /* transmit slots submitted */
143 int pkt_start; /* packets started */
144 int done ____cacheline_aligned; /* transmit slots completed */
145 int pkt_done; /* packets completed */
146};
147
148struct myri10ge_rx_done {
149 struct mcp_slot *entry;
150 dma_addr_t bus;
151 int cnt;
152 int idx;
153};
154
155struct myri10ge_priv {
156 int running; /* running? */
157 int csum_flag; /* rx_csums? */
158 struct myri10ge_tx_buf tx; /* transmit ring */
159 struct myri10ge_rx_buf rx_small;
160 struct myri10ge_rx_buf rx_big;
161 struct myri10ge_rx_done rx_done;
162 int small_bytes;
Brice Goglindd50f332006-12-11 11:25:09 +0100163 int big_bytes;
Brice Goglin0da34b62006-05-23 06:10:15 -0400164 struct net_device *dev;
165 struct net_device_stats stats;
166 u8 __iomem *sram;
167 int sram_size;
168 unsigned long board_span;
169 unsigned long iomem_base;
Al Viro40f6cff2006-11-20 13:48:32 -0500170 __be32 __iomem *irq_claim;
171 __be32 __iomem *irq_deassert;
Brice Goglin0da34b62006-05-23 06:10:15 -0400172 char *mac_addr_string;
173 struct mcp_cmd_response *cmd;
174 dma_addr_t cmd_bus;
175 struct mcp_irq_data *fw_stats;
176 dma_addr_t fw_stats_bus;
177 struct pci_dev *pdev;
178 int msi_enabled;
Al Viro40f6cff2006-11-20 13:48:32 -0500179 __be32 link_state;
Brice Goglin0da34b62006-05-23 06:10:15 -0400180 unsigned int rdma_tags_available;
181 int intr_coal_delay;
Al Viro40f6cff2006-11-20 13:48:32 -0500182 __be32 __iomem *intr_coal_delay_ptr;
Brice Goglin0da34b62006-05-23 06:10:15 -0400183 int mtrr;
Brice Goglin276e26c2007-03-07 20:02:32 +0100184 int wc_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -0400185 int wake_queue;
186 int stop_queue;
187 int down_cnt;
188 wait_queue_head_t down_wq;
189 struct work_struct watchdog_work;
190 struct timer_list watchdog_timer;
191 int watchdog_tx_done;
Brice Goglinc54772e2006-07-30 00:14:15 -0400192 int watchdog_tx_req;
Brice Goglin0da34b62006-05-23 06:10:15 -0400193 int watchdog_resets;
194 int tx_linearized;
195 int pause;
196 char *fw_name;
197 char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
198 char fw_version[128];
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100199 int fw_ver_major;
200 int fw_ver_minor;
201 int fw_ver_tiny;
202 int adopted_rx_filter_bug;
Brice Goglin0da34b62006-05-23 06:10:15 -0400203 u8 mac_addr[6]; /* eeprom mac address */
204 unsigned long serial_number;
205 int vendor_specific_offset;
Brice Goglin85a7ea12006-08-21 17:36:56 -0400206 int fw_multicast_support;
Brice Goglin0da34b62006-05-23 06:10:15 -0400207 u32 read_dma;
208 u32 write_dma;
209 u32 read_write_dma;
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400210 u32 link_changes;
211 u32 msg_enable;
Brice Goglin0da34b62006-05-23 06:10:15 -0400212};
213
214static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
215static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
216
217static char *myri10ge_fw_name = NULL;
218module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
219MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name\n");
220
221static int myri10ge_ecrc_enable = 1;
222module_param(myri10ge_ecrc_enable, int, S_IRUGO);
223MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E\n");
224
225static int myri10ge_max_intr_slots = 1024;
226module_param(myri10ge_max_intr_slots, int, S_IRUGO);
227MODULE_PARM_DESC(myri10ge_max_intr_slots, "Interrupt queue slots\n");
228
229static int myri10ge_small_bytes = -1; /* -1 == auto */
230module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
231MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets\n");
232
233static int myri10ge_msi = 1; /* enable msi by default */
Brice Goglin3621cec2006-12-18 11:51:22 +0100234module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
Brice Goglin0da34b62006-05-23 06:10:15 -0400235MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts\n");
236
Brice Goglinf761fae2007-03-21 19:45:56 +0100237static int myri10ge_intr_coal_delay = 75;
Brice Goglin0da34b62006-05-23 06:10:15 -0400238module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
239MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay\n");
240
241static int myri10ge_flow_control = 1;
242module_param(myri10ge_flow_control, int, S_IRUGO);
243MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter\n");
244
245static int myri10ge_deassert_wait = 1;
246module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
247MODULE_PARM_DESC(myri10ge_deassert_wait,
248 "Wait when deasserting legacy interrupts\n");
249
250static int myri10ge_force_firmware = 0;
251module_param(myri10ge_force_firmware, int, S_IRUGO);
252MODULE_PARM_DESC(myri10ge_force_firmware,
253 "Force firmware to assume aligned completions\n");
254
Brice Goglin0da34b62006-05-23 06:10:15 -0400255static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
256module_param(myri10ge_initial_mtu, int, S_IRUGO);
257MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU\n");
258
259static int myri10ge_napi_weight = 64;
260module_param(myri10ge_napi_weight, int, S_IRUGO);
261MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight\n");
262
263static int myri10ge_watchdog_timeout = 1;
264module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
265MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout\n");
266
267static int myri10ge_max_irq_loops = 1048576;
268module_param(myri10ge_max_irq_loops, int, S_IRUGO);
269MODULE_PARM_DESC(myri10ge_max_irq_loops,
270 "Set stuck legacy IRQ detection threshold\n");
271
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400272#define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
273
274static int myri10ge_debug = -1; /* defaults above */
275module_param(myri10ge_debug, int, 0);
276MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
277
Brice Goglindd50f332006-12-11 11:25:09 +0100278static int myri10ge_fill_thresh = 256;
279module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
280MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed\n");
281
Brice Goglinf761fae2007-03-21 19:45:56 +0100282static int myri10ge_wcfifo = 0;
Brice Goglin6ebc0872007-01-09 21:04:25 +0100283module_param(myri10ge_wcfifo, int, S_IRUGO);
284MODULE_PARM_DESC(myri10ge_wcfifo, "Enable WC Fifo when WC is enabled\n");
285
Brice Goglin0da34b62006-05-23 06:10:15 -0400286#define MYRI10GE_FW_OFFSET 1024*1024
287#define MYRI10GE_HIGHPART_TO_U32(X) \
288(sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
289#define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
290
291#define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
292
Brice Goglin2f762162007-05-07 23:50:37 +0200293static void myri10ge_set_multicast_list(struct net_device *dev);
294
Brice Goglin62502232006-12-11 11:24:37 +0100295static inline void put_be32(__be32 val, __be32 __iomem * p)
Al Viro40f6cff2006-11-20 13:48:32 -0500296{
Brice Goglin62502232006-12-11 11:24:37 +0100297 __raw_writel((__force __u32) val, (__force void __iomem *)p);
Al Viro40f6cff2006-11-20 13:48:32 -0500298}
299
Brice Goglin0da34b62006-05-23 06:10:15 -0400300static int
301myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
302 struct myri10ge_cmd *data, int atomic)
303{
304 struct mcp_cmd *buf;
305 char buf_bytes[sizeof(*buf) + 8];
306 struct mcp_cmd_response *response = mgp->cmd;
Brice Gogline700f9f2006-08-14 17:52:54 -0400307 char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
Brice Goglin0da34b62006-05-23 06:10:15 -0400308 u32 dma_low, dma_high, result, value;
309 int sleep_total = 0;
310
311 /* ensure buf is aligned to 8 bytes */
312 buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
313
314 buf->data0 = htonl(data->data0);
315 buf->data1 = htonl(data->data1);
316 buf->data2 = htonl(data->data2);
317 buf->cmd = htonl(cmd);
318 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
319 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
320
321 buf->response_addr.low = htonl(dma_low);
322 buf->response_addr.high = htonl(dma_high);
Al Viro40f6cff2006-11-20 13:48:32 -0500323 response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400324 mb();
325 myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
326
327 /* wait up to 15ms. Longest command is the DMA benchmark,
328 * which is capped at 5ms, but runs from a timeout handler
329 * that runs every 7.8ms. So a 15ms timeout leaves us with
330 * a 2.2ms margin
331 */
332 if (atomic) {
333 /* if atomic is set, do not sleep,
334 * and try to get the completion quickly
335 * (1ms will be enough for those commands) */
336 for (sleep_total = 0;
337 sleep_total < 1000
Al Viro40f6cff2006-11-20 13:48:32 -0500338 && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400339 sleep_total += 10)
340 udelay(10);
341 } else {
342 /* use msleep for most command */
343 for (sleep_total = 0;
344 sleep_total < 15
Al Viro40f6cff2006-11-20 13:48:32 -0500345 && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400346 sleep_total++)
347 msleep(1);
348 }
349
350 result = ntohl(response->result);
351 value = ntohl(response->data);
352 if (result != MYRI10GE_NO_RESPONSE_RESULT) {
353 if (result == 0) {
354 data->data0 = value;
355 return 0;
Brice Goglin85a7ea12006-08-21 17:36:56 -0400356 } else if (result == MXGEFW_CMD_UNKNOWN) {
357 return -ENOSYS;
Brice Goglin0da34b62006-05-23 06:10:15 -0400358 } else {
359 dev_err(&mgp->pdev->dev,
360 "command %d failed, result = %d\n",
361 cmd, result);
362 return -ENXIO;
363 }
364 }
365
366 dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
367 cmd, result);
368 return -EAGAIN;
369}
370
371/*
372 * The eeprom strings on the lanaiX have the format
373 * SN=x\0
374 * MAC=x:x:x:x:x:x\0
375 * PT:ddd mmm xx xx:xx:xx xx\0
376 * PV:ddd mmm xx xx:xx:xx xx\0
377 */
378static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
379{
380 char *ptr, *limit;
381 int i;
382
383 ptr = mgp->eeprom_strings;
384 limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
385
386 while (*ptr != '\0' && ptr < limit) {
387 if (memcmp(ptr, "MAC=", 4) == 0) {
388 ptr += 4;
389 mgp->mac_addr_string = ptr;
390 for (i = 0; i < 6; i++) {
391 if ((ptr + 2) > limit)
392 goto abort;
393 mgp->mac_addr[i] =
394 simple_strtoul(ptr, &ptr, 16);
395 ptr += 1;
396 }
397 }
398 if (memcmp((const void *)ptr, "SN=", 3) == 0) {
399 ptr += 3;
400 mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
401 }
402 while (ptr < limit && *ptr++) ;
403 }
404
405 return 0;
406
407abort:
408 dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
409 return -ENXIO;
410}
411
412/*
413 * Enable or disable periodic RDMAs from the host to make certain
414 * chipsets resend dropped PCIe messages
415 */
416
417static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
418{
419 char __iomem *submit;
Al Viro40f6cff2006-11-20 13:48:32 -0500420 __be32 buf[16];
Brice Goglin0da34b62006-05-23 06:10:15 -0400421 u32 dma_low, dma_high;
422 int i;
423
424 /* clear confirmation addr */
425 mgp->cmd->data = 0;
426 mb();
427
428 /* send a rdma command to the PCIe engine, and wait for the
429 * response in the confirmation address. The firmware should
430 * write a -1 there to indicate it is alive and well
431 */
432 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
433 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
434
435 buf[0] = htonl(dma_high); /* confirm addr MSW */
436 buf[1] = htonl(dma_low); /* confirm addr LSW */
Al Viro40f6cff2006-11-20 13:48:32 -0500437 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
Brice Goglin0da34b62006-05-23 06:10:15 -0400438 buf[3] = htonl(dma_high); /* dummy addr MSW */
439 buf[4] = htonl(dma_low); /* dummy addr LSW */
440 buf[5] = htonl(enable); /* enable? */
441
Brice Gogline700f9f2006-08-14 17:52:54 -0400442 submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
Brice Goglin0da34b62006-05-23 06:10:15 -0400443
444 myri10ge_pio_copy(submit, &buf, sizeof(buf));
445 for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
446 msleep(1);
447 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
448 dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
449 (enable ? "enable" : "disable"));
450}
451
452static int
453myri10ge_validate_firmware(struct myri10ge_priv *mgp,
454 struct mcp_gen_header *hdr)
455{
456 struct device *dev = &mgp->pdev->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -0400457
458 /* check firmware type */
459 if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
460 dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
461 return -EINVAL;
462 }
463
464 /* save firmware version for ethtool */
465 strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
466
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100467 sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
468 &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
Brice Goglin0da34b62006-05-23 06:10:15 -0400469
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100470 if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR
471 && mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400472 dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
473 dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
474 MXGEFW_VERSION_MINOR);
475 return -EINVAL;
476 }
477 return 0;
478}
479
480static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
481{
482 unsigned crc, reread_crc;
483 const struct firmware *fw;
484 struct device *dev = &mgp->pdev->dev;
485 struct mcp_gen_header *hdr;
486 size_t hdr_offset;
487 int status;
Brice Gogline4543582006-07-30 00:14:09 -0400488 unsigned i;
Brice Goglin0da34b62006-05-23 06:10:15 -0400489
490 if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
491 dev_err(dev, "Unable to load %s firmware image via hotplug\n",
492 mgp->fw_name);
493 status = -EINVAL;
494 goto abort_with_nothing;
495 }
496
497 /* check size */
498
499 if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
500 fw->size < MCP_HEADER_PTR_OFFSET + 4) {
501 dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
502 status = -EINVAL;
503 goto abort_with_fw;
504 }
505
506 /* check id */
Al Viro40f6cff2006-11-20 13:48:32 -0500507 hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
Brice Goglin0da34b62006-05-23 06:10:15 -0400508 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
509 dev_err(dev, "Bad firmware file\n");
510 status = -EINVAL;
511 goto abort_with_fw;
512 }
513 hdr = (void *)(fw->data + hdr_offset);
514
515 status = myri10ge_validate_firmware(mgp, hdr);
516 if (status != 0)
517 goto abort_with_fw;
518
519 crc = crc32(~0, fw->data, fw->size);
Brice Gogline4543582006-07-30 00:14:09 -0400520 for (i = 0; i < fw->size; i += 256) {
521 myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
522 fw->data + i,
523 min(256U, (unsigned)(fw->size - i)));
524 mb();
525 readb(mgp->sram);
Brice Goglinb10c0662006-06-08 10:25:00 -0400526 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400527 /* corruption checking is good for parity recovery and buggy chipset */
528 memcpy_fromio(fw->data, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
529 reread_crc = crc32(~0, fw->data, fw->size);
530 if (crc != reread_crc) {
531 dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
532 (unsigned)fw->size, reread_crc, crc);
533 status = -EIO;
534 goto abort_with_fw;
535 }
536 *size = (u32) fw->size;
537
538abort_with_fw:
539 release_firmware(fw);
540
541abort_with_nothing:
542 return status;
543}
544
545static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
546{
547 struct mcp_gen_header *hdr;
548 struct device *dev = &mgp->pdev->dev;
549 const size_t bytes = sizeof(struct mcp_gen_header);
550 size_t hdr_offset;
551 int status;
552
553 /* find running firmware header */
554 hdr_offset = ntohl(__raw_readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
555
556 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
557 dev_err(dev, "Running firmware has bad header offset (%d)\n",
558 (int)hdr_offset);
559 return -EIO;
560 }
561
562 /* copy header of running firmware from SRAM to host memory to
563 * validate firmware */
564 hdr = kmalloc(bytes, GFP_KERNEL);
565 if (hdr == NULL) {
566 dev_err(dev, "could not malloc firmware hdr\n");
567 return -ENOMEM;
568 }
569 memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
570 status = myri10ge_validate_firmware(mgp, hdr);
571 kfree(hdr);
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100572
573 /* check to see if adopted firmware has bug where adopting
574 * it will cause broadcasts to be filtered unless the NIC
575 * is kept in ALLMULTI mode */
576 if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
577 mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
578 mgp->adopted_rx_filter_bug = 1;
579 dev_warn(dev, "Adopting fw %d.%d.%d: "
580 "working around rx filter bug\n",
581 mgp->fw_ver_major, mgp->fw_ver_minor,
582 mgp->fw_ver_tiny);
583 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400584 return status;
585}
586
587static int myri10ge_load_firmware(struct myri10ge_priv *mgp)
588{
589 char __iomem *submit;
Al Viro40f6cff2006-11-20 13:48:32 -0500590 __be32 buf[16];
Brice Goglin0da34b62006-05-23 06:10:15 -0400591 u32 dma_low, dma_high, size;
592 int status, i;
593
Brice Goglinb10c0662006-06-08 10:25:00 -0400594 size = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -0400595 status = myri10ge_load_hotplug_firmware(mgp, &size);
596 if (status) {
597 dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
598
599 /* Do not attempt to adopt firmware if there
600 * was a bad crc */
601 if (status == -EIO)
602 return status;
603
604 status = myri10ge_adopt_running_firmware(mgp);
605 if (status != 0) {
606 dev_err(&mgp->pdev->dev,
607 "failed to adopt running firmware\n");
608 return status;
609 }
610 dev_info(&mgp->pdev->dev,
611 "Successfully adopted running firmware\n");
612 if (mgp->tx.boundary == 4096) {
613 dev_warn(&mgp->pdev->dev,
614 "Using firmware currently running on NIC"
615 ". For optimal\n");
616 dev_warn(&mgp->pdev->dev,
617 "performance consider loading optimized "
618 "firmware\n");
619 dev_warn(&mgp->pdev->dev, "via hotplug\n");
620 }
621
622 mgp->fw_name = "adopted";
623 mgp->tx.boundary = 2048;
624 return status;
625 }
626
627 /* clear confirmation addr */
628 mgp->cmd->data = 0;
629 mb();
630
631 /* send a reload command to the bootstrap MCP, and wait for the
632 * response in the confirmation address. The firmware should
633 * write a -1 there to indicate it is alive and well
634 */
635 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
636 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
637
638 buf[0] = htonl(dma_high); /* confirm addr MSW */
639 buf[1] = htonl(dma_low); /* confirm addr LSW */
Al Viro40f6cff2006-11-20 13:48:32 -0500640 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
Brice Goglin0da34b62006-05-23 06:10:15 -0400641
642 /* FIX: All newest firmware should un-protect the bottom of
643 * the sram before handoff. However, the very first interfaces
644 * do not. Therefore the handoff copy must skip the first 8 bytes
645 */
646 buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
647 buf[4] = htonl(size - 8); /* length of code */
648 buf[5] = htonl(8); /* where to copy to */
649 buf[6] = htonl(0); /* where to jump to */
650
Brice Gogline700f9f2006-08-14 17:52:54 -0400651 submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
Brice Goglin0da34b62006-05-23 06:10:15 -0400652
653 myri10ge_pio_copy(submit, &buf, sizeof(buf));
654 mb();
655 msleep(1);
656 mb();
657 i = 0;
658 while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20) {
659 msleep(1);
660 i++;
661 }
662 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
663 dev_err(&mgp->pdev->dev, "handoff failed\n");
664 return -ENXIO;
665 }
666 dev_info(&mgp->pdev->dev, "handoff confirmed\n");
Brice Goglin9a71db72006-07-21 15:49:32 -0400667 myri10ge_dummy_rdma(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -0400668
669 return 0;
670}
671
672static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
673{
674 struct myri10ge_cmd cmd;
675 int status;
676
677 cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
678 | (addr[2] << 8) | addr[3]);
679
680 cmd.data1 = ((addr[4] << 8) | (addr[5]));
681
682 status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
683 return status;
684}
685
686static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
687{
688 struct myri10ge_cmd cmd;
689 int status, ctl;
690
691 ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
692 status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
693
694 if (status) {
695 printk(KERN_ERR
696 "myri10ge: %s: Failed to set flow control mode\n",
697 mgp->dev->name);
698 return status;
699 }
700 mgp->pause = pause;
701 return 0;
702}
703
704static void
705myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
706{
707 struct myri10ge_cmd cmd;
708 int status, ctl;
709
710 ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
711 status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
712 if (status)
713 printk(KERN_ERR "myri10ge: %s: Failed to set promisc mode\n",
714 mgp->dev->name);
715}
716
Brice Goglin0d6ac252007-05-07 23:51:45 +0200717static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
718{
719 struct myri10ge_cmd cmd;
720 int status;
721 u32 len;
722 struct page *dmatest_page;
723 dma_addr_t dmatest_bus;
724 char *test = " ";
725
726 dmatest_page = alloc_page(GFP_KERNEL);
727 if (!dmatest_page)
728 return -ENOMEM;
729 dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
730 DMA_BIDIRECTIONAL);
731
732 /* Run a small DMA test.
733 * The magic multipliers to the length tell the firmware
734 * to do DMA read, write, or read+write tests. The
735 * results are returned in cmd.data0. The upper 16
736 * bits or the return is the number of transfers completed.
737 * The lower 16 bits is the time in 0.5us ticks that the
738 * transfers took to complete.
739 */
740
741 len = mgp->tx.boundary;
742
743 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
744 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
745 cmd.data2 = len * 0x10000;
746 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
747 if (status != 0) {
748 test = "read";
749 goto abort;
750 }
751 mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
752 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
753 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
754 cmd.data2 = len * 0x1;
755 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
756 if (status != 0) {
757 test = "write";
758 goto abort;
759 }
760 mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
761
762 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
763 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
764 cmd.data2 = len * 0x10001;
765 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
766 if (status != 0) {
767 test = "read/write";
768 goto abort;
769 }
770 mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
771 (cmd.data0 & 0xffff);
772
773abort:
774 pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
775 put_page(dmatest_page);
776
777 if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
778 dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
779 test, status);
780
781 return status;
782}
783
Brice Goglin0da34b62006-05-23 06:10:15 -0400784static int myri10ge_reset(struct myri10ge_priv *mgp)
785{
786 struct myri10ge_cmd cmd;
787 int status;
788 size_t bytes;
Brice Goglin0da34b62006-05-23 06:10:15 -0400789
790 /* try to send a reset command to the card to see if it
791 * is alive */
792 memset(&cmd, 0, sizeof(cmd));
793 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
794 if (status != 0) {
795 dev_err(&mgp->pdev->dev, "failed reset\n");
796 return -ENXIO;
797 }
Brice Goglin0d6ac252007-05-07 23:51:45 +0200798
799 (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
Brice Goglin0da34b62006-05-23 06:10:15 -0400800
801 /* Now exchange information about interrupts */
802
803 bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
804 memset(mgp->rx_done.entry, 0, bytes);
805 cmd.data0 = (u32) bytes;
806 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
807 cmd.data0 = MYRI10GE_LOWPART_TO_U32(mgp->rx_done.bus);
808 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(mgp->rx_done.bus);
809 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA, &cmd, 0);
810
811 status |=
812 myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
Al Viro40f6cff2006-11-20 13:48:32 -0500813 mgp->irq_claim = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglindf30a742006-12-18 11:50:40 +0100814 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
815 &cmd, 0);
816 mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglin0da34b62006-05-23 06:10:15 -0400817
Brice Goglin0da34b62006-05-23 06:10:15 -0400818 status |= myri10ge_send_cmd
819 (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
Al Viro40f6cff2006-11-20 13:48:32 -0500820 mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglin0da34b62006-05-23 06:10:15 -0400821 if (status != 0) {
822 dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
823 return status;
824 }
Al Viro40f6cff2006-11-20 13:48:32 -0500825 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
Brice Goglin0da34b62006-05-23 06:10:15 -0400826
Brice Goglin0da34b62006-05-23 06:10:15 -0400827 memset(mgp->rx_done.entry, 0, bytes);
828
829 /* reset mcp/driver shared state back to 0 */
830 mgp->tx.req = 0;
831 mgp->tx.done = 0;
832 mgp->tx.pkt_start = 0;
833 mgp->tx.pkt_done = 0;
834 mgp->rx_big.cnt = 0;
835 mgp->rx_small.cnt = 0;
836 mgp->rx_done.idx = 0;
837 mgp->rx_done.cnt = 0;
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400838 mgp->link_changes = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -0400839 status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
Brice Goglin0da34b62006-05-23 06:10:15 -0400840 myri10ge_change_pause(mgp, mgp->pause);
Brice Goglin2f762162007-05-07 23:50:37 +0200841 myri10ge_set_multicast_list(mgp->dev);
Brice Goglin0da34b62006-05-23 06:10:15 -0400842 return status;
843}
844
845static inline void
846myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
847 struct mcp_kreq_ether_recv *src)
848{
Al Viro40f6cff2006-11-20 13:48:32 -0500849 __be32 low;
Brice Goglin0da34b62006-05-23 06:10:15 -0400850
851 low = src->addr_low;
Al Viro40f6cff2006-11-20 13:48:32 -0500852 src->addr_low = htonl(DMA_32BIT_MASK);
Brice Gogline67bda52006-12-05 17:26:27 +0100853 myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
854 mb();
855 myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
Brice Goglin0da34b62006-05-23 06:10:15 -0400856 mb();
857 src->addr_low = low;
Al Viro40f6cff2006-11-20 13:48:32 -0500858 put_be32(low, &dst->addr_low);
Brice Goglin0da34b62006-05-23 06:10:15 -0400859 mb();
860}
861
Al Viro40f6cff2006-11-20 13:48:32 -0500862static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
Brice Goglin0da34b62006-05-23 06:10:15 -0400863{
864 struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);
865
Al Viro40f6cff2006-11-20 13:48:32 -0500866 if ((skb->protocol == htons(ETH_P_8021Q)) &&
Brice Goglin0da34b62006-05-23 06:10:15 -0400867 (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
868 vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
869 skb->csum = hw_csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -0700870 skb->ip_summed = CHECKSUM_COMPLETE;
Brice Goglin0da34b62006-05-23 06:10:15 -0400871 }
872}
873
Brice Goglindd50f332006-12-11 11:25:09 +0100874static inline void
875myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va,
876 struct skb_frag_struct *rx_frags, int len, int hlen)
877{
878 struct skb_frag_struct *skb_frags;
879
880 skb->len = skb->data_len = len;
881 skb->truesize = len + sizeof(struct sk_buff);
882 /* attach the page(s) */
883
884 skb_frags = skb_shinfo(skb)->frags;
885 while (len > 0) {
886 memcpy(skb_frags, rx_frags, sizeof(*skb_frags));
887 len -= rx_frags->size;
888 skb_frags++;
889 rx_frags++;
890 skb_shinfo(skb)->nr_frags++;
891 }
892
893 /* pskb_may_pull is not available in irq context, but
894 * skb_pull() (for ether_pad and eth_type_trans()) requires
895 * the beginning of the packet in skb_headlen(), move it
896 * manually */
Arnaldo Carvalho de Melo27d7ff42007-03-31 11:55:19 -0300897 skb_copy_to_linear_data(skb, va, hlen);
Brice Goglindd50f332006-12-11 11:25:09 +0100898 skb_shinfo(skb)->frags[0].page_offset += hlen;
899 skb_shinfo(skb)->frags[0].size -= hlen;
900 skb->data_len -= hlen;
901 skb->tail += hlen;
902 skb_pull(skb, MXGEFW_PAD);
903}
904
905static void
906myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
907 int bytes, int watchdog)
908{
909 struct page *page;
910 int idx;
911
912 if (unlikely(rx->watchdog_needed && !watchdog))
913 return;
914
915 /* try to refill entire ring */
916 while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
917 idx = rx->fill_cnt & rx->mask;
Brice Goglinae8509b2007-04-10 21:21:08 +0200918 if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
Brice Goglindd50f332006-12-11 11:25:09 +0100919 /* we can use part of previous page */
920 get_page(rx->page);
921 } else {
922 /* we need a new page */
923 page =
924 alloc_pages(GFP_ATOMIC | __GFP_COMP,
925 MYRI10GE_ALLOC_ORDER);
926 if (unlikely(page == NULL)) {
927 if (rx->fill_cnt - rx->cnt < 16)
928 rx->watchdog_needed = 1;
929 return;
930 }
931 rx->page = page;
932 rx->page_offset = 0;
933 rx->bus = pci_map_page(mgp->pdev, page, 0,
934 MYRI10GE_ALLOC_SIZE,
935 PCI_DMA_FROMDEVICE);
936 }
937 rx->info[idx].page = rx->page;
938 rx->info[idx].page_offset = rx->page_offset;
939 /* note that this is the address of the start of the
940 * page */
941 pci_unmap_addr_set(&rx->info[idx], bus, rx->bus);
942 rx->shadow[idx].addr_low =
943 htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
944 rx->shadow[idx].addr_high =
945 htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
946
947 /* start next packet on a cacheline boundary */
948 rx->page_offset += SKB_DATA_ALIGN(bytes);
Brice Goglinae8509b2007-04-10 21:21:08 +0200949
950#if MYRI10GE_ALLOC_SIZE > 4096
951 /* don't cross a 4KB boundary */
952 if ((rx->page_offset >> 12) !=
953 ((rx->page_offset + bytes - 1) >> 12))
954 rx->page_offset = (rx->page_offset + 4096) & ~4095;
955#endif
Brice Goglindd50f332006-12-11 11:25:09 +0100956 rx->fill_cnt++;
957
958 /* copy 8 descriptors to the firmware at a time */
959 if ((idx & 7) == 7) {
960 if (rx->wc_fifo == NULL)
961 myri10ge_submit_8rx(&rx->lanai[idx - 7],
962 &rx->shadow[idx - 7]);
963 else {
964 mb();
965 myri10ge_pio_copy(rx->wc_fifo,
966 &rx->shadow[idx - 7], 64);
967 }
968 }
969 }
970}
971
972static inline void
973myri10ge_unmap_rx_page(struct pci_dev *pdev,
974 struct myri10ge_rx_buffer_state *info, int bytes)
975{
976 /* unmap the recvd page if we're the only or last user of it */
977 if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
978 (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
979 pci_unmap_page(pdev, (pci_unmap_addr(info, bus)
980 & ~(MYRI10GE_ALLOC_SIZE - 1)),
981 MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
982 }
983}
984
985#define MYRI10GE_HLEN 64 /* The number of bytes to copy from a
986 * page into an skb */
987
988static inline int
Brice Goglin52ea6fb2006-12-11 11:26:12 +0100989myri10ge_rx_done(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
990 int bytes, int len, __wsum csum)
Brice Goglindd50f332006-12-11 11:25:09 +0100991{
992 struct sk_buff *skb;
993 struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME];
994 int i, idx, hlen, remainder;
995 struct pci_dev *pdev = mgp->pdev;
996 struct net_device *dev = mgp->dev;
997 u8 *va;
998
999 len += MXGEFW_PAD;
1000 idx = rx->cnt & rx->mask;
1001 va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
1002 prefetch(va);
1003 /* Fill skb_frag_struct(s) with data from our receive */
1004 for (i = 0, remainder = len; remainder > 0; i++) {
1005 myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
1006 rx_frags[i].page = rx->info[idx].page;
1007 rx_frags[i].page_offset = rx->info[idx].page_offset;
1008 if (remainder < MYRI10GE_ALLOC_SIZE)
1009 rx_frags[i].size = remainder;
1010 else
1011 rx_frags[i].size = MYRI10GE_ALLOC_SIZE;
1012 rx->cnt++;
1013 idx = rx->cnt & rx->mask;
1014 remainder -= MYRI10GE_ALLOC_SIZE;
1015 }
1016
1017 hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN;
1018
1019 /* allocate an skb to attach the page(s) to. */
1020
1021 skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16);
1022 if (unlikely(skb == NULL)) {
1023 mgp->stats.rx_dropped++;
1024 do {
1025 i--;
1026 put_page(rx_frags[i].page);
1027 } while (i != 0);
1028 return 0;
1029 }
1030
1031 /* Attach the pages to the skb, and trim off any padding */
1032 myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen);
1033 if (skb_shinfo(skb)->frags[0].size <= 0) {
1034 put_page(skb_shinfo(skb)->frags[0].page);
1035 skb_shinfo(skb)->nr_frags = 0;
1036 }
1037 skb->protocol = eth_type_trans(skb, dev);
Brice Goglindd50f332006-12-11 11:25:09 +01001038
1039 if (mgp->csum_flag) {
1040 if ((skb->protocol == htons(ETH_P_IP)) ||
1041 (skb->protocol == htons(ETH_P_IPV6))) {
1042 skb->csum = csum;
1043 skb->ip_summed = CHECKSUM_COMPLETE;
1044 } else
1045 myri10ge_vlan_ip_csum(skb, csum);
1046 }
1047 netif_receive_skb(skb);
1048 dev->last_rx = jiffies;
1049 return 1;
1050}
1051
Brice Goglin0da34b62006-05-23 06:10:15 -04001052static inline void myri10ge_tx_done(struct myri10ge_priv *mgp, int mcp_index)
1053{
1054 struct pci_dev *pdev = mgp->pdev;
1055 struct myri10ge_tx_buf *tx = &mgp->tx;
1056 struct sk_buff *skb;
1057 int idx, len;
1058 int limit = 0;
1059
1060 while (tx->pkt_done != mcp_index) {
1061 idx = tx->done & tx->mask;
1062 skb = tx->info[idx].skb;
1063
1064 /* Mark as free */
1065 tx->info[idx].skb = NULL;
1066 if (tx->info[idx].last) {
1067 tx->pkt_done++;
1068 tx->info[idx].last = 0;
1069 }
1070 tx->done++;
1071 len = pci_unmap_len(&tx->info[idx], len);
1072 pci_unmap_len_set(&tx->info[idx], len, 0);
1073 if (skb) {
1074 mgp->stats.tx_bytes += skb->len;
1075 mgp->stats.tx_packets++;
1076 dev_kfree_skb_irq(skb);
1077 if (len)
1078 pci_unmap_single(pdev,
1079 pci_unmap_addr(&tx->info[idx],
1080 bus), len,
1081 PCI_DMA_TODEVICE);
1082 } else {
1083 if (len)
1084 pci_unmap_page(pdev,
1085 pci_unmap_addr(&tx->info[idx],
1086 bus), len,
1087 PCI_DMA_TODEVICE);
1088 }
1089
1090 /* limit potential for livelock by only handling
1091 * 2 full tx rings per call */
1092 if (unlikely(++limit > 2 * tx->mask))
1093 break;
1094 }
1095 /* start the queue if we've stopped it */
1096 if (netif_queue_stopped(mgp->dev)
1097 && tx->req - tx->done < (tx->mask >> 1)) {
1098 mgp->wake_queue++;
1099 netif_wake_queue(mgp->dev);
1100 }
1101}
1102
1103static inline void myri10ge_clean_rx_done(struct myri10ge_priv *mgp, int *limit)
1104{
1105 struct myri10ge_rx_done *rx_done = &mgp->rx_done;
1106 unsigned long rx_bytes = 0;
1107 unsigned long rx_packets = 0;
1108 unsigned long rx_ok;
1109
1110 int idx = rx_done->idx;
1111 int cnt = rx_done->cnt;
1112 u16 length;
Al Viro40f6cff2006-11-20 13:48:32 -05001113 __wsum checksum;
Brice Goglin0da34b62006-05-23 06:10:15 -04001114
1115 while (rx_done->entry[idx].length != 0 && *limit != 0) {
1116 length = ntohs(rx_done->entry[idx].length);
1117 rx_done->entry[idx].length = 0;
Al Viro40f6cff2006-11-20 13:48:32 -05001118 checksum = csum_unfold(rx_done->entry[idx].checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001119 if (length <= mgp->small_bytes)
Brice Goglin52ea6fb2006-12-11 11:26:12 +01001120 rx_ok = myri10ge_rx_done(mgp, &mgp->rx_small,
1121 mgp->small_bytes,
1122 length, checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001123 else
Brice Goglin52ea6fb2006-12-11 11:26:12 +01001124 rx_ok = myri10ge_rx_done(mgp, &mgp->rx_big,
1125 mgp->big_bytes,
1126 length, checksum);
Brice Goglin0da34b62006-05-23 06:10:15 -04001127 rx_packets += rx_ok;
1128 rx_bytes += rx_ok * (unsigned long)length;
1129 cnt++;
1130 idx = cnt & (myri10ge_max_intr_slots - 1);
1131
1132 /* limit potential for livelock by only handling a
1133 * limited number of frames. */
1134 (*limit)--;
1135 }
1136 rx_done->idx = idx;
1137 rx_done->cnt = cnt;
1138 mgp->stats.rx_packets += rx_packets;
1139 mgp->stats.rx_bytes += rx_bytes;
Brice Goglinc7dab992006-12-11 11:25:42 +01001140
1141 /* restock receive rings if needed */
1142 if (mgp->rx_small.fill_cnt - mgp->rx_small.cnt < myri10ge_fill_thresh)
1143 myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
1144 mgp->small_bytes + MXGEFW_PAD, 0);
1145 if (mgp->rx_big.fill_cnt - mgp->rx_big.cnt < myri10ge_fill_thresh)
1146 myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 0);
1147
Brice Goglin0da34b62006-05-23 06:10:15 -04001148}
1149
1150static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
1151{
1152 struct mcp_irq_data *stats = mgp->fw_stats;
1153
1154 if (unlikely(stats->stats_updated)) {
1155 if (mgp->link_state != stats->link_up) {
1156 mgp->link_state = stats->link_up;
1157 if (mgp->link_state) {
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001158 if (netif_msg_link(mgp))
1159 printk(KERN_INFO
1160 "myri10ge: %s: link up\n",
1161 mgp->dev->name);
Brice Goglin0da34b62006-05-23 06:10:15 -04001162 netif_carrier_on(mgp->dev);
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001163 mgp->link_changes++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001164 } else {
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001165 if (netif_msg_link(mgp))
1166 printk(KERN_INFO
1167 "myri10ge: %s: link down\n",
1168 mgp->dev->name);
Brice Goglin0da34b62006-05-23 06:10:15 -04001169 netif_carrier_off(mgp->dev);
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001170 mgp->link_changes++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001171 }
1172 }
1173 if (mgp->rdma_tags_available !=
1174 ntohl(mgp->fw_stats->rdma_tags_available)) {
1175 mgp->rdma_tags_available =
1176 ntohl(mgp->fw_stats->rdma_tags_available);
1177 printk(KERN_WARNING "myri10ge: %s: RDMA timed out! "
1178 "%d tags left\n", mgp->dev->name,
1179 mgp->rdma_tags_available);
1180 }
1181 mgp->down_cnt += stats->link_down;
1182 if (stats->link_down)
1183 wake_up(&mgp->down_wq);
1184 }
1185}
1186
1187static int myri10ge_poll(struct net_device *netdev, int *budget)
1188{
1189 struct myri10ge_priv *mgp = netdev_priv(netdev);
1190 struct myri10ge_rx_done *rx_done = &mgp->rx_done;
1191 int limit, orig_limit, work_done;
1192
1193 /* process as many rx events as NAPI will allow */
1194 limit = min(*budget, netdev->quota);
1195 orig_limit = limit;
1196 myri10ge_clean_rx_done(mgp, &limit);
1197 work_done = orig_limit - limit;
1198 *budget -= work_done;
1199 netdev->quota -= work_done;
1200
1201 if (rx_done->entry[rx_done->idx].length == 0 || !netif_running(netdev)) {
1202 netif_rx_complete(netdev);
Al Viro40f6cff2006-11-20 13:48:32 -05001203 put_be32(htonl(3), mgp->irq_claim);
Brice Goglin0da34b62006-05-23 06:10:15 -04001204 return 0;
1205 }
1206 return 1;
1207}
1208
David Howells7d12e782006-10-05 14:55:46 +01001209static irqreturn_t myri10ge_intr(int irq, void *arg)
Brice Goglin0da34b62006-05-23 06:10:15 -04001210{
1211 struct myri10ge_priv *mgp = arg;
1212 struct mcp_irq_data *stats = mgp->fw_stats;
1213 struct myri10ge_tx_buf *tx = &mgp->tx;
1214 u32 send_done_count;
1215 int i;
1216
1217 /* make sure it is our IRQ, and that the DMA has finished */
1218 if (unlikely(!stats->valid))
1219 return (IRQ_NONE);
1220
1221 /* low bit indicates receives are present, so schedule
1222 * napi poll handler */
1223 if (stats->valid & 1)
1224 netif_rx_schedule(mgp->dev);
1225
1226 if (!mgp->msi_enabled) {
Al Viro40f6cff2006-11-20 13:48:32 -05001227 put_be32(0, mgp->irq_deassert);
Brice Goglin0da34b62006-05-23 06:10:15 -04001228 if (!myri10ge_deassert_wait)
1229 stats->valid = 0;
1230 mb();
1231 } else
1232 stats->valid = 0;
1233
1234 /* Wait for IRQ line to go low, if using INTx */
1235 i = 0;
1236 while (1) {
1237 i++;
1238 /* check for transmit completes and receives */
1239 send_done_count = ntohl(stats->send_done_count);
1240 if (send_done_count != tx->pkt_done)
1241 myri10ge_tx_done(mgp, (int)send_done_count);
1242 if (unlikely(i > myri10ge_max_irq_loops)) {
1243 printk(KERN_WARNING "myri10ge: %s: irq stuck?\n",
1244 mgp->dev->name);
1245 stats->valid = 0;
1246 schedule_work(&mgp->watchdog_work);
1247 }
1248 if (likely(stats->valid == 0))
1249 break;
1250 cpu_relax();
1251 barrier();
1252 }
1253
1254 myri10ge_check_statblock(mgp);
1255
Al Viro40f6cff2006-11-20 13:48:32 -05001256 put_be32(htonl(3), mgp->irq_claim + 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04001257 return (IRQ_HANDLED);
1258}
1259
1260static int
1261myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
1262{
1263 cmd->autoneg = AUTONEG_DISABLE;
1264 cmd->speed = SPEED_10000;
1265 cmd->duplex = DUPLEX_FULL;
1266 return 0;
1267}
1268
1269static void
1270myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
1271{
1272 struct myri10ge_priv *mgp = netdev_priv(netdev);
1273
1274 strlcpy(info->driver, "myri10ge", sizeof(info->driver));
1275 strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
1276 strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
1277 strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
1278}
1279
1280static int
1281myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1282{
1283 struct myri10ge_priv *mgp = netdev_priv(netdev);
1284 coal->rx_coalesce_usecs = mgp->intr_coal_delay;
1285 return 0;
1286}
1287
1288static int
1289myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1290{
1291 struct myri10ge_priv *mgp = netdev_priv(netdev);
1292
1293 mgp->intr_coal_delay = coal->rx_coalesce_usecs;
Al Viro40f6cff2006-11-20 13:48:32 -05001294 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001295 return 0;
1296}
1297
1298static void
1299myri10ge_get_pauseparam(struct net_device *netdev,
1300 struct ethtool_pauseparam *pause)
1301{
1302 struct myri10ge_priv *mgp = netdev_priv(netdev);
1303
1304 pause->autoneg = 0;
1305 pause->rx_pause = mgp->pause;
1306 pause->tx_pause = mgp->pause;
1307}
1308
1309static int
1310myri10ge_set_pauseparam(struct net_device *netdev,
1311 struct ethtool_pauseparam *pause)
1312{
1313 struct myri10ge_priv *mgp = netdev_priv(netdev);
1314
1315 if (pause->tx_pause != mgp->pause)
1316 return myri10ge_change_pause(mgp, pause->tx_pause);
1317 if (pause->rx_pause != mgp->pause)
1318 return myri10ge_change_pause(mgp, pause->tx_pause);
1319 if (pause->autoneg != 0)
1320 return -EINVAL;
1321 return 0;
1322}
1323
1324static void
1325myri10ge_get_ringparam(struct net_device *netdev,
1326 struct ethtool_ringparam *ring)
1327{
1328 struct myri10ge_priv *mgp = netdev_priv(netdev);
1329
1330 ring->rx_mini_max_pending = mgp->rx_small.mask + 1;
1331 ring->rx_max_pending = mgp->rx_big.mask + 1;
1332 ring->rx_jumbo_max_pending = 0;
1333 ring->tx_max_pending = mgp->rx_small.mask + 1;
1334 ring->rx_mini_pending = ring->rx_mini_max_pending;
1335 ring->rx_pending = ring->rx_max_pending;
1336 ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
1337 ring->tx_pending = ring->tx_max_pending;
1338}
1339
1340static u32 myri10ge_get_rx_csum(struct net_device *netdev)
1341{
1342 struct myri10ge_priv *mgp = netdev_priv(netdev);
1343 if (mgp->csum_flag)
1344 return 1;
1345 else
1346 return 0;
1347}
1348
1349static int myri10ge_set_rx_csum(struct net_device *netdev, u32 csum_enabled)
1350{
1351 struct myri10ge_priv *mgp = netdev_priv(netdev);
1352 if (csum_enabled)
1353 mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
1354 else
1355 mgp->csum_flag = 0;
1356 return 0;
1357}
1358
1359static const char myri10ge_gstrings_stats[][ETH_GSTRING_LEN] = {
1360 "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
1361 "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
1362 "rx_length_errors", "rx_over_errors", "rx_crc_errors",
1363 "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
1364 "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
1365 "tx_heartbeat_errors", "tx_window_errors",
1366 /* device-specific stats */
Brice Goglin2c1a1082006-07-03 18:16:46 -04001367 "tx_boundary", "WC", "irq", "MSI",
Brice Goglin0da34b62006-05-23 06:10:15 -04001368 "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
1369 "serial_number", "tx_pkt_start", "tx_pkt_done",
1370 "tx_req", "tx_done", "rx_small_cnt", "rx_big_cnt",
1371 "wake_queue", "stop_queue", "watchdog_resets", "tx_linearized",
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001372 "link_changes", "link_up", "dropped_link_overflow",
Brice Goglincee505d2007-05-07 23:49:25 +02001373 "dropped_link_error_or_filtered",
1374 "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
1375 "dropped_unicast_filtered", "dropped_multicast_filtered",
Brice Goglin0da34b62006-05-23 06:10:15 -04001376 "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
1377 "dropped_no_big_buffer"
1378};
1379
1380#define MYRI10GE_NET_STATS_LEN 21
1381#define MYRI10GE_STATS_LEN sizeof(myri10ge_gstrings_stats) / ETH_GSTRING_LEN
1382
1383static void
1384myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
1385{
1386 switch (stringset) {
1387 case ETH_SS_STATS:
1388 memcpy(data, *myri10ge_gstrings_stats,
1389 sizeof(myri10ge_gstrings_stats));
1390 break;
1391 }
1392}
1393
1394static int myri10ge_get_stats_count(struct net_device *netdev)
1395{
1396 return MYRI10GE_STATS_LEN;
1397}
1398
1399static void
1400myri10ge_get_ethtool_stats(struct net_device *netdev,
1401 struct ethtool_stats *stats, u64 * data)
1402{
1403 struct myri10ge_priv *mgp = netdev_priv(netdev);
1404 int i;
1405
1406 for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
1407 data[i] = ((unsigned long *)&mgp->stats)[i];
1408
Brice Goglin2c1a1082006-07-03 18:16:46 -04001409 data[i++] = (unsigned int)mgp->tx.boundary;
Brice Goglin276e26c2007-03-07 20:02:32 +01001410 data[i++] = (unsigned int)mgp->wc_enabled;
Brice Goglin2c1a1082006-07-03 18:16:46 -04001411 data[i++] = (unsigned int)mgp->pdev->irq;
1412 data[i++] = (unsigned int)mgp->msi_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04001413 data[i++] = (unsigned int)mgp->read_dma;
1414 data[i++] = (unsigned int)mgp->write_dma;
1415 data[i++] = (unsigned int)mgp->read_write_dma;
1416 data[i++] = (unsigned int)mgp->serial_number;
1417 data[i++] = (unsigned int)mgp->tx.pkt_start;
1418 data[i++] = (unsigned int)mgp->tx.pkt_done;
1419 data[i++] = (unsigned int)mgp->tx.req;
1420 data[i++] = (unsigned int)mgp->tx.done;
1421 data[i++] = (unsigned int)mgp->rx_small.cnt;
1422 data[i++] = (unsigned int)mgp->rx_big.cnt;
1423 data[i++] = (unsigned int)mgp->wake_queue;
1424 data[i++] = (unsigned int)mgp->stop_queue;
1425 data[i++] = (unsigned int)mgp->watchdog_resets;
1426 data[i++] = (unsigned int)mgp->tx_linearized;
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001427 data[i++] = (unsigned int)mgp->link_changes;
Brice Goglin0da34b62006-05-23 06:10:15 -04001428 data[i++] = (unsigned int)ntohl(mgp->fw_stats->link_up);
1429 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_link_overflow);
1430 data[i++] =
1431 (unsigned int)ntohl(mgp->fw_stats->dropped_link_error_or_filtered);
Brice Goglincee505d2007-05-07 23:49:25 +02001432 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_pause);
1433 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_bad_phy);
1434 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_bad_crc32);
1435 data[i++] =
1436 (unsigned int)ntohl(mgp->fw_stats->dropped_unicast_filtered);
Brice Goglin85a7ea12006-08-21 17:36:56 -04001437 data[i++] =
1438 (unsigned int)ntohl(mgp->fw_stats->dropped_multicast_filtered);
Brice Goglin0da34b62006-05-23 06:10:15 -04001439 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_runt);
1440 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_overrun);
1441 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_no_small_buffer);
1442 data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_no_big_buffer);
1443}
1444
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001445static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
1446{
1447 struct myri10ge_priv *mgp = netdev_priv(netdev);
1448 mgp->msg_enable = value;
1449}
1450
1451static u32 myri10ge_get_msglevel(struct net_device *netdev)
1452{
1453 struct myri10ge_priv *mgp = netdev_priv(netdev);
1454 return mgp->msg_enable;
1455}
1456
Jeff Garzik7282d492006-09-13 14:30:00 -04001457static const struct ethtool_ops myri10ge_ethtool_ops = {
Brice Goglin0da34b62006-05-23 06:10:15 -04001458 .get_settings = myri10ge_get_settings,
1459 .get_drvinfo = myri10ge_get_drvinfo,
1460 .get_coalesce = myri10ge_get_coalesce,
1461 .set_coalesce = myri10ge_set_coalesce,
1462 .get_pauseparam = myri10ge_get_pauseparam,
1463 .set_pauseparam = myri10ge_set_pauseparam,
1464 .get_ringparam = myri10ge_get_ringparam,
1465 .get_rx_csum = myri10ge_get_rx_csum,
1466 .set_rx_csum = myri10ge_set_rx_csum,
1467 .get_tx_csum = ethtool_op_get_tx_csum,
Brice Goglinb10c0662006-06-08 10:25:00 -04001468 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Brice Goglin0da34b62006-05-23 06:10:15 -04001469 .get_sg = ethtool_op_get_sg,
1470 .set_sg = ethtool_op_set_sg,
Brice Goglin0da34b62006-05-23 06:10:15 -04001471 .get_tso = ethtool_op_get_tso,
1472 .set_tso = ethtool_op_set_tso,
Brice Goglin0da34b62006-05-23 06:10:15 -04001473 .get_strings = myri10ge_get_strings,
1474 .get_stats_count = myri10ge_get_stats_count,
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001475 .get_ethtool_stats = myri10ge_get_ethtool_stats,
1476 .set_msglevel = myri10ge_set_msglevel,
1477 .get_msglevel = myri10ge_get_msglevel
Brice Goglin0da34b62006-05-23 06:10:15 -04001478};
1479
1480static int myri10ge_allocate_rings(struct net_device *dev)
1481{
1482 struct myri10ge_priv *mgp;
1483 struct myri10ge_cmd cmd;
1484 int tx_ring_size, rx_ring_size;
1485 int tx_ring_entries, rx_ring_entries;
1486 int i, status;
1487 size_t bytes;
1488
1489 mgp = netdev_priv(dev);
1490
1491 /* get ring sizes */
1492
1493 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
1494 tx_ring_size = cmd.data0;
1495 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
Brice Goglin355c7262007-03-07 19:59:52 +01001496 if (status != 0)
1497 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -04001498 rx_ring_size = cmd.data0;
1499
1500 tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
1501 rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
1502 mgp->tx.mask = tx_ring_entries - 1;
1503 mgp->rx_small.mask = mgp->rx_big.mask = rx_ring_entries - 1;
1504
Brice Goglin355c7262007-03-07 19:59:52 +01001505 status = -ENOMEM;
1506
Brice Goglin0da34b62006-05-23 06:10:15 -04001507 /* allocate the host shadow rings */
1508
1509 bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
1510 * sizeof(*mgp->tx.req_list);
1511 mgp->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
1512 if (mgp->tx.req_bytes == NULL)
1513 goto abort_with_nothing;
1514
1515 /* ensure req_list entries are aligned to 8 bytes */
1516 mgp->tx.req_list = (struct mcp_kreq_ether_send *)
1517 ALIGN((unsigned long)mgp->tx.req_bytes, 8);
1518
1519 bytes = rx_ring_entries * sizeof(*mgp->rx_small.shadow);
1520 mgp->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
1521 if (mgp->rx_small.shadow == NULL)
1522 goto abort_with_tx_req_bytes;
1523
1524 bytes = rx_ring_entries * sizeof(*mgp->rx_big.shadow);
1525 mgp->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
1526 if (mgp->rx_big.shadow == NULL)
1527 goto abort_with_rx_small_shadow;
1528
1529 /* allocate the host info rings */
1530
1531 bytes = tx_ring_entries * sizeof(*mgp->tx.info);
1532 mgp->tx.info = kzalloc(bytes, GFP_KERNEL);
1533 if (mgp->tx.info == NULL)
1534 goto abort_with_rx_big_shadow;
1535
1536 bytes = rx_ring_entries * sizeof(*mgp->rx_small.info);
1537 mgp->rx_small.info = kzalloc(bytes, GFP_KERNEL);
1538 if (mgp->rx_small.info == NULL)
1539 goto abort_with_tx_info;
1540
1541 bytes = rx_ring_entries * sizeof(*mgp->rx_big.info);
1542 mgp->rx_big.info = kzalloc(bytes, GFP_KERNEL);
1543 if (mgp->rx_big.info == NULL)
1544 goto abort_with_rx_small_info;
1545
1546 /* Fill the receive rings */
Brice Goglinc7dab992006-12-11 11:25:42 +01001547 mgp->rx_big.cnt = 0;
1548 mgp->rx_small.cnt = 0;
1549 mgp->rx_big.fill_cnt = 0;
1550 mgp->rx_small.fill_cnt = 0;
1551 mgp->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
1552 mgp->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
1553 mgp->rx_small.watchdog_needed = 0;
1554 mgp->rx_big.watchdog_needed = 0;
1555 myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
1556 mgp->small_bytes + MXGEFW_PAD, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -04001557
Brice Goglinc7dab992006-12-11 11:25:42 +01001558 if (mgp->rx_small.fill_cnt < mgp->rx_small.mask + 1) {
1559 printk(KERN_ERR "myri10ge: %s: alloced only %d small bufs\n",
1560 dev->name, mgp->rx_small.fill_cnt);
1561 goto abort_with_rx_small_ring;
Brice Goglin0da34b62006-05-23 06:10:15 -04001562 }
1563
Brice Goglinc7dab992006-12-11 11:25:42 +01001564 myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 0);
1565 if (mgp->rx_big.fill_cnt < mgp->rx_big.mask + 1) {
1566 printk(KERN_ERR "myri10ge: %s: alloced only %d big bufs\n",
1567 dev->name, mgp->rx_big.fill_cnt);
1568 goto abort_with_rx_big_ring;
Brice Goglin0da34b62006-05-23 06:10:15 -04001569 }
1570
1571 return 0;
1572
1573abort_with_rx_big_ring:
Brice Goglinc7dab992006-12-11 11:25:42 +01001574 for (i = mgp->rx_big.cnt; i < mgp->rx_big.fill_cnt; i++) {
1575 int idx = i & mgp->rx_big.mask;
1576 myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_big.info[idx],
1577 mgp->big_bytes);
1578 put_page(mgp->rx_big.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04001579 }
1580
1581abort_with_rx_small_ring:
Brice Goglinc7dab992006-12-11 11:25:42 +01001582 for (i = mgp->rx_small.cnt; i < mgp->rx_small.fill_cnt; i++) {
1583 int idx = i & mgp->rx_small.mask;
1584 myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_small.info[idx],
1585 mgp->small_bytes + MXGEFW_PAD);
1586 put_page(mgp->rx_small.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04001587 }
Brice Goglinc7dab992006-12-11 11:25:42 +01001588
Brice Goglin0da34b62006-05-23 06:10:15 -04001589 kfree(mgp->rx_big.info);
1590
1591abort_with_rx_small_info:
1592 kfree(mgp->rx_small.info);
1593
1594abort_with_tx_info:
1595 kfree(mgp->tx.info);
1596
1597abort_with_rx_big_shadow:
1598 kfree(mgp->rx_big.shadow);
1599
1600abort_with_rx_small_shadow:
1601 kfree(mgp->rx_small.shadow);
1602
1603abort_with_tx_req_bytes:
1604 kfree(mgp->tx.req_bytes);
1605 mgp->tx.req_bytes = NULL;
1606 mgp->tx.req_list = NULL;
1607
1608abort_with_nothing:
1609 return status;
1610}
1611
1612static void myri10ge_free_rings(struct net_device *dev)
1613{
1614 struct myri10ge_priv *mgp;
1615 struct sk_buff *skb;
1616 struct myri10ge_tx_buf *tx;
1617 int i, len, idx;
1618
1619 mgp = netdev_priv(dev);
1620
Brice Goglinc7dab992006-12-11 11:25:42 +01001621 for (i = mgp->rx_big.cnt; i < mgp->rx_big.fill_cnt; i++) {
1622 idx = i & mgp->rx_big.mask;
1623 if (i == mgp->rx_big.fill_cnt - 1)
1624 mgp->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
1625 myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_big.info[idx],
1626 mgp->big_bytes);
1627 put_page(mgp->rx_big.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04001628 }
1629
Brice Goglinc7dab992006-12-11 11:25:42 +01001630 for (i = mgp->rx_small.cnt; i < mgp->rx_small.fill_cnt; i++) {
1631 idx = i & mgp->rx_small.mask;
1632 if (i == mgp->rx_small.fill_cnt - 1)
1633 mgp->rx_small.info[idx].page_offset =
1634 MYRI10GE_ALLOC_SIZE;
1635 myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_small.info[idx],
1636 mgp->small_bytes + MXGEFW_PAD);
1637 put_page(mgp->rx_small.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04001638 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001639 tx = &mgp->tx;
1640 while (tx->done != tx->req) {
1641 idx = tx->done & tx->mask;
1642 skb = tx->info[idx].skb;
1643
1644 /* Mark as free */
1645 tx->info[idx].skb = NULL;
1646 tx->done++;
1647 len = pci_unmap_len(&tx->info[idx], len);
1648 pci_unmap_len_set(&tx->info[idx], len, 0);
1649 if (skb) {
1650 mgp->stats.tx_dropped++;
1651 dev_kfree_skb_any(skb);
1652 if (len)
1653 pci_unmap_single(mgp->pdev,
1654 pci_unmap_addr(&tx->info[idx],
1655 bus), len,
1656 PCI_DMA_TODEVICE);
1657 } else {
1658 if (len)
1659 pci_unmap_page(mgp->pdev,
1660 pci_unmap_addr(&tx->info[idx],
1661 bus), len,
1662 PCI_DMA_TODEVICE);
1663 }
1664 }
1665 kfree(mgp->rx_big.info);
1666
1667 kfree(mgp->rx_small.info);
1668
1669 kfree(mgp->tx.info);
1670
1671 kfree(mgp->rx_big.shadow);
1672
1673 kfree(mgp->rx_small.shadow);
1674
1675 kfree(mgp->tx.req_bytes);
1676 mgp->tx.req_bytes = NULL;
1677 mgp->tx.req_list = NULL;
1678}
1679
Brice Goglindf30a742006-12-18 11:50:40 +01001680static int myri10ge_request_irq(struct myri10ge_priv *mgp)
1681{
1682 struct pci_dev *pdev = mgp->pdev;
1683 int status;
1684
1685 if (myri10ge_msi) {
1686 status = pci_enable_msi(pdev);
1687 if (status != 0)
1688 dev_err(&pdev->dev,
1689 "Error %d setting up MSI; falling back to xPIC\n",
1690 status);
1691 else
1692 mgp->msi_enabled = 1;
1693 } else {
1694 mgp->msi_enabled = 0;
1695 }
1696 status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
1697 mgp->dev->name, mgp);
1698 if (status != 0) {
1699 dev_err(&pdev->dev, "failed to allocate IRQ\n");
1700 if (mgp->msi_enabled)
1701 pci_disable_msi(pdev);
1702 }
1703 return status;
1704}
1705
1706static void myri10ge_free_irq(struct myri10ge_priv *mgp)
1707{
1708 struct pci_dev *pdev = mgp->pdev;
1709
1710 free_irq(pdev->irq, mgp);
1711 if (mgp->msi_enabled)
1712 pci_disable_msi(pdev);
1713}
1714
Brice Goglin0da34b62006-05-23 06:10:15 -04001715static int myri10ge_open(struct net_device *dev)
1716{
1717 struct myri10ge_priv *mgp;
1718 struct myri10ge_cmd cmd;
1719 int status, big_pow2;
1720
1721 mgp = netdev_priv(dev);
1722
1723 if (mgp->running != MYRI10GE_ETH_STOPPED)
1724 return -EBUSY;
1725
1726 mgp->running = MYRI10GE_ETH_STARTING;
1727 status = myri10ge_reset(mgp);
1728 if (status != 0) {
1729 printk(KERN_ERR "myri10ge: %s: failed reset\n", dev->name);
Brice Goglindf30a742006-12-18 11:50:40 +01001730 goto abort_with_nothing;
Brice Goglin0da34b62006-05-23 06:10:15 -04001731 }
1732
Brice Goglindf30a742006-12-18 11:50:40 +01001733 status = myri10ge_request_irq(mgp);
1734 if (status != 0)
1735 goto abort_with_nothing;
1736
Brice Goglin0da34b62006-05-23 06:10:15 -04001737 /* decide what small buffer size to use. For good TCP rx
1738 * performance, it is important to not receive 1514 byte
1739 * frames into jumbo buffers, as it confuses the socket buffer
1740 * accounting code, leading to drops and erratic performance.
1741 */
1742
1743 if (dev->mtu <= ETH_DATA_LEN)
Brice Goglinc7dab992006-12-11 11:25:42 +01001744 /* enough for a TCP header */
1745 mgp->small_bytes = (128 > SMP_CACHE_BYTES)
1746 ? (128 - MXGEFW_PAD)
1747 : (SMP_CACHE_BYTES - MXGEFW_PAD);
Brice Goglin0da34b62006-05-23 06:10:15 -04001748 else
Brice Goglinde3c4502006-12-11 11:26:38 +01001749 /* enough for a vlan encapsulated ETH_DATA_LEN frame */
1750 mgp->small_bytes = VLAN_ETH_FRAME_LEN;
Brice Goglin0da34b62006-05-23 06:10:15 -04001751
1752 /* Override the small buffer size? */
1753 if (myri10ge_small_bytes > 0)
1754 mgp->small_bytes = myri10ge_small_bytes;
1755
Brice Goglin0da34b62006-05-23 06:10:15 -04001756 /* get the lanai pointers to the send and receive rings */
1757
1758 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET, &cmd, 0);
1759 mgp->tx.lanai =
1760 (struct mcp_kreq_ether_send __iomem *)(mgp->sram + cmd.data0);
1761
1762 status |=
1763 myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET, &cmd, 0);
1764 mgp->rx_small.lanai =
1765 (struct mcp_kreq_ether_recv __iomem *)(mgp->sram + cmd.data0);
1766
1767 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
1768 mgp->rx_big.lanai =
1769 (struct mcp_kreq_ether_recv __iomem *)(mgp->sram + cmd.data0);
1770
1771 if (status != 0) {
1772 printk(KERN_ERR
1773 "myri10ge: %s: failed to get ring sizes or locations\n",
1774 dev->name);
1775 mgp->running = MYRI10GE_ETH_STOPPED;
Brice Goglindf30a742006-12-18 11:50:40 +01001776 goto abort_with_irq;
Brice Goglin0da34b62006-05-23 06:10:15 -04001777 }
1778
Brice Goglin276e26c2007-03-07 20:02:32 +01001779 if (myri10ge_wcfifo && mgp->wc_enabled) {
Brice Gogline700f9f2006-08-14 17:52:54 -04001780 mgp->tx.wc_fifo = (u8 __iomem *) mgp->sram + MXGEFW_ETH_SEND_4;
1781 mgp->rx_small.wc_fifo =
1782 (u8 __iomem *) mgp->sram + MXGEFW_ETH_RECV_SMALL;
1783 mgp->rx_big.wc_fifo =
1784 (u8 __iomem *) mgp->sram + MXGEFW_ETH_RECV_BIG;
Brice Goglin0da34b62006-05-23 06:10:15 -04001785 } else {
1786 mgp->tx.wc_fifo = NULL;
1787 mgp->rx_small.wc_fifo = NULL;
1788 mgp->rx_big.wc_fifo = NULL;
1789 }
1790
Brice Goglin0da34b62006-05-23 06:10:15 -04001791 /* Firmware needs the big buff size as a power of 2. Lie and
1792 * tell him the buffer is larger, because we only use 1
1793 * buffer/pkt, and the mtu will prevent overruns.
1794 */
Brice Goglin13348be2006-12-11 11:27:19 +01001795 big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
Brice Goglinc7dab992006-12-11 11:25:42 +01001796 if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
1797 while ((big_pow2 & (big_pow2 - 1)) != 0)
1798 big_pow2++;
Brice Goglin13348be2006-12-11 11:27:19 +01001799 mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
Brice Goglinc7dab992006-12-11 11:25:42 +01001800 } else {
1801 big_pow2 = MYRI10GE_ALLOC_SIZE;
1802 mgp->big_bytes = big_pow2;
1803 }
1804
1805 status = myri10ge_allocate_rings(dev);
1806 if (status != 0)
Brice Goglindf30a742006-12-18 11:50:40 +01001807 goto abort_with_irq;
Brice Goglin0da34b62006-05-23 06:10:15 -04001808
1809 /* now give firmware buffers sizes, and MTU */
1810 cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
1811 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
1812 cmd.data0 = mgp->small_bytes;
1813 status |=
1814 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
1815 cmd.data0 = big_pow2;
1816 status |=
1817 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
1818 if (status) {
1819 printk(KERN_ERR "myri10ge: %s: Couldn't set buffer sizes\n",
1820 dev->name);
1821 goto abort_with_rings;
1822 }
1823
1824 cmd.data0 = MYRI10GE_LOWPART_TO_U32(mgp->fw_stats_bus);
1825 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(mgp->fw_stats_bus);
Brice Goglin85a7ea12006-08-21 17:36:56 -04001826 cmd.data2 = sizeof(struct mcp_irq_data);
1827 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
1828 if (status == -ENOSYS) {
1829 dma_addr_t bus = mgp->fw_stats_bus;
1830 bus += offsetof(struct mcp_irq_data, send_done_count);
1831 cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
1832 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
1833 status = myri10ge_send_cmd(mgp,
1834 MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
1835 &cmd, 0);
1836 /* Firmware cannot support multicast without STATS_DMA_V2 */
1837 mgp->fw_multicast_support = 0;
1838 } else {
1839 mgp->fw_multicast_support = 1;
1840 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001841 if (status) {
1842 printk(KERN_ERR "myri10ge: %s: Couldn't set stats DMA\n",
1843 dev->name);
1844 goto abort_with_rings;
1845 }
1846
Al Viro40f6cff2006-11-20 13:48:32 -05001847 mgp->link_state = htonl(~0U);
Brice Goglin0da34b62006-05-23 06:10:15 -04001848 mgp->rdma_tags_available = 15;
1849
1850 netif_poll_enable(mgp->dev); /* must happen prior to any irq */
1851
1852 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
1853 if (status) {
1854 printk(KERN_ERR "myri10ge: %s: Couldn't bring up link\n",
1855 dev->name);
1856 goto abort_with_rings;
1857 }
1858
1859 mgp->wake_queue = 0;
1860 mgp->stop_queue = 0;
1861 mgp->running = MYRI10GE_ETH_RUNNING;
1862 mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
1863 add_timer(&mgp->watchdog_timer);
1864 netif_wake_queue(dev);
1865 return 0;
1866
1867abort_with_rings:
1868 myri10ge_free_rings(dev);
1869
Brice Goglindf30a742006-12-18 11:50:40 +01001870abort_with_irq:
1871 myri10ge_free_irq(mgp);
1872
Brice Goglin0da34b62006-05-23 06:10:15 -04001873abort_with_nothing:
1874 mgp->running = MYRI10GE_ETH_STOPPED;
1875 return -ENOMEM;
1876}
1877
1878static int myri10ge_close(struct net_device *dev)
1879{
1880 struct myri10ge_priv *mgp;
1881 struct myri10ge_cmd cmd;
1882 int status, old_down_cnt;
1883
1884 mgp = netdev_priv(dev);
1885
1886 if (mgp->running != MYRI10GE_ETH_RUNNING)
1887 return 0;
1888
1889 if (mgp->tx.req_bytes == NULL)
1890 return 0;
1891
1892 del_timer_sync(&mgp->watchdog_timer);
1893 mgp->running = MYRI10GE_ETH_STOPPING;
1894 netif_poll_disable(mgp->dev);
1895 netif_carrier_off(dev);
1896 netif_stop_queue(dev);
1897 old_down_cnt = mgp->down_cnt;
1898 mb();
1899 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
1900 if (status)
1901 printk(KERN_ERR "myri10ge: %s: Couldn't bring down link\n",
1902 dev->name);
1903
1904 wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt, HZ);
1905 if (old_down_cnt == mgp->down_cnt)
1906 printk(KERN_ERR "myri10ge: %s never got down irq\n", dev->name);
1907
1908 netif_tx_disable(dev);
Brice Goglindf30a742006-12-18 11:50:40 +01001909 myri10ge_free_irq(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -04001910 myri10ge_free_rings(dev);
1911
1912 mgp->running = MYRI10GE_ETH_STOPPED;
1913 return 0;
1914}
1915
1916/* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
1917 * backwards one at a time and handle ring wraps */
1918
1919static inline void
1920myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
1921 struct mcp_kreq_ether_send *src, int cnt)
1922{
1923 int idx, starting_slot;
1924 starting_slot = tx->req;
1925 while (cnt > 1) {
1926 cnt--;
1927 idx = (starting_slot + cnt) & tx->mask;
1928 myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
1929 mb();
1930 }
1931}
1932
1933/*
1934 * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
1935 * at most 32 bytes at a time, so as to avoid involving the software
1936 * pio handler in the nic. We re-write the first segment's flags
1937 * to mark them valid only after writing the entire chain.
1938 */
1939
1940static inline void
1941myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
1942 int cnt)
1943{
1944 int idx, i;
1945 struct mcp_kreq_ether_send __iomem *dstp, *dst;
1946 struct mcp_kreq_ether_send *srcp;
1947 u8 last_flags;
1948
1949 idx = tx->req & tx->mask;
1950
1951 last_flags = src->flags;
1952 src->flags = 0;
1953 mb();
1954 dst = dstp = &tx->lanai[idx];
1955 srcp = src;
1956
1957 if ((idx + cnt) < tx->mask) {
1958 for (i = 0; i < (cnt - 1); i += 2) {
1959 myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
1960 mb(); /* force write every 32 bytes */
1961 srcp += 2;
1962 dstp += 2;
1963 }
1964 } else {
1965 /* submit all but the first request, and ensure
1966 * that it is submitted below */
1967 myri10ge_submit_req_backwards(tx, src, cnt);
1968 i = 0;
1969 }
1970 if (i < cnt) {
1971 /* submit the first request */
1972 myri10ge_pio_copy(dstp, srcp, sizeof(*src));
1973 mb(); /* barrier before setting valid flag */
1974 }
1975
1976 /* re-write the last 32-bits with the valid flags */
1977 src->flags = last_flags;
Al Viro40f6cff2006-11-20 13:48:32 -05001978 put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
Brice Goglin0da34b62006-05-23 06:10:15 -04001979 tx->req += cnt;
1980 mb();
1981}
1982
1983static inline void
1984myri10ge_submit_req_wc(struct myri10ge_tx_buf *tx,
1985 struct mcp_kreq_ether_send *src, int cnt)
1986{
1987 tx->req += cnt;
1988 mb();
1989 while (cnt >= 4) {
1990 myri10ge_pio_copy(tx->wc_fifo, src, 64);
1991 mb();
1992 src += 4;
1993 cnt -= 4;
1994 }
1995 if (cnt > 0) {
1996 /* pad it to 64 bytes. The src is 64 bytes bigger than it
1997 * needs to be so that we don't overrun it */
Brice Gogline700f9f2006-08-14 17:52:54 -04001998 myri10ge_pio_copy(tx->wc_fifo + MXGEFW_ETH_SEND_OFFSET(cnt),
1999 src, 64);
Brice Goglin0da34b62006-05-23 06:10:15 -04002000 mb();
2001 }
2002}
2003
2004/*
2005 * Transmit a packet. We need to split the packet so that a single
2006 * segment does not cross myri10ge->tx.boundary, so this makes segment
2007 * counting tricky. So rather than try to count segments up front, we
2008 * just give up if there are too few segments to hold a reasonably
2009 * fragmented packet currently available. If we run
2010 * out of segments while preparing a packet for DMA, we just linearize
2011 * it and try again.
2012 */
2013
2014static int myri10ge_xmit(struct sk_buff *skb, struct net_device *dev)
2015{
2016 struct myri10ge_priv *mgp = netdev_priv(dev);
2017 struct mcp_kreq_ether_send *req;
2018 struct myri10ge_tx_buf *tx = &mgp->tx;
2019 struct skb_frag_struct *frag;
2020 dma_addr_t bus;
Al Viro40f6cff2006-11-20 13:48:32 -05002021 u32 low;
2022 __be32 high_swapped;
Brice Goglin0da34b62006-05-23 06:10:15 -04002023 unsigned int len;
2024 int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
2025 u16 pseudo_hdr_offset, cksum_offset;
2026 int cum_len, seglen, boundary, rdma_count;
2027 u8 flags, odd_flag;
2028
2029again:
2030 req = tx->req_list;
2031 avail = tx->mask - 1 - (tx->req - tx->done);
2032
2033 mss = 0;
2034 max_segments = MXGEFW_MAX_SEND_DESC;
2035
Brice Goglin917690c2007-03-27 21:54:53 +02002036 if (skb_is_gso(skb)) {
Herbert Xu79671682006-06-22 02:40:14 -07002037 mss = skb_shinfo(skb)->gso_size;
Brice Goglin917690c2007-03-27 21:54:53 +02002038 max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
Brice Goglin0da34b62006-05-23 06:10:15 -04002039 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002040
2041 if ((unlikely(avail < max_segments))) {
2042 /* we are out of transmit resources */
2043 mgp->stop_queue++;
2044 netif_stop_queue(dev);
2045 return 1;
2046 }
2047
2048 /* Setup checksum offloading, if needed */
2049 cksum_offset = 0;
2050 pseudo_hdr_offset = 0;
2051 odd_flag = 0;
2052 flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
Patrick McHardy84fa7932006-08-29 16:44:56 -07002053 if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
Arnaldo Carvalho de Meloea2ae172007-04-25 17:55:53 -07002054 cksum_offset = skb_transport_offset(skb);
Al Viroff1dcad2006-11-20 18:07:29 -08002055 pseudo_hdr_offset = cksum_offset + skb->csum_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -04002056 /* If the headers are excessively large, then we must
2057 * fall back to a software checksum */
2058 if (unlikely(cksum_offset > 255 || pseudo_hdr_offset > 127)) {
Patrick McHardy84fa7932006-08-29 16:44:56 -07002059 if (skb_checksum_help(skb))
Brice Goglin0da34b62006-05-23 06:10:15 -04002060 goto drop;
2061 cksum_offset = 0;
2062 pseudo_hdr_offset = 0;
2063 } else {
Brice Goglin0da34b62006-05-23 06:10:15 -04002064 odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
2065 flags |= MXGEFW_FLAGS_CKSUM;
2066 }
2067 }
2068
2069 cum_len = 0;
2070
Brice Goglin0da34b62006-05-23 06:10:15 -04002071 if (mss) { /* TSO */
2072 /* this removes any CKSUM flag from before */
2073 flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
2074
2075 /* negative cum_len signifies to the
2076 * send loop that we are still in the
2077 * header portion of the TSO packet.
2078 * TSO header must be at most 134 bytes long */
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07002079 cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
Brice Goglin0da34b62006-05-23 06:10:15 -04002080
2081 /* for TSO, pseudo_hdr_offset holds mss.
2082 * The firmware figures out where to put
2083 * the checksum by parsing the header. */
Al Viro40f6cff2006-11-20 13:48:32 -05002084 pseudo_hdr_offset = mss;
Brice Goglin0da34b62006-05-23 06:10:15 -04002085 } else
Brice Goglin0da34b62006-05-23 06:10:15 -04002086 /* Mark small packets, and pad out tiny packets */
2087 if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
2088 flags |= MXGEFW_FLAGS_SMALL;
2089
2090 /* pad frames to at least ETH_ZLEN bytes */
2091 if (unlikely(skb->len < ETH_ZLEN)) {
Herbert Xu5b057c62006-06-23 02:06:41 -07002092 if (skb_padto(skb, ETH_ZLEN)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04002093 /* The packet is gone, so we must
2094 * return 0 */
2095 mgp->stats.tx_dropped += 1;
2096 return 0;
2097 }
2098 /* adjust the len to account for the zero pad
2099 * so that the nic can know how long it is */
2100 skb->len = ETH_ZLEN;
2101 }
2102 }
2103
2104 /* map the skb for DMA */
2105 len = skb->len - skb->data_len;
2106 idx = tx->req & tx->mask;
2107 tx->info[idx].skb = skb;
2108 bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
2109 pci_unmap_addr_set(&tx->info[idx], bus, bus);
2110 pci_unmap_len_set(&tx->info[idx], len, len);
2111
2112 frag_cnt = skb_shinfo(skb)->nr_frags;
2113 frag_idx = 0;
2114 count = 0;
2115 rdma_count = 0;
2116
2117 /* "rdma_count" is the number of RDMAs belonging to the
2118 * current packet BEFORE the current send request. For
2119 * non-TSO packets, this is equal to "count".
2120 * For TSO packets, rdma_count needs to be reset
2121 * to 0 after a segment cut.
2122 *
2123 * The rdma_count field of the send request is
2124 * the number of RDMAs of the packet starting at
2125 * that request. For TSO send requests with one ore more cuts
2126 * in the middle, this is the number of RDMAs starting
2127 * after the last cut in the request. All previous
2128 * segments before the last cut implicitly have 1 RDMA.
2129 *
2130 * Since the number of RDMAs is not known beforehand,
2131 * it must be filled-in retroactively - after each
2132 * segmentation cut or at the end of the entire packet.
2133 */
2134
2135 while (1) {
2136 /* Break the SKB or Fragment up into pieces which
2137 * do not cross mgp->tx.boundary */
2138 low = MYRI10GE_LOWPART_TO_U32(bus);
2139 high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
2140 while (len) {
2141 u8 flags_next;
2142 int cum_len_next;
2143
2144 if (unlikely(count == max_segments))
2145 goto abort_linearize;
2146
2147 boundary = (low + tx->boundary) & ~(tx->boundary - 1);
2148 seglen = boundary - low;
2149 if (seglen > len)
2150 seglen = len;
2151 flags_next = flags & ~MXGEFW_FLAGS_FIRST;
2152 cum_len_next = cum_len + seglen;
Brice Goglin0da34b62006-05-23 06:10:15 -04002153 if (mss) { /* TSO */
2154 (req - rdma_count)->rdma_count = rdma_count + 1;
2155
2156 if (likely(cum_len >= 0)) { /* payload */
2157 int next_is_first, chop;
2158
2159 chop = (cum_len_next > mss);
2160 cum_len_next = cum_len_next % mss;
2161 next_is_first = (cum_len_next == 0);
2162 flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
2163 flags_next |= next_is_first *
2164 MXGEFW_FLAGS_FIRST;
2165 rdma_count |= -(chop | next_is_first);
2166 rdma_count += chop & !next_is_first;
2167 } else if (likely(cum_len_next >= 0)) { /* header ends */
2168 int small;
2169
2170 rdma_count = -1;
2171 cum_len_next = 0;
2172 seglen = -cum_len;
2173 small = (mss <= MXGEFW_SEND_SMALL_SIZE);
2174 flags_next = MXGEFW_FLAGS_TSO_PLD |
2175 MXGEFW_FLAGS_FIRST |
2176 (small * MXGEFW_FLAGS_SMALL);
2177 }
2178 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002179 req->addr_high = high_swapped;
2180 req->addr_low = htonl(low);
Al Viro40f6cff2006-11-20 13:48:32 -05002181 req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
Brice Goglin0da34b62006-05-23 06:10:15 -04002182 req->pad = 0; /* complete solid 16-byte block; does this matter? */
2183 req->rdma_count = 1;
2184 req->length = htons(seglen);
2185 req->cksum_offset = cksum_offset;
2186 req->flags = flags | ((cum_len & 1) * odd_flag);
2187
2188 low += seglen;
2189 len -= seglen;
2190 cum_len = cum_len_next;
2191 flags = flags_next;
2192 req++;
2193 count++;
2194 rdma_count++;
2195 if (unlikely(cksum_offset > seglen))
2196 cksum_offset -= seglen;
2197 else
2198 cksum_offset = 0;
2199 }
2200 if (frag_idx == frag_cnt)
2201 break;
2202
2203 /* map next fragment for DMA */
2204 idx = (count + tx->req) & tx->mask;
2205 frag = &skb_shinfo(skb)->frags[frag_idx];
2206 frag_idx++;
2207 len = frag->size;
2208 bus = pci_map_page(mgp->pdev, frag->page, frag->page_offset,
2209 len, PCI_DMA_TODEVICE);
2210 pci_unmap_addr_set(&tx->info[idx], bus, bus);
2211 pci_unmap_len_set(&tx->info[idx], len, len);
2212 }
2213
2214 (req - rdma_count)->rdma_count = rdma_count;
Brice Goglin0da34b62006-05-23 06:10:15 -04002215 if (mss)
2216 do {
2217 req--;
2218 req->flags |= MXGEFW_FLAGS_TSO_LAST;
2219 } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
2220 MXGEFW_FLAGS_FIRST)));
Brice Goglin0da34b62006-05-23 06:10:15 -04002221 idx = ((count - 1) + tx->req) & tx->mask;
2222 tx->info[idx].last = 1;
2223 if (tx->wc_fifo == NULL)
2224 myri10ge_submit_req(tx, tx->req_list, count);
2225 else
2226 myri10ge_submit_req_wc(tx, tx->req_list, count);
2227 tx->pkt_start++;
2228 if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
2229 mgp->stop_queue++;
2230 netif_stop_queue(dev);
2231 }
2232 dev->trans_start = jiffies;
2233 return 0;
2234
2235abort_linearize:
2236 /* Free any DMA resources we've alloced and clear out the skb
2237 * slot so as to not trip up assertions, and to avoid a
2238 * double-free if linearizing fails */
2239
2240 last_idx = (idx + 1) & tx->mask;
2241 idx = tx->req & tx->mask;
2242 tx->info[idx].skb = NULL;
2243 do {
2244 len = pci_unmap_len(&tx->info[idx], len);
2245 if (len) {
2246 if (tx->info[idx].skb != NULL)
2247 pci_unmap_single(mgp->pdev,
2248 pci_unmap_addr(&tx->info[idx],
2249 bus), len,
2250 PCI_DMA_TODEVICE);
2251 else
2252 pci_unmap_page(mgp->pdev,
2253 pci_unmap_addr(&tx->info[idx],
2254 bus), len,
2255 PCI_DMA_TODEVICE);
2256 pci_unmap_len_set(&tx->info[idx], len, 0);
2257 tx->info[idx].skb = NULL;
2258 }
2259 idx = (idx + 1) & tx->mask;
2260 } while (idx != last_idx);
Herbert Xu89114af2006-07-08 13:34:32 -07002261 if (skb_is_gso(skb)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04002262 printk(KERN_ERR
2263 "myri10ge: %s: TSO but wanted to linearize?!?!?\n",
2264 mgp->dev->name);
2265 goto drop;
2266 }
2267
Andrew Mortonbec0e852006-06-22 14:47:19 -07002268 if (skb_linearize(skb))
Brice Goglin0da34b62006-05-23 06:10:15 -04002269 goto drop;
2270
2271 mgp->tx_linearized++;
2272 goto again;
2273
2274drop:
2275 dev_kfree_skb_any(skb);
2276 mgp->stats.tx_dropped += 1;
2277 return 0;
2278
2279}
2280
2281static struct net_device_stats *myri10ge_get_stats(struct net_device *dev)
2282{
2283 struct myri10ge_priv *mgp = netdev_priv(dev);
2284 return &mgp->stats;
2285}
2286
2287static void myri10ge_set_multicast_list(struct net_device *dev)
2288{
Brice Goglin85a7ea12006-08-21 17:36:56 -04002289 struct myri10ge_cmd cmd;
2290 struct myri10ge_priv *mgp;
2291 struct dev_mc_list *mc_list;
Brice Goglin62502232006-12-11 11:24:37 +01002292 __be32 data[2] = { 0, 0 };
Brice Goglin85a7ea12006-08-21 17:36:56 -04002293 int err;
2294
2295 mgp = netdev_priv(dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002296 /* can be called from atomic contexts,
2297 * pass 1 to force atomicity in myri10ge_send_cmd() */
Brice Goglin85a7ea12006-08-21 17:36:56 -04002298 myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
2299
2300 /* This firmware is known to not support multicast */
Brice Goglin2f762162007-05-07 23:50:37 +02002301 if (!mgp->fw_multicast_support)
Brice Goglin85a7ea12006-08-21 17:36:56 -04002302 return;
2303
2304 /* Disable multicast filtering */
2305
2306 err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
2307 if (err != 0) {
2308 printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_ENABLE_ALLMULTI,"
2309 " error status: %d\n", dev->name, err);
2310 goto abort;
2311 }
2312
Brice Goglin2f762162007-05-07 23:50:37 +02002313 if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
Brice Goglin85a7ea12006-08-21 17:36:56 -04002314 /* request to disable multicast filtering, so quit here */
2315 return;
2316 }
2317
2318 /* Flush the filters */
2319
2320 err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
2321 &cmd, 1);
2322 if (err != 0) {
2323 printk(KERN_ERR
2324 "myri10ge: %s: Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS"
2325 ", error status: %d\n", dev->name, err);
2326 goto abort;
2327 }
2328
2329 /* Walk the multicast list, and add each address */
2330 for (mc_list = dev->mc_list; mc_list != NULL; mc_list = mc_list->next) {
Al Viro40f6cff2006-11-20 13:48:32 -05002331 memcpy(data, &mc_list->dmi_addr, 6);
2332 cmd.data0 = ntohl(data[0]);
2333 cmd.data1 = ntohl(data[1]);
Brice Goglin85a7ea12006-08-21 17:36:56 -04002334 err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
2335 &cmd, 1);
2336
2337 if (err != 0) {
2338 printk(KERN_ERR "myri10ge: %s: Failed "
2339 "MXGEFW_JOIN_MULTICAST_GROUP, error status:"
2340 "%d\t", dev->name, err);
2341 printk(KERN_ERR "MAC %02x:%02x:%02x:%02x:%02x:%02x\n",
2342 ((unsigned char *)&mc_list->dmi_addr)[0],
2343 ((unsigned char *)&mc_list->dmi_addr)[1],
2344 ((unsigned char *)&mc_list->dmi_addr)[2],
2345 ((unsigned char *)&mc_list->dmi_addr)[3],
2346 ((unsigned char *)&mc_list->dmi_addr)[4],
2347 ((unsigned char *)&mc_list->dmi_addr)[5]
2348 );
2349 goto abort;
2350 }
2351 }
2352 /* Enable multicast filtering */
2353 err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
2354 if (err != 0) {
2355 printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_DISABLE_ALLMULTI,"
2356 "error status: %d\n", dev->name, err);
2357 goto abort;
2358 }
2359
2360 return;
2361
2362abort:
2363 return;
Brice Goglin0da34b62006-05-23 06:10:15 -04002364}
2365
2366static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
2367{
2368 struct sockaddr *sa = addr;
2369 struct myri10ge_priv *mgp = netdev_priv(dev);
2370 int status;
2371
2372 if (!is_valid_ether_addr(sa->sa_data))
2373 return -EADDRNOTAVAIL;
2374
2375 status = myri10ge_update_mac_address(mgp, sa->sa_data);
2376 if (status != 0) {
2377 printk(KERN_ERR
2378 "myri10ge: %s: changing mac address failed with %d\n",
2379 dev->name, status);
2380 return status;
2381 }
2382
2383 /* change the dev structure */
2384 memcpy(dev->dev_addr, sa->sa_data, 6);
2385 return 0;
2386}
2387
2388static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
2389{
2390 struct myri10ge_priv *mgp = netdev_priv(dev);
2391 int error = 0;
2392
2393 if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
2394 printk(KERN_ERR "myri10ge: %s: new mtu (%d) is not valid\n",
2395 dev->name, new_mtu);
2396 return -EINVAL;
2397 }
2398 printk(KERN_INFO "%s: changing mtu from %d to %d\n",
2399 dev->name, dev->mtu, new_mtu);
2400 if (mgp->running) {
2401 /* if we change the mtu on an active device, we must
2402 * reset the device so the firmware sees the change */
2403 myri10ge_close(dev);
2404 dev->mtu = new_mtu;
2405 myri10ge_open(dev);
2406 } else
2407 dev->mtu = new_mtu;
2408
2409 return error;
2410}
2411
2412/*
2413 * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
2414 * Only do it if the bridge is a root port since we don't want to disturb
2415 * any other device, except if forced with myri10ge_ecrc_enable > 1.
2416 */
2417
Brice Goglin0da34b62006-05-23 06:10:15 -04002418static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
2419{
2420 struct pci_dev *bridge = mgp->pdev->bus->self;
2421 struct device *dev = &mgp->pdev->dev;
2422 unsigned cap;
2423 unsigned err_cap;
2424 u16 val;
2425 u8 ext_type;
2426 int ret;
2427
2428 if (!myri10ge_ecrc_enable || !bridge)
2429 return;
2430
2431 /* check that the bridge is a root port */
2432 cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
2433 pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val);
2434 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
2435 if (ext_type != PCI_EXP_TYPE_ROOT_PORT) {
2436 if (myri10ge_ecrc_enable > 1) {
2437 struct pci_dev *old_bridge = bridge;
2438
2439 /* Walk the hierarchy up to the root port
2440 * where ECRC has to be enabled */
2441 do {
2442 bridge = bridge->bus->self;
2443 if (!bridge) {
2444 dev_err(dev,
2445 "Failed to find root port"
2446 " to force ECRC\n");
2447 return;
2448 }
2449 cap =
2450 pci_find_capability(bridge, PCI_CAP_ID_EXP);
2451 pci_read_config_word(bridge,
2452 cap + PCI_CAP_FLAGS, &val);
2453 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
2454 } while (ext_type != PCI_EXP_TYPE_ROOT_PORT);
2455
2456 dev_info(dev,
2457 "Forcing ECRC on non-root port %s"
2458 " (enabling on root port %s)\n",
2459 pci_name(old_bridge), pci_name(bridge));
2460 } else {
2461 dev_err(dev,
2462 "Not enabling ECRC on non-root port %s\n",
2463 pci_name(bridge));
2464 return;
2465 }
2466 }
2467
2468 cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
Brice Goglin0da34b62006-05-23 06:10:15 -04002469 if (!cap)
2470 return;
2471
2472 ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
2473 if (ret) {
2474 dev_err(dev, "failed reading ext-conf-space of %s\n",
2475 pci_name(bridge));
2476 dev_err(dev, "\t pci=nommconf in use? "
2477 "or buggy/incomplete/absent ACPI MCFG attr?\n");
2478 return;
2479 }
2480 if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
2481 return;
2482
2483 err_cap |= PCI_ERR_CAP_ECRC_GENE;
2484 pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
2485 dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
2486 mgp->tx.boundary = 4096;
2487 mgp->fw_name = myri10ge_fw_aligned;
2488}
2489
2490/*
2491 * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
2492 * when the PCI-E Completion packets are aligned on an 8-byte
2493 * boundary. Some PCI-E chip sets always align Completion packets; on
2494 * the ones that do not, the alignment can be enforced by enabling
2495 * ECRC generation (if supported).
2496 *
2497 * When PCI-E Completion packets are not aligned, it is actually more
2498 * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
2499 *
2500 * If the driver can neither enable ECRC nor verify that it has
2501 * already been enabled, then it must use a firmware image which works
2502 * around unaligned completion packets (myri10ge_ethp_z8e.dat), and it
2503 * should also ensure that it never gives the device a Read-DMA which is
2504 * larger than 2KB by setting the tx.boundary to 2KB. If ECRC is
2505 * enabled, then the driver should use the aligned (myri10ge_eth_z8e.dat)
2506 * firmware image, and set tx.boundary to 4KB.
2507 */
2508
Brice Goglince7f9362006-08-31 01:32:59 -04002509#define PCI_DEVICE_ID_INTEL_E5000_PCIE23 0x25f7
2510#define PCI_DEVICE_ID_INTEL_E5000_PCIE47 0x25fa
Brice Goglinf19baae2007-04-10 21:21:39 +02002511#define PCI_DEVICE_ID_INTEL_6300ESB_PCIEE1 0x3510
2512#define PCI_DEVICE_ID_INTEL_6300ESB_PCIEE4 0x351b
2513#define PCI_DEVICE_ID_INTEL_E3000_PCIE 0x2779
2514#define PCI_DEVICE_ID_INTEL_E3010_PCIE 0x277a
Brice Goglinaafa70e2007-03-21 19:45:18 +01002515#define PCI_DEVICE_ID_SERVERWORKS_HT2100_PCIE_FIRST 0x140
2516#define PCI_DEVICE_ID_SERVERWORKS_HT2100_PCIE_LAST 0x142
Brice Goglin0da34b62006-05-23 06:10:15 -04002517
2518static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
2519{
2520 struct pci_dev *bridge = mgp->pdev->bus->self;
2521
2522 mgp->tx.boundary = 2048;
2523 mgp->fw_name = myri10ge_fw_unaligned;
2524
2525 if (myri10ge_force_firmware == 0) {
Brice Goglince7f9362006-08-31 01:32:59 -04002526 int link_width, exp_cap;
2527 u16 lnk;
2528
2529 exp_cap = pci_find_capability(mgp->pdev, PCI_CAP_ID_EXP);
2530 pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
2531 link_width = (lnk >> 4) & 0x3f;
2532
Brice Goglin0da34b62006-05-23 06:10:15 -04002533 myri10ge_enable_ecrc(mgp);
2534
Brice Goglince7f9362006-08-31 01:32:59 -04002535 /* Check to see if Link is less than 8 or if the
2536 * upstream bridge is known to provide aligned
2537 * completions */
2538 if (link_width < 8) {
2539 dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
2540 link_width);
2541 mgp->tx.boundary = 4096;
2542 mgp->fw_name = myri10ge_fw_aligned;
2543 } else if (bridge &&
2544 /* ServerWorks HT2000/HT1000 */
2545 ((bridge->vendor == PCI_VENDOR_ID_SERVERWORKS
2546 && bridge->device ==
2547 PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE)
Brice Goglinaafa70e2007-03-21 19:45:18 +01002548 /* ServerWorks HT2100 */
2549 || (bridge->vendor == PCI_VENDOR_ID_SERVERWORKS
2550 && bridge->device >=
2551 PCI_DEVICE_ID_SERVERWORKS_HT2100_PCIE_FIRST
2552 && bridge->device <=
2553 PCI_DEVICE_ID_SERVERWORKS_HT2100_PCIE_LAST)
Brice Goglinf19baae2007-04-10 21:21:39 +02002554 /* All Intel E3000/E3010 PCIE ports */
2555 || (bridge->vendor == PCI_VENDOR_ID_INTEL
2556 && (bridge->device ==
2557 PCI_DEVICE_ID_INTEL_E3000_PCIE
2558 || bridge->device ==
2559 PCI_DEVICE_ID_INTEL_E3010_PCIE))
2560 /* All Intel 6310/6311/6321ESB PCIE ports */
2561 || (bridge->vendor == PCI_VENDOR_ID_INTEL
2562 && bridge->device >=
2563 PCI_DEVICE_ID_INTEL_6300ESB_PCIEE1
2564 && bridge->device <=
2565 PCI_DEVICE_ID_INTEL_6300ESB_PCIEE4)
Brice Goglince7f9362006-08-31 01:32:59 -04002566 /* All Intel E5000 PCIE ports */
2567 || (bridge->vendor == PCI_VENDOR_ID_INTEL
2568 && bridge->device >=
2569 PCI_DEVICE_ID_INTEL_E5000_PCIE23
2570 && bridge->device <=
2571 PCI_DEVICE_ID_INTEL_E5000_PCIE47))) {
Brice Goglin0da34b62006-05-23 06:10:15 -04002572 dev_info(&mgp->pdev->dev,
2573 "Assuming aligned completions (0x%x:0x%x)\n",
2574 bridge->vendor, bridge->device);
2575 mgp->tx.boundary = 4096;
2576 mgp->fw_name = myri10ge_fw_aligned;
Brice Goglin4c882dd2007-03-07 20:01:53 +01002577 } else if (bridge &&
2578 bridge->vendor == PCI_VENDOR_ID_SGI &&
2579 bridge->device == 0x4002 /* TIOCE pcie-port */ ) {
2580 /* this pcie bridge does not support 4K rdma request */
2581 mgp->tx.boundary = 2048;
2582 mgp->fw_name = myri10ge_fw_aligned;
Brice Goglin0da34b62006-05-23 06:10:15 -04002583 }
2584 } else {
2585 if (myri10ge_force_firmware == 1) {
2586 dev_info(&mgp->pdev->dev,
2587 "Assuming aligned completions (forced)\n");
2588 mgp->tx.boundary = 4096;
2589 mgp->fw_name = myri10ge_fw_aligned;
2590 } else {
2591 dev_info(&mgp->pdev->dev,
2592 "Assuming unaligned completions (forced)\n");
2593 mgp->tx.boundary = 2048;
2594 mgp->fw_name = myri10ge_fw_unaligned;
2595 }
2596 }
2597 if (myri10ge_fw_name != NULL) {
2598 dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
2599 myri10ge_fw_name);
2600 mgp->fw_name = myri10ge_fw_name;
2601 }
2602}
2603
Brice Goglin0da34b62006-05-23 06:10:15 -04002604#ifdef CONFIG_PM
2605
2606static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
2607{
2608 struct myri10ge_priv *mgp;
2609 struct net_device *netdev;
2610
2611 mgp = pci_get_drvdata(pdev);
2612 if (mgp == NULL)
2613 return -EINVAL;
2614 netdev = mgp->dev;
2615
2616 netif_device_detach(netdev);
2617 if (netif_running(netdev)) {
2618 printk(KERN_INFO "myri10ge: closing %s\n", netdev->name);
2619 rtnl_lock();
2620 myri10ge_close(netdev);
2621 rtnl_unlock();
2622 }
2623 myri10ge_dummy_rdma(mgp, 0);
Brice Goglin83f6e152006-12-18 11:52:02 +01002624 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002625 pci_disable_device(pdev);
Brice Goglin1a63e842006-12-18 11:52:34 +01002626
2627 return pci_set_power_state(pdev, pci_choose_state(pdev, state));
Brice Goglin0da34b62006-05-23 06:10:15 -04002628}
2629
2630static int myri10ge_resume(struct pci_dev *pdev)
2631{
2632 struct myri10ge_priv *mgp;
2633 struct net_device *netdev;
2634 int status;
2635 u16 vendor;
2636
2637 mgp = pci_get_drvdata(pdev);
2638 if (mgp == NULL)
2639 return -EINVAL;
2640 netdev = mgp->dev;
2641 pci_set_power_state(pdev, 0); /* zeros conf space as a side effect */
2642 msleep(5); /* give card time to respond */
2643 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
2644 if (vendor == 0xffff) {
2645 printk(KERN_ERR "myri10ge: %s: device disappeared!\n",
2646 mgp->dev->name);
2647 return -EIO;
2648 }
Brice Goglin83f6e152006-12-18 11:52:02 +01002649
Brice Goglin1a63e842006-12-18 11:52:34 +01002650 status = pci_restore_state(pdev);
2651 if (status)
2652 return status;
Brice Goglin4c2248c2006-07-09 21:10:18 -04002653
2654 status = pci_enable_device(pdev);
Brice Goglin1a63e842006-12-18 11:52:34 +01002655 if (status) {
Brice Goglin4c2248c2006-07-09 21:10:18 -04002656 dev_err(&pdev->dev, "failed to enable device\n");
Brice Goglin1a63e842006-12-18 11:52:34 +01002657 return status;
Brice Goglin4c2248c2006-07-09 21:10:18 -04002658 }
2659
Brice Goglin0da34b62006-05-23 06:10:15 -04002660 pci_set_master(pdev);
2661
Brice Goglin0da34b62006-05-23 06:10:15 -04002662 myri10ge_reset(mgp);
Brice Goglin013b68b2006-08-09 00:07:53 -04002663 myri10ge_dummy_rdma(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04002664
2665 /* Save configuration space to be restored if the
2666 * nic resets due to a parity error */
Brice Goglin83f6e152006-12-18 11:52:02 +01002667 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002668
2669 if (netif_running(netdev)) {
2670 rtnl_lock();
Brice Goglindf30a742006-12-18 11:50:40 +01002671 status = myri10ge_open(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002672 rtnl_unlock();
Brice Goglindf30a742006-12-18 11:50:40 +01002673 if (status != 0)
2674 goto abort_with_enabled;
2675
Brice Goglin0da34b62006-05-23 06:10:15 -04002676 }
2677 netif_device_attach(netdev);
2678
2679 return 0;
2680
Brice Goglin4c2248c2006-07-09 21:10:18 -04002681abort_with_enabled:
2682 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002683 return -EIO;
2684
2685}
2686
2687#endif /* CONFIG_PM */
2688
2689static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
2690{
2691 struct pci_dev *pdev = mgp->pdev;
2692 int vs = mgp->vendor_specific_offset;
2693 u32 reboot;
2694
2695 /*enter read32 mode */
2696 pci_write_config_byte(pdev, vs + 0x10, 0x3);
2697
2698 /*read REBOOT_STATUS (0xfffffff0) */
2699 pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
2700 pci_read_config_dword(pdev, vs + 0x14, &reboot);
2701 return reboot;
2702}
2703
2704/*
2705 * This watchdog is used to check whether the board has suffered
2706 * from a parity error and needs to be recovered.
2707 */
David Howellsc4028952006-11-22 14:57:56 +00002708static void myri10ge_watchdog(struct work_struct *work)
Brice Goglin0da34b62006-05-23 06:10:15 -04002709{
David Howellsc4028952006-11-22 14:57:56 +00002710 struct myri10ge_priv *mgp =
Brice Goglin62502232006-12-11 11:24:37 +01002711 container_of(work, struct myri10ge_priv, watchdog_work);
Brice Goglin0da34b62006-05-23 06:10:15 -04002712 u32 reboot;
2713 int status;
2714 u16 cmd, vendor;
2715
2716 mgp->watchdog_resets++;
2717 pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
2718 if ((cmd & PCI_COMMAND_MASTER) == 0) {
2719 /* Bus master DMA disabled? Check to see
2720 * if the card rebooted due to a parity error
2721 * For now, just report it */
2722 reboot = myri10ge_read_reboot(mgp);
2723 printk(KERN_ERR
2724 "myri10ge: %s: NIC rebooted (0x%x), resetting\n",
2725 mgp->dev->name, reboot);
2726 /*
2727 * A rebooted nic will come back with config space as
2728 * it was after power was applied to PCIe bus.
2729 * Attempt to restore config space which was saved
2730 * when the driver was loaded, or the last time the
2731 * nic was resumed from power saving mode.
2732 */
Brice Goglin83f6e152006-12-18 11:52:02 +01002733 pci_restore_state(mgp->pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01002734
2735 /* save state again for accounting reasons */
Brice Goglin83f6e152006-12-18 11:52:02 +01002736 pci_save_state(mgp->pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01002737
Brice Goglin0da34b62006-05-23 06:10:15 -04002738 } else {
2739 /* if we get back -1's from our slot, perhaps somebody
2740 * powered off our card. Don't try to reset it in
2741 * this case */
2742 if (cmd == 0xffff) {
2743 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
2744 if (vendor == 0xffff) {
2745 printk(KERN_ERR
2746 "myri10ge: %s: device disappeared!\n",
2747 mgp->dev->name);
2748 return;
2749 }
2750 }
2751 /* Perhaps it is a software error. Try to reset */
2752
2753 printk(KERN_ERR "myri10ge: %s: device timeout, resetting\n",
2754 mgp->dev->name);
2755 printk(KERN_INFO "myri10ge: %s: %d %d %d %d %d\n",
2756 mgp->dev->name, mgp->tx.req, mgp->tx.done,
2757 mgp->tx.pkt_start, mgp->tx.pkt_done,
2758 (int)ntohl(mgp->fw_stats->send_done_count));
2759 msleep(2000);
2760 printk(KERN_INFO "myri10ge: %s: %d %d %d %d %d\n",
2761 mgp->dev->name, mgp->tx.req, mgp->tx.done,
2762 mgp->tx.pkt_start, mgp->tx.pkt_done,
2763 (int)ntohl(mgp->fw_stats->send_done_count));
2764 }
2765 rtnl_lock();
2766 myri10ge_close(mgp->dev);
2767 status = myri10ge_load_firmware(mgp);
2768 if (status != 0)
2769 printk(KERN_ERR "myri10ge: %s: failed to load firmware\n",
2770 mgp->dev->name);
2771 else
2772 myri10ge_open(mgp->dev);
2773 rtnl_unlock();
2774}
2775
2776/*
2777 * We use our own timer routine rather than relying upon
2778 * netdev->tx_timeout because we have a very large hardware transmit
2779 * queue. Due to the large queue, the netdev->tx_timeout function
2780 * cannot detect a NIC with a parity error in a timely fashion if the
2781 * NIC is lightly loaded.
2782 */
2783static void myri10ge_watchdog_timer(unsigned long arg)
2784{
2785 struct myri10ge_priv *mgp;
2786
2787 mgp = (struct myri10ge_priv *)arg;
Brice Goglinc7dab992006-12-11 11:25:42 +01002788
2789 if (mgp->rx_small.watchdog_needed) {
2790 myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
2791 mgp->small_bytes + MXGEFW_PAD, 1);
2792 if (mgp->rx_small.fill_cnt - mgp->rx_small.cnt >=
2793 myri10ge_fill_thresh)
2794 mgp->rx_small.watchdog_needed = 0;
2795 }
2796 if (mgp->rx_big.watchdog_needed) {
2797 myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 1);
2798 if (mgp->rx_big.fill_cnt - mgp->rx_big.cnt >=
2799 myri10ge_fill_thresh)
2800 mgp->rx_big.watchdog_needed = 0;
2801 }
2802
Brice Goglin0da34b62006-05-23 06:10:15 -04002803 if (mgp->tx.req != mgp->tx.done &&
Brice Goglinc54772e2006-07-30 00:14:15 -04002804 mgp->tx.done == mgp->watchdog_tx_done &&
2805 mgp->watchdog_tx_req != mgp->watchdog_tx_done)
Brice Goglin0da34b62006-05-23 06:10:15 -04002806 /* nic seems like it might be stuck.. */
2807 schedule_work(&mgp->watchdog_work);
2808 else
2809 /* rearm timer */
2810 mod_timer(&mgp->watchdog_timer,
2811 jiffies + myri10ge_watchdog_timeout * HZ);
2812
2813 mgp->watchdog_tx_done = mgp->tx.done;
Brice Goglinc54772e2006-07-30 00:14:15 -04002814 mgp->watchdog_tx_req = mgp->tx.req;
Brice Goglin0da34b62006-05-23 06:10:15 -04002815}
2816
2817static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
2818{
2819 struct net_device *netdev;
2820 struct myri10ge_priv *mgp;
2821 struct device *dev = &pdev->dev;
2822 size_t bytes;
2823 int i;
2824 int status = -ENXIO;
2825 int cap;
2826 int dac_enabled;
2827 u16 val;
2828
2829 netdev = alloc_etherdev(sizeof(*mgp));
2830 if (netdev == NULL) {
2831 dev_err(dev, "Could not allocate ethernet device\n");
2832 return -ENOMEM;
2833 }
2834
2835 mgp = netdev_priv(netdev);
2836 memset(mgp, 0, sizeof(*mgp));
2837 mgp->dev = netdev;
2838 mgp->pdev = pdev;
2839 mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
2840 mgp->pause = myri10ge_flow_control;
2841 mgp->intr_coal_delay = myri10ge_intr_coal_delay;
Brice Goglinc58ac5c2006-08-21 17:36:49 -04002842 mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
Brice Goglin0da34b62006-05-23 06:10:15 -04002843 init_waitqueue_head(&mgp->down_wq);
2844
2845 if (pci_enable_device(pdev)) {
2846 dev_err(&pdev->dev, "pci_enable_device call failed\n");
2847 status = -ENODEV;
2848 goto abort_with_netdev;
2849 }
2850 myri10ge_select_firmware(mgp);
2851
2852 /* Find the vendor-specific cap so we can check
2853 * the reboot register later on */
2854 mgp->vendor_specific_offset
2855 = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
2856
2857 /* Set our max read request to 4KB */
2858 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2859 if (cap < 64) {
2860 dev_err(&pdev->dev, "Bad PCI_CAP_ID_EXP location %d\n", cap);
2861 goto abort_with_netdev;
2862 }
2863 status = pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &val);
2864 if (status != 0) {
2865 dev_err(&pdev->dev, "Error %d reading PCI_EXP_DEVCTL\n",
2866 status);
2867 goto abort_with_netdev;
2868 }
2869 val = (val & ~PCI_EXP_DEVCTL_READRQ) | (5 << 12);
2870 status = pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, val);
2871 if (status != 0) {
2872 dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
2873 status);
2874 goto abort_with_netdev;
2875 }
2876
2877 pci_set_master(pdev);
2878 dac_enabled = 1;
2879 status = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
2880 if (status != 0) {
2881 dac_enabled = 0;
2882 dev_err(&pdev->dev,
2883 "64-bit pci address mask was refused, trying 32-bit");
2884 status = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2885 }
2886 if (status != 0) {
2887 dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
2888 goto abort_with_netdev;
2889 }
Brice Goglinb10c0662006-06-08 10:25:00 -04002890 mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
2891 &mgp->cmd_bus, GFP_KERNEL);
Brice Goglin0da34b62006-05-23 06:10:15 -04002892 if (mgp->cmd == NULL)
2893 goto abort_with_netdev;
2894
Brice Goglinb10c0662006-06-08 10:25:00 -04002895 mgp->fw_stats = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
2896 &mgp->fw_stats_bus, GFP_KERNEL);
Brice Goglin0da34b62006-05-23 06:10:15 -04002897 if (mgp->fw_stats == NULL)
2898 goto abort_with_cmd;
2899
2900 mgp->board_span = pci_resource_len(pdev, 0);
2901 mgp->iomem_base = pci_resource_start(pdev, 0);
2902 mgp->mtrr = -1;
Brice Goglin276e26c2007-03-07 20:02:32 +01002903 mgp->wc_enabled = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04002904#ifdef CONFIG_MTRR
2905 mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
2906 MTRR_TYPE_WRCOMB, 1);
Brice Goglin276e26c2007-03-07 20:02:32 +01002907 if (mgp->mtrr >= 0)
2908 mgp->wc_enabled = 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04002909#endif
2910 /* Hack. need to get rid of these magic numbers */
2911 mgp->sram_size =
2912 2 * 1024 * 1024 - (2 * (48 * 1024) + (32 * 1024)) - 0x100;
2913 if (mgp->sram_size > mgp->board_span) {
2914 dev_err(&pdev->dev, "board span %ld bytes too small\n",
2915 mgp->board_span);
2916 goto abort_with_wc;
2917 }
2918 mgp->sram = ioremap(mgp->iomem_base, mgp->board_span);
2919 if (mgp->sram == NULL) {
2920 dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
2921 mgp->board_span, mgp->iomem_base);
2922 status = -ENXIO;
2923 goto abort_with_wc;
2924 }
2925 memcpy_fromio(mgp->eeprom_strings,
2926 mgp->sram + mgp->sram_size - MYRI10GE_EEPROM_STRINGS_SIZE,
2927 MYRI10GE_EEPROM_STRINGS_SIZE);
2928 memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
2929 status = myri10ge_read_mac_addr(mgp);
2930 if (status)
2931 goto abort_with_ioremap;
2932
2933 for (i = 0; i < ETH_ALEN; i++)
2934 netdev->dev_addr[i] = mgp->mac_addr[i];
2935
2936 /* allocate rx done ring */
2937 bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
Brice Goglinb10c0662006-06-08 10:25:00 -04002938 mgp->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
2939 &mgp->rx_done.bus, GFP_KERNEL);
Brice Goglin0da34b62006-05-23 06:10:15 -04002940 if (mgp->rx_done.entry == NULL)
2941 goto abort_with_ioremap;
2942 memset(mgp->rx_done.entry, 0, bytes);
2943
2944 status = myri10ge_load_firmware(mgp);
2945 if (status != 0) {
2946 dev_err(&pdev->dev, "failed to load firmware\n");
2947 goto abort_with_rx_done;
2948 }
2949
2950 status = myri10ge_reset(mgp);
2951 if (status != 0) {
2952 dev_err(&pdev->dev, "failed reset\n");
2953 goto abort_with_firmware;
2954 }
2955
Brice Goglin0da34b62006-05-23 06:10:15 -04002956 pci_set_drvdata(pdev, mgp);
2957 if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
2958 myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
2959 if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
2960 myri10ge_initial_mtu = 68;
2961 netdev->mtu = myri10ge_initial_mtu;
2962 netdev->open = myri10ge_open;
2963 netdev->stop = myri10ge_close;
2964 netdev->hard_start_xmit = myri10ge_xmit;
2965 netdev->get_stats = myri10ge_get_stats;
2966 netdev->base_addr = mgp->iomem_base;
Brice Goglin0da34b62006-05-23 06:10:15 -04002967 netdev->change_mtu = myri10ge_change_mtu;
2968 netdev->set_multicast_list = myri10ge_set_multicast_list;
2969 netdev->set_mac_address = myri10ge_set_mac_address;
2970 netdev->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
2971 if (dac_enabled)
2972 netdev->features |= NETIF_F_HIGHDMA;
2973 netdev->poll = myri10ge_poll;
2974 netdev->weight = myri10ge_napi_weight;
2975
Brice Goglin21d05db2007-01-09 21:05:04 +01002976 /* make sure we can get an irq, and that MSI can be
2977 * setup (if available). Also ensure netdev->irq
2978 * is set to correct value if MSI is enabled */
2979 status = myri10ge_request_irq(mgp);
2980 if (status != 0)
2981 goto abort_with_firmware;
2982 netdev->irq = pdev->irq;
2983 myri10ge_free_irq(mgp);
2984
Brice Goglin0da34b62006-05-23 06:10:15 -04002985 /* Save configuration space to be restored if the
2986 * nic resets due to a parity error */
Brice Goglin83f6e152006-12-18 11:52:02 +01002987 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002988
2989 /* Setup the watchdog timer */
2990 setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
2991 (unsigned long)mgp);
2992
2993 SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
David Howellsc4028952006-11-22 14:57:56 +00002994 INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
Brice Goglin0da34b62006-05-23 06:10:15 -04002995 status = register_netdev(netdev);
2996 if (status != 0) {
2997 dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
Brice Goglin7adda302006-12-18 11:50:00 +01002998 goto abort_with_state;
Brice Goglin0da34b62006-05-23 06:10:15 -04002999 }
Brice Goglin21d05db2007-01-09 21:05:04 +01003000 dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
3001 (mgp->msi_enabled ? "MSI" : "xPIC"),
3002 netdev->irq, mgp->tx.boundary, mgp->fw_name,
Brice Goglin276e26c2007-03-07 20:02:32 +01003003 (mgp->wc_enabled ? "Enabled" : "Disabled"));
Brice Goglin0da34b62006-05-23 06:10:15 -04003004
3005 return 0;
3006
Brice Goglin7adda302006-12-18 11:50:00 +01003007abort_with_state:
Brice Goglin83f6e152006-12-18 11:52:02 +01003008 pci_restore_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003009
3010abort_with_firmware:
3011 myri10ge_dummy_rdma(mgp, 0);
3012
3013abort_with_rx_done:
3014 bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
Brice Goglinb10c0662006-06-08 10:25:00 -04003015 dma_free_coherent(&pdev->dev, bytes,
3016 mgp->rx_done.entry, mgp->rx_done.bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003017
3018abort_with_ioremap:
3019 iounmap(mgp->sram);
3020
3021abort_with_wc:
3022#ifdef CONFIG_MTRR
3023 if (mgp->mtrr >= 0)
3024 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
3025#endif
Brice Goglinb10c0662006-06-08 10:25:00 -04003026 dma_free_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
3027 mgp->fw_stats, mgp->fw_stats_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003028
3029abort_with_cmd:
Brice Goglinb10c0662006-06-08 10:25:00 -04003030 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
3031 mgp->cmd, mgp->cmd_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003032
3033abort_with_netdev:
3034
3035 free_netdev(netdev);
3036 return status;
3037}
3038
3039/*
3040 * myri10ge_remove
3041 *
3042 * Does what is necessary to shutdown one Myrinet device. Called
3043 * once for each Myrinet card by the kernel when a module is
3044 * unloaded.
3045 */
3046static void myri10ge_remove(struct pci_dev *pdev)
3047{
3048 struct myri10ge_priv *mgp;
3049 struct net_device *netdev;
3050 size_t bytes;
3051
3052 mgp = pci_get_drvdata(pdev);
3053 if (mgp == NULL)
3054 return;
3055
3056 flush_scheduled_work();
3057 netdev = mgp->dev;
3058 unregister_netdev(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003059
3060 myri10ge_dummy_rdma(mgp, 0);
3061
Brice Goglin7adda302006-12-18 11:50:00 +01003062 /* avoid a memory leak */
Brice Goglin83f6e152006-12-18 11:52:02 +01003063 pci_restore_state(pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01003064
Brice Goglin0da34b62006-05-23 06:10:15 -04003065 bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
Brice Goglinb10c0662006-06-08 10:25:00 -04003066 dma_free_coherent(&pdev->dev, bytes,
3067 mgp->rx_done.entry, mgp->rx_done.bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003068
3069 iounmap(mgp->sram);
3070
3071#ifdef CONFIG_MTRR
3072 if (mgp->mtrr >= 0)
3073 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
3074#endif
Brice Goglinb10c0662006-06-08 10:25:00 -04003075 dma_free_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
3076 mgp->fw_stats, mgp->fw_stats_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003077
Brice Goglinb10c0662006-06-08 10:25:00 -04003078 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
3079 mgp->cmd, mgp->cmd_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04003080
3081 free_netdev(netdev);
3082 pci_set_drvdata(pdev, NULL);
3083}
3084
Brice Goglinb10c0662006-06-08 10:25:00 -04003085#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
Brice Goglin0da34b62006-05-23 06:10:15 -04003086
3087static struct pci_device_id myri10ge_pci_tbl[] = {
Brice Goglinb10c0662006-06-08 10:25:00 -04003088 {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
Brice Goglin0da34b62006-05-23 06:10:15 -04003089 {0},
3090};
3091
3092static struct pci_driver myri10ge_driver = {
3093 .name = "myri10ge",
3094 .probe = myri10ge_probe,
3095 .remove = myri10ge_remove,
3096 .id_table = myri10ge_pci_tbl,
3097#ifdef CONFIG_PM
3098 .suspend = myri10ge_suspend,
3099 .resume = myri10ge_resume,
3100#endif
3101};
3102
3103static __init int myri10ge_init_module(void)
3104{
3105 printk(KERN_INFO "%s: Version %s\n", myri10ge_driver.name,
3106 MYRI10GE_VERSION_STR);
3107 return pci_register_driver(&myri10ge_driver);
3108}
3109
3110module_init(myri10ge_init_module);
3111
3112static __exit void myri10ge_cleanup_module(void)
3113{
3114 pci_unregister_driver(&myri10ge_driver);
3115}
3116
3117module_exit(myri10ge_cleanup_module);