blob: 0670c8db010a51fd8e82e904626f71fc1ab0d25e [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/id.c
3 *
4 * OMAP2 CPU identification code
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Tony Lindgren1dbae812005-11-10 14:26:51 +000014#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/init.h>
17
18#include <asm/io.h>
19
Tony Lindgren0e564842008-10-06 15:49:16 +030020#include <mach/common.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010021#include <mach/control.h>
22#include <mach/cpu.h>
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080023
Tony Lindgren0e564842008-10-06 15:49:16 +030024static u32 class;
25static void __iomem *tap_base;
26static u16 tap_prod_id;
Tony Lindgren1dbae812005-11-10 14:26:51 +000027
28#define OMAP_TAP_IDCODE 0x0204
Tony Lindgren1dbae812005-11-10 14:26:51 +000029#define OMAP_TAP_DIE_ID_0 0x0218
30#define OMAP_TAP_DIE_ID_1 0x021C
31#define OMAP_TAP_DIE_ID_2 0x0220
32#define OMAP_TAP_DIE_ID_3 0x0224
33
34/* system_rev fields for OMAP2 processors:
35 * CPU id bits [31:16],
36 * CPU device type [15:12], (unprg,normal,POP)
37 * CPU revision [11:08]
38 * CPU class bits [07:00]
39 */
40
41struct omap_id {
42 u16 hawkeye; /* Silicon type (Hawkeye id) */
43 u8 dev; /* Device type from production_id reg */
44 u32 type; /* combined type id copied to system_rev */
45};
46
47/* Register values to detect the OMAP version */
48static struct omap_id omap_ids[] __initdata = {
49 { .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200000 },
50 { .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201000 },
51 { .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202000 },
52 { .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220000 },
53 { .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230000 },
54 { .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300000 },
55};
56
Paul Walmsley097c5842008-07-03 12:24:45 +030057static struct omap_chip_id omap_chip;
58
59/**
60 * omap_chip_is - test whether currently running OMAP matches a chip type
61 * @oc: omap_chip_t to test against
62 *
63 * Test whether the currently-running OMAP chip matches the supplied
64 * chip type 'oc'. Returns 1 upon a match; 0 upon failure.
65 */
66int omap_chip_is(struct omap_chip_id oci)
67{
68 return (oci.oc & omap_chip.oc) ? 1 : 0;
69}
70EXPORT_SYMBOL(omap_chip_is);
71
Tony Lindgren1dbae812005-11-10 14:26:51 +000072static u32 __init read_tap_reg(int reg)
73{
Paul Walmsley097c5842008-07-03 12:24:45 +030074 unsigned int regval = 0;
75 u32 cpuid;
76
77 /* Reading the IDCODE register on 3430 ES1 results in a
78 * data abort as the register is not exposed on the OCP
79 * Hence reading the Cortex Rev
80 */
81 cpuid = read_cpuid(CPUID_ID);
82
83 /* If the processor type is Cortex-A8 and the revision is 0x0
84 * it means its Cortex r0p0 which is 3430 ES1
85 */
86 if ((((cpuid >> 4) & 0xFFF) == 0xC08) && ((cpuid & 0xF) == 0x0)) {
Tony Lindgren0e564842008-10-06 15:49:16 +030087
88 if (reg == tap_prod_id) {
89 regval = 0x000F00F0;
90 goto out;
91 }
92
Paul Walmsley097c5842008-07-03 12:24:45 +030093 switch (reg) {
94 case OMAP_TAP_IDCODE : regval = 0x0B7AE02F; break;
95 /* Making DevType as 0xF in ES1 to differ from ES2 */
Paul Walmsley097c5842008-07-03 12:24:45 +030096 case OMAP_TAP_DIE_ID_0: regval = 0x01000000; break;
97 case OMAP_TAP_DIE_ID_1: regval = 0x1012d687; break;
98 case OMAP_TAP_DIE_ID_2: regval = 0x00000000; break;
99 case OMAP_TAP_DIE_ID_3: regval = 0x2d2c0000; break;
100 }
101 } else
Tony Lindgren0e564842008-10-06 15:49:16 +0300102 regval = __raw_readl(tap_base + reg);
Paul Walmsley097c5842008-07-03 12:24:45 +0300103
Tony Lindgren0e564842008-10-06 15:49:16 +0300104out:
Paul Walmsley097c5842008-07-03 12:24:45 +0300105 return regval;
106
107}
108
109/*
110 * _set_system_rev - set the system_rev global based on current OMAP chip type
111 *
112 * Set the system_rev global. This is primarily used by the cpu_is_omapxxxx()
113 * macros.
114 */
115static void __init _set_system_rev(u32 type, u8 rev)
116{
117 u32 i, ctrl_status;
118
119 /*
120 * system_rev encoding is as follows
121 * system_rev & 0xff000000 -> Omap Class (24xx/34xx)
122 * system_rev & 0xfff00000 -> Omap Sub Class (242x/343x)
123 * system_rev & 0xffff0000 -> Omap type (2420/2422/2423/2430/3430)
124 * system_rev & 0x0000f000 -> Silicon revision (ES1, ES2 )
125 * system_rev & 0x00000700 -> Device Type ( EMU/HS/GP/BAD )
126 * system_rev & 0x000000c0 -> IDCODE revision[6:7]
127 * system_rev & 0x0000003f -> sys_boot[0:5]
128 */
129 /* Embedding the ES revision info in type field */
130 system_rev = type;
131 /* Also add IDCODE revision info only two lower bits */
132 system_rev |= ((rev & 0x3) << 6);
133
134 /* Add in the device type and sys_boot fields (see above) */
135 if (cpu_is_omap24xx()) {
136 i = OMAP24XX_CONTROL_STATUS;
137 } else if (cpu_is_omap343x()) {
138 i = OMAP343X_CONTROL_STATUS;
139 } else {
140 printk(KERN_ERR "id: unknown CPU type\n");
141 BUG();
142 }
143 ctrl_status = omap_ctrl_readl(i);
144 system_rev |= (ctrl_status & (OMAP2_SYSBOOT_5_MASK |
145 OMAP2_SYSBOOT_4_MASK |
146 OMAP2_SYSBOOT_3_MASK |
147 OMAP2_SYSBOOT_2_MASK |
148 OMAP2_SYSBOOT_1_MASK |
149 OMAP2_SYSBOOT_0_MASK));
150 system_rev |= (ctrl_status & OMAP2_DEVICETYPE_MASK);
151}
152
153
154/*
155 * _set_omap_chip - set the omap_chip global based on OMAP chip type
156 *
157 * Build the omap_chip bits. This variable is used by powerdomain and
158 * clockdomain code to indicate whether structures are applicable for
159 * the current OMAP chip type by ANDing it against a 'platform' bitfield
160 * in the structure.
161 */
162static void __init _set_omap_chip(void)
163{
164 if (cpu_is_omap343x()) {
165
166 omap_chip.oc = CHIP_IS_OMAP3430;
167 if (is_sil_rev_equal_to(OMAP3430_REV_ES1_0))
168 omap_chip.oc |= CHIP_IS_OMAP3430ES1;
169 else if (is_sil_rev_greater_than(OMAP3430_REV_ES1_0))
170 omap_chip.oc |= CHIP_IS_OMAP3430ES2;
171
172 } else if (cpu_is_omap243x()) {
173
174 /* Currently only supports 2430ES2.1 and 2430-all */
175 omap_chip.oc |= CHIP_IS_OMAP2430;
176
177 } else if (cpu_is_omap242x()) {
178
179 /* Currently only supports 2420ES2.1.1 and 2420-all */
180 omap_chip.oc |= CHIP_IS_OMAP2420;
181
182 } else {
183
184 /* Current CPU not supported by this code. */
185 printk(KERN_WARNING "OMAP chip type code does not yet support "
186 "this CPU type.\n");
187 WARN_ON(1);
188
189 }
190
Tony Lindgren1dbae812005-11-10 14:26:51 +0000191}
192
193void __init omap2_check_revision(void)
194{
195 int i, j;
196 u32 idcode;
197 u32 prod_id;
198 u16 hawkeye;
199 u8 dev_type;
200 u8 rev;
201
202 idcode = read_tap_reg(OMAP_TAP_IDCODE);
Tony Lindgren0e564842008-10-06 15:49:16 +0300203 prod_id = read_tap_reg(tap_prod_id);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000204 hawkeye = (idcode >> 12) & 0xffff;
205 rev = (idcode >> 28) & 0x0f;
206 dev_type = (prod_id >> 16) & 0x0f;
207
Paul Walmsley097c5842008-07-03 12:24:45 +0300208 pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
209 idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
210 pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n",
211 read_tap_reg(OMAP_TAP_DIE_ID_0));
212 pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
213 read_tap_reg(OMAP_TAP_DIE_ID_1),
214 (read_tap_reg(OMAP_TAP_DIE_ID_1) >> 28) & 0xf);
215 pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n",
216 read_tap_reg(OMAP_TAP_DIE_ID_2));
217 pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n",
218 read_tap_reg(OMAP_TAP_DIE_ID_3));
219 pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
220 prod_id, dev_type);
221
222 /*
223 * Detection for 34xx ES2.0 and above can be done with just
224 * hawkeye and rev. See TRM 1.5.2 Device Identification.
225 * Note that rev cannot be used directly as ES1.0 uses value 0.
226 */
227 if (hawkeye == 0xb7ae) {
228 system_rev = 0x34300000 | ((1 + rev) << 12);
229 pr_info("OMAP%04x ES2.%i\n", system_rev >> 16, rev);
230 _set_omap_chip();
231 return;
232 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000233
234 /* Check hawkeye ids */
235 for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
236 if (hawkeye == omap_ids[i].hawkeye)
237 break;
238 }
239
240 if (i == ARRAY_SIZE(omap_ids)) {
241 printk(KERN_ERR "Unknown OMAP CPU id\n");
242 return;
243 }
244
245 for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
246 if (dev_type == omap_ids[j].dev)
247 break;
248 }
249
250 if (j == ARRAY_SIZE(omap_ids)) {
251 printk(KERN_ERR "Unknown OMAP device type. "
252 "Handling it as OMAP%04x\n",
253 omap_ids[i].type >> 16);
254 j = i;
255 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000256
Paul Walmsley097c5842008-07-03 12:24:45 +0300257 _set_system_rev(omap_ids[j].type, rev);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000258
Paul Walmsley097c5842008-07-03 12:24:45 +0300259 _set_omap_chip();
Tony Lindgren1dbae812005-11-10 14:26:51 +0000260
261 pr_info("OMAP%04x", system_rev >> 16);
262 if ((system_rev >> 8) & 0x0f)
Paul Walmsley097c5842008-07-03 12:24:45 +0300263 pr_info("ES%x", (system_rev >> 12) & 0xf);
264 pr_info("\n");
265
Tony Lindgren1dbae812005-11-10 14:26:51 +0000266}
267
Tony Lindgren0e564842008-10-06 15:49:16 +0300268void __init omap2_set_globals_tap(struct omap_globals *omap2_globals)
269{
270 class = omap2_globals->class;
271 tap_base = omap2_globals->tap;
272
273 if (class == 0x3430)
274 tap_prod_id = 0x0210;
275 else
276 tap_prod_id = 0x0208;
277}