blob: 50f51624c535f5540a376cbde7bcce40c4c64b2e [file] [log] [blame]
Sascha Hauer83802222009-11-25 16:41:04 +01001/*
2 * imx-ssi.c -- ALSA Soc Audio Layer
3 *
4 * Copyright 2009 Sascha Hauer <s.hauer@pengutronix.de>
5 *
6 * This code is based on code copyrighted by Freescale,
7 * Liam Girdwood, Javier Martin and probably others.
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
13 *
14 *
15 * The i.MX SSI core has some nasty limitations in AC97 mode. While most
16 * sane processor vendors have a FIFO per AC97 slot, the i.MX has only
17 * one FIFO which combines all valid receive slots. We cannot even select
18 * which slots we want to receive. The WM9712 with which this driver
19 * was developped with always sends GPIO status data in slot 12 which
20 * we receive in our (PCM-) data stream. The only chance we have is to
21 * manually skip this data in the FIQ handler. With sampling rates different
22 * from 48000Hz not every frame has valid receive data, so the ratio
23 * between pcm data and GPIO status data changes. Our FIQ handler is not
24 * able to handle this, hence this driver only works with 48000Hz sampling
25 * rate.
26 * Reading and writing AC97 registers is another challange. The core
27 * provides us status bits when the read register is updated with *another*
28 * value. When we read the same register two times (and the register still
29 * contains the same value) these status bits are not set. We work
30 * around this by not polling these bits but only wait a fixed delay.
31 *
32 */
33
34#include <linux/clk.h>
35#include <linux/delay.h>
36#include <linux/device.h>
37#include <linux/dma-mapping.h>
38#include <linux/init.h>
39#include <linux/interrupt.h>
40#include <linux/module.h>
41#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Sascha Hauer83802222009-11-25 16:41:04 +010043
44#include <sound/core.h>
45#include <sound/initval.h>
46#include <sound/pcm.h>
47#include <sound/pcm_params.h>
48#include <sound/soc.h>
49
50#include <mach/ssi.h>
51#include <mach/hardware.h>
52
53#include "imx-ssi.h"
54
55#define SSI_SACNT_DEFAULT (SSI_SACNT_AC97EN | SSI_SACNT_FV)
56
57/*
58 * SSI Network Mode or TDM slots configuration.
59 * Should only be called when port is inactive (i.e. SSIEN = 0).
60 */
61static int imx_ssi_set_dai_tdm_slot(struct snd_soc_dai *cpu_dai,
62 unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
63{
Mark Brown48dbc412010-01-06 17:56:52 +000064 struct imx_ssi *ssi = cpu_dai->private_data;
Sascha Hauer83802222009-11-25 16:41:04 +010065 u32 sccr;
66
67 sccr = readl(ssi->base + SSI_STCCR);
68 sccr &= ~SSI_STCCR_DC_MASK;
69 sccr |= SSI_STCCR_DC(slots - 1);
70 writel(sccr, ssi->base + SSI_STCCR);
71
72 sccr = readl(ssi->base + SSI_SRCCR);
73 sccr &= ~SSI_STCCR_DC_MASK;
74 sccr |= SSI_STCCR_DC(slots - 1);
75 writel(sccr, ssi->base + SSI_SRCCR);
76
77 writel(tx_mask, ssi->base + SSI_STMSK);
78 writel(rx_mask, ssi->base + SSI_SRMSK);
79
80 return 0;
81}
82
83/*
84 * SSI DAI format configuration.
85 * Should only be called when port is inactive (i.e. SSIEN = 0).
Sascha Hauer83802222009-11-25 16:41:04 +010086 */
87static int imx_ssi_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
88{
Mark Brown48dbc412010-01-06 17:56:52 +000089 struct imx_ssi *ssi = cpu_dai->private_data;
Sascha Hauer83802222009-11-25 16:41:04 +010090 u32 strcr = 0, scr;
91
92 scr = readl(ssi->base + SSI_SCR) & ~(SSI_SCR_SYN | SSI_SCR_NET);
93
94 /* DAI mode */
95 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
96 case SND_SOC_DAIFMT_I2S:
97 /* data on rising edge of bclk, frame low 1clk before data */
98 strcr |= SSI_STCR_TFSI | SSI_STCR_TEFS | SSI_STCR_TXBIT0;
99 scr |= SSI_SCR_NET;
Eric Bénard0e796122010-05-27 10:58:54 +0200100 if (ssi->flags & IMX_SSI_USE_I2S_SLAVE) {
101 scr &= ~SSI_I2S_MODE_MASK;
102 scr |= SSI_SCR_I2S_MODE_SLAVE;
103 }
Sascha Hauer83802222009-11-25 16:41:04 +0100104 break;
105 case SND_SOC_DAIFMT_LEFT_J:
106 /* data on rising edge of bclk, frame high with data */
107 strcr |= SSI_STCR_TXBIT0;
108 break;
109 case SND_SOC_DAIFMT_DSP_B:
110 /* data on rising edge of bclk, frame high with data */
111 strcr |= SSI_STCR_TFSL;
112 break;
113 case SND_SOC_DAIFMT_DSP_A:
114 /* data on rising edge of bclk, frame high 1clk before data */
115 strcr |= SSI_STCR_TFSL | SSI_STCR_TEFS;
116 break;
117 }
118
119 /* DAI clock inversion */
120 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
121 case SND_SOC_DAIFMT_IB_IF:
122 strcr |= SSI_STCR_TFSI;
123 strcr &= ~SSI_STCR_TSCKP;
124 break;
125 case SND_SOC_DAIFMT_IB_NF:
126 strcr &= ~(SSI_STCR_TSCKP | SSI_STCR_TFSI);
127 break;
128 case SND_SOC_DAIFMT_NB_IF:
129 strcr |= SSI_STCR_TFSI | SSI_STCR_TSCKP;
130 break;
131 case SND_SOC_DAIFMT_NB_NF:
132 strcr &= ~SSI_STCR_TFSI;
133 strcr |= SSI_STCR_TSCKP;
134 break;
135 }
136
137 /* DAI clock master masks */
138 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
Mark Brownd08a68b2010-01-11 16:56:19 +0000139 case SND_SOC_DAIFMT_CBM_CFM:
Sascha Hauer83802222009-11-25 16:41:04 +0100140 break;
Mark Brownd08a68b2010-01-11 16:56:19 +0000141 default:
142 /* Master mode not implemented, needs handling of clocks. */
143 return -EINVAL;
Sascha Hauer83802222009-11-25 16:41:04 +0100144 }
145
146 strcr |= SSI_STCR_TFEN0;
147
Eric Bénard0e796122010-05-27 10:58:54 +0200148 if (ssi->flags & IMX_SSI_NET)
149 scr |= SSI_SCR_NET;
150 if (ssi->flags & IMX_SSI_SYN)
151 scr |= SSI_SCR_SYN;
152
Sascha Hauer83802222009-11-25 16:41:04 +0100153 writel(strcr, ssi->base + SSI_STCR);
154 writel(strcr, ssi->base + SSI_SRCR);
155 writel(scr, ssi->base + SSI_SCR);
156
157 return 0;
158}
159
160/*
161 * SSI system clock configuration.
162 * Should only be called when port is inactive (i.e. SSIEN = 0).
163 */
164static int imx_ssi_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
165 int clk_id, unsigned int freq, int dir)
166{
Mark Brown48dbc412010-01-06 17:56:52 +0000167 struct imx_ssi *ssi = cpu_dai->private_data;
Sascha Hauer83802222009-11-25 16:41:04 +0100168 u32 scr;
169
170 scr = readl(ssi->base + SSI_SCR);
171
172 switch (clk_id) {
173 case IMX_SSP_SYS_CLK:
174 if (dir == SND_SOC_CLOCK_OUT)
175 scr |= SSI_SCR_SYS_CLK_EN;
176 else
177 scr &= ~SSI_SCR_SYS_CLK_EN;
178 break;
179 default:
180 return -EINVAL;
181 }
182
183 writel(scr, ssi->base + SSI_SCR);
184
185 return 0;
186}
187
188/*
189 * SSI Clock dividers
190 * Should only be called when port is inactive (i.e. SSIEN = 0).
191 */
192static int imx_ssi_set_dai_clkdiv(struct snd_soc_dai *cpu_dai,
193 int div_id, int div)
194{
Mark Brown48dbc412010-01-06 17:56:52 +0000195 struct imx_ssi *ssi = cpu_dai->private_data;
Sascha Hauer83802222009-11-25 16:41:04 +0100196 u32 stccr, srccr;
197
198 stccr = readl(ssi->base + SSI_STCCR);
199 srccr = readl(ssi->base + SSI_SRCCR);
200
201 switch (div_id) {
202 case IMX_SSI_TX_DIV_2:
203 stccr &= ~SSI_STCCR_DIV2;
204 stccr |= div;
205 break;
206 case IMX_SSI_TX_DIV_PSR:
207 stccr &= ~SSI_STCCR_PSR;
208 stccr |= div;
209 break;
210 case IMX_SSI_TX_DIV_PM:
211 stccr &= ~0xff;
212 stccr |= SSI_STCCR_PM(div);
213 break;
214 case IMX_SSI_RX_DIV_2:
215 stccr &= ~SSI_STCCR_DIV2;
216 stccr |= div;
217 break;
218 case IMX_SSI_RX_DIV_PSR:
219 stccr &= ~SSI_STCCR_PSR;
220 stccr |= div;
221 break;
222 case IMX_SSI_RX_DIV_PM:
223 stccr &= ~0xff;
224 stccr |= SSI_STCCR_PM(div);
225 break;
226 default:
227 return -EINVAL;
228 }
229
230 writel(stccr, ssi->base + SSI_STCCR);
231 writel(srccr, ssi->base + SSI_SRCCR);
232
233 return 0;
234}
235
236/*
237 * Should only be called when port is inactive (i.e. SSIEN = 0),
238 * although can be called multiple times by upper layers.
239 */
240static int imx_ssi_hw_params(struct snd_pcm_substream *substream,
241 struct snd_pcm_hw_params *params,
242 struct snd_soc_dai *cpu_dai)
243{
Mark Brown48dbc412010-01-06 17:56:52 +0000244 struct imx_ssi *ssi = cpu_dai->private_data;
Daniel Mack5f712b22010-03-22 10:11:15 +0100245 struct imx_pcm_dma_params *dma_data;
Sascha Hauer83802222009-11-25 16:41:04 +0100246 u32 reg, sccr;
247
248 /* Tx/Rx config */
249 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
250 reg = SSI_STCCR;
Daniel Mack5f712b22010-03-22 10:11:15 +0100251 dma_data = &ssi->dma_params_tx;
Sascha Hauer83802222009-11-25 16:41:04 +0100252 } else {
253 reg = SSI_SRCCR;
Daniel Mack5f712b22010-03-22 10:11:15 +0100254 dma_data = &ssi->dma_params_rx;
Sascha Hauer83802222009-11-25 16:41:04 +0100255 }
256
Daniel Mack5f712b22010-03-22 10:11:15 +0100257 snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
258
Sascha Hauer83802222009-11-25 16:41:04 +0100259 sccr = readl(ssi->base + reg) & ~SSI_STCCR_WL_MASK;
260
261 /* DAI data (word) size */
262 switch (params_format(params)) {
263 case SNDRV_PCM_FORMAT_S16_LE:
264 sccr |= SSI_SRCCR_WL(16);
265 break;
266 case SNDRV_PCM_FORMAT_S20_3LE:
267 sccr |= SSI_SRCCR_WL(20);
268 break;
269 case SNDRV_PCM_FORMAT_S24_LE:
270 sccr |= SSI_SRCCR_WL(24);
271 break;
272 }
273
274 writel(sccr, ssi->base + reg);
275
276 return 0;
277}
278
279static int imx_ssi_trigger(struct snd_pcm_substream *substream, int cmd,
280 struct snd_soc_dai *dai)
281{
282 struct snd_soc_pcm_runtime *rtd = substream->private_data;
283 struct snd_soc_dai *cpu_dai = rtd->dai->cpu_dai;
Mark Brown48dbc412010-01-06 17:56:52 +0000284 struct imx_ssi *ssi = cpu_dai->private_data;
Sascha Hauer83802222009-11-25 16:41:04 +0100285 unsigned int sier_bits, sier;
286 unsigned int scr;
287
288 scr = readl(ssi->base + SSI_SCR);
289 sier = readl(ssi->base + SSI_SIER);
290
291 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
292 if (ssi->flags & IMX_SSI_DMA)
293 sier_bits = SSI_SIER_TDMAE;
294 else
295 sier_bits = SSI_SIER_TIE | SSI_SIER_TFE0_EN;
296 } else {
297 if (ssi->flags & IMX_SSI_DMA)
298 sier_bits = SSI_SIER_RDMAE;
299 else
300 sier_bits = SSI_SIER_RIE | SSI_SIER_RFF0_EN;
301 }
302
303 switch (cmd) {
304 case SNDRV_PCM_TRIGGER_START:
305 case SNDRV_PCM_TRIGGER_RESUME:
306 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
307 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
308 scr |= SSI_SCR_TE;
309 else
310 scr |= SSI_SCR_RE;
311 sier |= sier_bits;
312
313 if (++ssi->enabled == 1)
314 scr |= SSI_SCR_SSIEN;
315
316 break;
317
318 case SNDRV_PCM_TRIGGER_STOP:
319 case SNDRV_PCM_TRIGGER_SUSPEND:
320 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
321 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
322 scr &= ~SSI_SCR_TE;
323 else
324 scr &= ~SSI_SCR_RE;
325 sier &= ~sier_bits;
326
327 if (--ssi->enabled == 0)
328 scr &= ~SSI_SCR_SSIEN;
329
330 break;
331 default:
332 return -EINVAL;
333 }
334
335 if (!(ssi->flags & IMX_SSI_USE_AC97))
336 /* rx/tx are always enabled to access ac97 registers */
337 writel(scr, ssi->base + SSI_SCR);
338
339 writel(sier, ssi->base + SSI_SIER);
340
341 return 0;
342}
343
344static struct snd_soc_dai_ops imx_ssi_pcm_dai_ops = {
345 .hw_params = imx_ssi_hw_params,
346 .set_fmt = imx_ssi_set_dai_fmt,
347 .set_clkdiv = imx_ssi_set_dai_clkdiv,
348 .set_sysclk = imx_ssi_set_dai_sysclk,
349 .set_tdm_slot = imx_ssi_set_dai_tdm_slot,
350 .trigger = imx_ssi_trigger,
351};
352
353static struct snd_soc_dai imx_ssi_dai = {
354 .playback = {
355 .channels_min = 2,
356 .channels_max = 2,
357 .rates = SNDRV_PCM_RATE_8000_96000,
358 .formats = SNDRV_PCM_FMTBIT_S16_LE,
359 },
360 .capture = {
361 .channels_min = 2,
362 .channels_max = 2,
363 .rates = SNDRV_PCM_RATE_8000_96000,
364 .formats = SNDRV_PCM_FMTBIT_S16_LE,
365 },
366 .ops = &imx_ssi_pcm_dai_ops,
367};
368
369int snd_imx_pcm_mmap(struct snd_pcm_substream *substream,
370 struct vm_area_struct *vma)
371{
372 struct snd_pcm_runtime *runtime = substream->runtime;
373 int ret;
374
375 ret = dma_mmap_coherent(NULL, vma, runtime->dma_area,
376 runtime->dma_addr, runtime->dma_bytes);
377
378 pr_debug("%s: ret: %d %p 0x%08x 0x%08x\n", __func__, ret,
379 runtime->dma_area,
380 runtime->dma_addr,
381 runtime->dma_bytes);
382 return ret;
383}
384
385static int imx_pcm_preallocate_dma_buffer(struct snd_pcm *pcm, int stream)
386{
387 struct snd_pcm_substream *substream = pcm->streams[stream].substream;
388 struct snd_dma_buffer *buf = &substream->dma_buffer;
389 size_t size = IMX_SSI_DMABUF_SIZE;
390
391 buf->dev.type = SNDRV_DMA_TYPE_DEV;
392 buf->dev.dev = pcm->card->dev;
393 buf->private_data = NULL;
394 buf->area = dma_alloc_writecombine(pcm->card->dev, size,
395 &buf->addr, GFP_KERNEL);
396 if (!buf->area)
397 return -ENOMEM;
398 buf->bytes = size;
399
400 return 0;
401}
402
403static u64 imx_pcm_dmamask = DMA_BIT_MASK(32);
404
405int imx_pcm_new(struct snd_card *card, struct snd_soc_dai *dai,
406 struct snd_pcm *pcm)
407{
408
409 int ret = 0;
410
411 if (!card->dev->dma_mask)
412 card->dev->dma_mask = &imx_pcm_dmamask;
413 if (!card->dev->coherent_dma_mask)
414 card->dev->coherent_dma_mask = DMA_BIT_MASK(32);
415 if (dai->playback.channels_min) {
416 ret = imx_pcm_preallocate_dma_buffer(pcm,
417 SNDRV_PCM_STREAM_PLAYBACK);
418 if (ret)
419 goto out;
420 }
421
422 if (dai->capture.channels_min) {
423 ret = imx_pcm_preallocate_dma_buffer(pcm,
424 SNDRV_PCM_STREAM_CAPTURE);
425 if (ret)
426 goto out;
427 }
428
429out:
430 return ret;
431}
432
433void imx_pcm_free(struct snd_pcm *pcm)
434{
435 struct snd_pcm_substream *substream;
436 struct snd_dma_buffer *buf;
437 int stream;
438
439 for (stream = 0; stream < 2; stream++) {
440 substream = pcm->streams[stream].substream;
441 if (!substream)
442 continue;
443
444 buf = &substream->dma_buffer;
445 if (!buf->area)
446 continue;
447
448 dma_free_writecombine(pcm->card->dev, buf->bytes,
449 buf->area, buf->addr);
450 buf->area = NULL;
451 }
452}
453
454struct snd_soc_platform imx_soc_platform = {
455 .name = "imx-audio",
456};
457EXPORT_SYMBOL_GPL(imx_soc_platform);
458
459static struct snd_soc_dai imx_ac97_dai = {
460 .name = "AC97",
461 .ac97_control = 1,
462 .playback = {
463 .stream_name = "AC97 Playback",
464 .channels_min = 2,
465 .channels_max = 2,
466 .rates = SNDRV_PCM_RATE_48000,
467 .formats = SNDRV_PCM_FMTBIT_S16_LE,
468 },
469 .capture = {
470 .stream_name = "AC97 Capture",
471 .channels_min = 2,
472 .channels_max = 2,
473 .rates = SNDRV_PCM_RATE_48000,
474 .formats = SNDRV_PCM_FMTBIT_S16_LE,
475 },
476 .ops = &imx_ssi_pcm_dai_ops,
477};
478
479static void setup_channel_to_ac97(struct imx_ssi *imx_ssi)
480{
481 void __iomem *base = imx_ssi->base;
482
483 writel(0x0, base + SSI_SCR);
484 writel(0x0, base + SSI_STCR);
485 writel(0x0, base + SSI_SRCR);
486
487 writel(SSI_SCR_SYN | SSI_SCR_NET, base + SSI_SCR);
488
489 writel(SSI_SFCSR_RFWM0(8) |
490 SSI_SFCSR_TFWM0(8) |
491 SSI_SFCSR_RFWM1(8) |
492 SSI_SFCSR_TFWM1(8), base + SSI_SFCSR);
493
494 writel(SSI_STCCR_WL(16) | SSI_STCCR_DC(12), base + SSI_STCCR);
495 writel(SSI_STCCR_WL(16) | SSI_STCCR_DC(12), base + SSI_SRCCR);
496
497 writel(SSI_SCR_SYN | SSI_SCR_NET | SSI_SCR_SSIEN, base + SSI_SCR);
498 writel(SSI_SOR_WAIT(3), base + SSI_SOR);
499
500 writel(SSI_SCR_SYN | SSI_SCR_NET | SSI_SCR_SSIEN |
501 SSI_SCR_TE | SSI_SCR_RE,
502 base + SSI_SCR);
503
504 writel(SSI_SACNT_DEFAULT, base + SSI_SACNT);
505 writel(0xff, base + SSI_SACCDIS);
506 writel(0x300, base + SSI_SACCEN);
507}
508
509static struct imx_ssi *ac97_ssi;
510
511static void imx_ssi_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
512 unsigned short val)
513{
514 struct imx_ssi *imx_ssi = ac97_ssi;
515 void __iomem *base = imx_ssi->base;
516 unsigned int lreg;
517 unsigned int lval;
518
519 if (reg > 0x7f)
520 return;
521
522 pr_debug("%s: 0x%02x 0x%04x\n", __func__, reg, val);
523
524 lreg = reg << 12;
525 writel(lreg, base + SSI_SACADD);
526
527 lval = val << 4;
528 writel(lval , base + SSI_SACDAT);
529
530 writel(SSI_SACNT_DEFAULT | SSI_SACNT_WR, base + SSI_SACNT);
531 udelay(100);
532}
533
534static unsigned short imx_ssi_ac97_read(struct snd_ac97 *ac97,
535 unsigned short reg)
536{
537 struct imx_ssi *imx_ssi = ac97_ssi;
538 void __iomem *base = imx_ssi->base;
539
540 unsigned short val = -1;
541 unsigned int lreg;
542
543 lreg = (reg & 0x7f) << 12 ;
544 writel(lreg, base + SSI_SACADD);
545 writel(SSI_SACNT_DEFAULT | SSI_SACNT_RD, base + SSI_SACNT);
546
547 udelay(100);
548
549 val = (readl(base + SSI_SACDAT) >> 4) & 0xffff;
550
551 pr_debug("%s: 0x%02x 0x%04x\n", __func__, reg, val);
552
553 return val;
554}
555
556static void imx_ssi_ac97_reset(struct snd_ac97 *ac97)
557{
558 struct imx_ssi *imx_ssi = ac97_ssi;
559
560 if (imx_ssi->ac97_reset)
561 imx_ssi->ac97_reset(ac97);
562}
563
564static void imx_ssi_ac97_warm_reset(struct snd_ac97 *ac97)
565{
566 struct imx_ssi *imx_ssi = ac97_ssi;
567
568 if (imx_ssi->ac97_warm_reset)
569 imx_ssi->ac97_warm_reset(ac97);
570}
571
572struct snd_ac97_bus_ops soc_ac97_ops = {
573 .read = imx_ssi_ac97_read,
574 .write = imx_ssi_ac97_write,
575 .reset = imx_ssi_ac97_reset,
576 .warm_reset = imx_ssi_ac97_warm_reset
577};
578EXPORT_SYMBOL_GPL(soc_ac97_ops);
579
Mark Brown48dbc412010-01-06 17:56:52 +0000580struct snd_soc_dai imx_ssi_pcm_dai[2];
Sascha Hauer83802222009-11-25 16:41:04 +0100581EXPORT_SYMBOL_GPL(imx_ssi_pcm_dai);
582
583static int imx_ssi_probe(struct platform_device *pdev)
584{
585 struct resource *res;
586 struct imx_ssi *ssi;
587 struct imx_ssi_platform_data *pdata = pdev->dev.platform_data;
588 struct snd_soc_platform *platform;
589 int ret = 0;
590 unsigned int val;
Mark Brown48dbc412010-01-06 17:56:52 +0000591 struct snd_soc_dai *dai = &imx_ssi_pcm_dai[pdev->id];
592
593 if (dai->id >= ARRAY_SIZE(imx_ssi_pcm_dai))
594 return -EINVAL;
Sascha Hauer83802222009-11-25 16:41:04 +0100595
596 ssi = kzalloc(sizeof(*ssi), GFP_KERNEL);
597 if (!ssi)
598 return -ENOMEM;
599
600 if (pdata) {
601 ssi->ac97_reset = pdata->ac97_reset;
602 ssi->ac97_warm_reset = pdata->ac97_warm_reset;
603 ssi->flags = pdata->flags;
604 }
605
Sascha Hauer83802222009-11-25 16:41:04 +0100606 ssi->irq = platform_get_irq(pdev, 0);
607
608 ssi->clk = clk_get(&pdev->dev, NULL);
609 if (IS_ERR(ssi->clk)) {
610 ret = PTR_ERR(ssi->clk);
611 dev_err(&pdev->dev, "Cannot get the clock: %d\n",
612 ret);
613 goto failed_clk;
614 }
615 clk_enable(ssi->clk);
616
617 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
618 if (!res) {
619 ret = -ENODEV;
620 goto failed_get_resource;
621 }
622
623 if (!request_mem_region(res->start, resource_size(res), DRV_NAME)) {
624 dev_err(&pdev->dev, "request_mem_region failed\n");
625 ret = -EBUSY;
626 goto failed_get_resource;
627 }
628
629 ssi->base = ioremap(res->start, resource_size(res));
630 if (!ssi->base) {
631 dev_err(&pdev->dev, "ioremap failed\n");
632 ret = -ENODEV;
633 goto failed_ioremap;
634 }
635
636 if (ssi->flags & IMX_SSI_USE_AC97) {
637 if (ac97_ssi) {
638 ret = -EBUSY;
639 goto failed_ac97;
640 }
641 ac97_ssi = ssi;
642 setup_channel_to_ac97(ssi);
Mark Brown48dbc412010-01-06 17:56:52 +0000643 memcpy(dai, &imx_ac97_dai, sizeof(imx_ac97_dai));
Sascha Hauer83802222009-11-25 16:41:04 +0100644 } else
Mark Brown48dbc412010-01-06 17:56:52 +0000645 memcpy(dai, &imx_ssi_dai, sizeof(imx_ssi_dai));
Sascha Hauer83802222009-11-25 16:41:04 +0100646
647 writel(0x0, ssi->base + SSI_SIER);
648
649 ssi->dma_params_rx.dma_addr = res->start + SSI_SRX0;
650 ssi->dma_params_tx.dma_addr = res->start + SSI_STX0;
651
652 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx0");
653 if (res)
654 ssi->dma_params_tx.dma = res->start;
655
656 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx0");
657 if (res)
658 ssi->dma_params_rx.dma = res->start;
659
Mark Brown48dbc412010-01-06 17:56:52 +0000660 dai->id = pdev->id;
661 dai->dev = &pdev->dev;
662 dai->name = kasprintf(GFP_KERNEL, "imx-ssi.%d", pdev->id);
663 dai->private_data = ssi;
Sascha Hauer83802222009-11-25 16:41:04 +0100664
665 if ((cpu_is_mx27() || cpu_is_mx21()) &&
Sascha Hauer206b60e2010-04-08 11:31:24 +0200666 !(ssi->flags & IMX_SSI_USE_AC97) &&
667 (ssi->flags & IMX_SSI_DMA)) {
Sascha Hauer83802222009-11-25 16:41:04 +0100668 ssi->flags |= IMX_SSI_DMA;
669 platform = imx_ssi_dma_mx2_init(pdev, ssi);
670 } else
671 platform = imx_ssi_fiq_init(pdev, ssi);
672
673 imx_soc_platform.pcm_ops = platform->pcm_ops;
674 imx_soc_platform.pcm_new = platform->pcm_new;
675 imx_soc_platform.pcm_free = platform->pcm_free;
676
677 val = SSI_SFCSR_TFWM0(ssi->dma_params_tx.burstsize) |
678 SSI_SFCSR_RFWM0(ssi->dma_params_rx.burstsize);
679 writel(val, ssi->base + SSI_SFCSR);
680
Mark Brown48dbc412010-01-06 17:56:52 +0000681 ret = snd_soc_register_dai(dai);
Sascha Hauer83802222009-11-25 16:41:04 +0100682 if (ret) {
683 dev_err(&pdev->dev, "register DAI failed\n");
684 goto failed_register;
685 }
686
687 platform_set_drvdata(pdev, ssi);
688
689 return 0;
690
691failed_register:
692failed_ac97:
693 iounmap(ssi->base);
694failed_ioremap:
695 release_mem_region(res->start, resource_size(res));
696failed_get_resource:
697 clk_disable(ssi->clk);
698 clk_put(ssi->clk);
699failed_clk:
700 kfree(ssi);
701
702 return ret;
703}
704
705static int __devexit imx_ssi_remove(struct platform_device *pdev)
706{
707 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
708 struct imx_ssi *ssi = platform_get_drvdata(pdev);
Mark Brown48dbc412010-01-06 17:56:52 +0000709 struct snd_soc_dai *dai = &imx_ssi_pcm_dai[pdev->id];
Sascha Hauer83802222009-11-25 16:41:04 +0100710
Mark Brown48dbc412010-01-06 17:56:52 +0000711 snd_soc_unregister_dai(dai);
Sascha Hauer83802222009-11-25 16:41:04 +0100712
713 if (ssi->flags & IMX_SSI_USE_AC97)
714 ac97_ssi = NULL;
715
716 if (!(ssi->flags & IMX_SSI_DMA))
717 imx_ssi_fiq_exit(pdev, ssi);
718
719 iounmap(ssi->base);
720 release_mem_region(res->start, resource_size(res));
721 clk_disable(ssi->clk);
722 clk_put(ssi->clk);
723 kfree(ssi);
724
725 return 0;
726}
727
728static struct platform_driver imx_ssi_driver = {
729 .probe = imx_ssi_probe,
730 .remove = __devexit_p(imx_ssi_remove),
731
732 .driver = {
733 .name = DRV_NAME,
734 .owner = THIS_MODULE,
735 },
736};
737
738static int __init imx_ssi_init(void)
739{
740 int ret;
741
742 ret = snd_soc_register_platform(&imx_soc_platform);
743 if (ret) {
744 pr_err("failed to register soc platform: %d\n", ret);
745 return ret;
746 }
747
748 ret = platform_driver_register(&imx_ssi_driver);
749 if (ret) {
750 snd_soc_unregister_platform(&imx_soc_platform);
751 return ret;
752 }
753
754 return 0;
755}
756
757static void __exit imx_ssi_exit(void)
758{
759 platform_driver_unregister(&imx_ssi_driver);
760 snd_soc_unregister_platform(&imx_soc_platform);
761}
762
763module_init(imx_ssi_init);
764module_exit(imx_ssi_exit);
765
766/* Module information */
767MODULE_AUTHOR("Sascha Hauer, <s.hauer@pengutronix.de>");
768MODULE_DESCRIPTION("i.MX I2S/ac97 SoC Interface");
769MODULE_LICENSE("GPL");
770