blob: 3b4ea84898c2e719dc233ecddde63dc3c421bd0d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Driver for 8250/16550-type serial ports
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright (C) 2001 Russell King.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Russell Kingbc49a662005-09-01 15:56:26 +010014#include <linux/serial_8250.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16struct old_serial_port {
17 unsigned int uart;
18 unsigned int baud_base;
19 unsigned int port;
20 unsigned int irq;
21 unsigned int flags;
22 unsigned char hub6;
23 unsigned char io_type;
24 unsigned char *iomem_base;
25 unsigned short iomem_reg_shift;
Vikram Pandita1c2f0492009-09-19 13:13:19 -070026 unsigned long irqflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027};
28
Linus Torvalds1da177e2005-04-16 15:20:36 -070029struct serial8250_config {
30 const char *name;
31 unsigned short fifo_size;
32 unsigned short tx_loadsz;
33 unsigned char fcr;
34 unsigned int flags;
35};
36
37#define UART_CAP_FIFO (1 << 8) /* UART has FIFO */
38#define UART_CAP_EFR (1 << 9) /* UART has EFR */
39#define UART_CAP_SLEEP (1 << 10) /* UART has IER sleep */
40#define UART_CAP_AFE (1 << 11) /* MCR-based hw flow control */
41#define UART_CAP_UUE (1 << 12) /* UART needs IER bit 6 set (Xscale) */
Stephen Warren4539c242011-05-17 16:12:36 -060042#define UART_CAP_RTOIE (1 << 13) /* UART needs IER bit 4 set (Xscale, Tegra) */
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Russell King4ba5e352005-06-23 10:43:04 +010044#define UART_BUG_QUOT (1 << 0) /* UART has buggy quot LSB */
Russell King55d3b282005-06-23 15:05:41 +010045#define UART_BUG_TXEN (1 << 1) /* UART has buggy TX IIR status */
Pantelis Antoniou21c614a2005-11-06 09:07:03 +000046#define UART_BUG_NOMSR (1 << 2) /* UART has buggy MSR status bits (Au1x00) */
Will Newton363f66f2008-09-02 14:35:44 -070047#define UART_BUG_THRE (1 << 3) /* UART has buggy THRE reassertion */
Alan Coxeb26dfe2012-07-12 13:00:31 +010048#define UART_BUG_PARITY (1 << 4) /* UART mishandles parity if FIFO enabled */
Russell King4ba5e352005-06-23 10:43:04 +010049
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#define PROBE_RSA (1 << 0)
51#define PROBE_ANY (~0)
52
53#define HIGH_BITS_OFFSET ((sizeof(long)-sizeof(int))*8)
54
55#ifdef CONFIG_SERIAL_8250_SHARE_IRQ
56#define SERIAL8250_SHARE_IRQS 1
57#else
58#define SERIAL8250_SHARE_IRQS 0
59#endif
60
Paul Gortmaker3f0ab322012-03-08 19:12:09 -050061static inline int serial_in(struct uart_8250_port *up, int offset)
62{
63 return up->port.serial_in(&up->port, offset);
64}
65
66static inline void serial_out(struct uart_8250_port *up, int offset, int value)
67{
68 up->port.serial_out(&up->port, offset, value);
69}
70
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -070071void serial8250_clear_and_reinit_fifos(struct uart_8250_port *p);
72
Magnus Dammcc419fa02012-05-02 21:46:51 +090073static inline int serial_dl_read(struct uart_8250_port *up)
74{
75 return up->dl_read(up);
76}
77
78static inline void serial_dl_write(struct uart_8250_port *up, int value)
79{
80 up->dl_write(up, value);
81}
82
Linus Torvalds1da177e2005-04-16 15:20:36 -070083#if defined(__alpha__) && !defined(CONFIG_PCI)
84/*
85 * Digital did something really horribly wrong with the OUT1 and OUT2
86 * lines on at least some ALPHA's. The failure mode is that if either
87 * is cleared, the machine locks up with endless interrupts.
88 */
89#define ALPHA_KLUDGE_MCR (UART_MCR_OUT2 | UART_MCR_OUT1)
90#elif defined(CONFIG_SBC8560)
91/*
92 * WindRiver did something similarly broken on their SBC8560 board. The
93 * UART tristates its IRQ output while OUT2 is clear, but they pulled
94 * the interrupt line _up_ instead of down, so if we register the IRQ
95 * while the UART is in that state, we die in an IRQ storm. */
96#define ALPHA_KLUDGE_MCR (UART_MCR_OUT2)
97#else
98#define ALPHA_KLUDGE_MCR 0
99#endif
Sean Young835d8442012-09-07 19:06:23 +0100100
101#ifdef CONFIG_SERIAL_8250_PNP
102int serial8250_pnp_init(void);
103void serial8250_pnp_exit(void);
104#else
105static inline int serial8250_pnp_init(void) { return 0; }
106static inline void serial8250_pnp_exit(void) { }
107#endif
108
Tony Lindgren54ec52b2012-10-03 15:31:58 -0700109#ifdef CONFIG_ARCH_OMAP1
110static inline int is_omap1_8250(struct uart_8250_port *pt)
111{
112 int res;
113
114 switch (pt->port.mapbase) {
115 case OMAP1_UART1_BASE:
116 case OMAP1_UART2_BASE:
117 case OMAP1_UART3_BASE:
118 res = 1;
119 break;
120 default:
121 res = 0;
122 break;
123 }
124
125 return res;
126}
127
128static inline int is_omap1510_8250(struct uart_8250_port *pt)
129{
130 if (!cpu_is_omap1510())
131 return 0;
132
133 return is_omap1_8250(pt);
134}
135#else
136static inline int is_omap1_8250(struct uart_8250_port *pt)
137{
138 return 0;
139}
140static inline int is_omap1510_8250(struct uart_8250_port *pt)
141{
142 return 0;
143}
144#endif