blob: d39014daeef9e206bfeb8cdf967e3c55c56db459 [file] [log] [blame]
Kevin Wellsc4a02082010-02-26 15:53:41 -08001/*
Roland Stiggeda03d742012-06-11 10:12:40 +02002 * GPIO driver for LPC32xx SoC
Kevin Wellsc4a02082010-02-26 15:53:41 -08003 *
4 * Author: Kevin Wells <kevin.wells@nxp.com>
5 *
6 * Copyright (C) 2010 NXP Semiconductors
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
18
19#include <linux/kernel.h>
20#include <linux/init.h>
21#include <linux/io.h>
22#include <linux/errno.h>
23#include <linux/gpio.h>
Sachin Kamat831cbd72013-10-16 15:35:01 +053024#include <linux/of.h>
Roland Stiggee92935e12012-05-18 10:19:52 +020025#include <linux/of_gpio.h>
26#include <linux/platform_device.h>
27#include <linux/module.h>
Linus Walleijeef80f32013-11-21 13:55:14 +010028#include <linux/platform_data/gpio-lpc32xx.h>
Kevin Wellsc4a02082010-02-26 15:53:41 -080029
30#include <mach/hardware.h>
31#include <mach/platform.h>
Roland Stigge0bdfedd2012-06-20 16:33:52 +020032#include <mach/irqs.h>
Kevin Wellsc4a02082010-02-26 15:53:41 -080033
34#define LPC32XX_GPIO_P3_INP_STATE _GPREG(0x000)
35#define LPC32XX_GPIO_P3_OUTP_SET _GPREG(0x004)
36#define LPC32XX_GPIO_P3_OUTP_CLR _GPREG(0x008)
37#define LPC32XX_GPIO_P3_OUTP_STATE _GPREG(0x00C)
38#define LPC32XX_GPIO_P2_DIR_SET _GPREG(0x010)
39#define LPC32XX_GPIO_P2_DIR_CLR _GPREG(0x014)
40#define LPC32XX_GPIO_P2_DIR_STATE _GPREG(0x018)
41#define LPC32XX_GPIO_P2_INP_STATE _GPREG(0x01C)
42#define LPC32XX_GPIO_P2_OUTP_SET _GPREG(0x020)
43#define LPC32XX_GPIO_P2_OUTP_CLR _GPREG(0x024)
44#define LPC32XX_GPIO_P2_MUX_SET _GPREG(0x028)
45#define LPC32XX_GPIO_P2_MUX_CLR _GPREG(0x02C)
46#define LPC32XX_GPIO_P2_MUX_STATE _GPREG(0x030)
47#define LPC32XX_GPIO_P0_INP_STATE _GPREG(0x040)
48#define LPC32XX_GPIO_P0_OUTP_SET _GPREG(0x044)
49#define LPC32XX_GPIO_P0_OUTP_CLR _GPREG(0x048)
50#define LPC32XX_GPIO_P0_OUTP_STATE _GPREG(0x04C)
51#define LPC32XX_GPIO_P0_DIR_SET _GPREG(0x050)
52#define LPC32XX_GPIO_P0_DIR_CLR _GPREG(0x054)
53#define LPC32XX_GPIO_P0_DIR_STATE _GPREG(0x058)
54#define LPC32XX_GPIO_P1_INP_STATE _GPREG(0x060)
55#define LPC32XX_GPIO_P1_OUTP_SET _GPREG(0x064)
56#define LPC32XX_GPIO_P1_OUTP_CLR _GPREG(0x068)
57#define LPC32XX_GPIO_P1_OUTP_STATE _GPREG(0x06C)
58#define LPC32XX_GPIO_P1_DIR_SET _GPREG(0x070)
59#define LPC32XX_GPIO_P1_DIR_CLR _GPREG(0x074)
60#define LPC32XX_GPIO_P1_DIR_STATE _GPREG(0x078)
61
62#define GPIO012_PIN_TO_BIT(x) (1 << (x))
63#define GPIO3_PIN_TO_BIT(x) (1 << ((x) + 25))
64#define GPO3_PIN_TO_BIT(x) (1 << (x))
65#define GPIO012_PIN_IN_SEL(x, y) (((x) >> (y)) & 1)
66#define GPIO3_PIN_IN_SHIFT(x) ((x) == 5 ? 24 : 10 + (x))
Roland Stigge8e5fb372012-03-05 23:01:10 +010067#define GPIO3_PIN_IN_SEL(x, y) (((x) >> GPIO3_PIN_IN_SHIFT(y)) & 1)
Kevin Wellsc4a02082010-02-26 15:53:41 -080068#define GPIO3_PIN5_IN_SEL(x) (((x) >> 24) & 1)
69#define GPI3_PIN_IN_SEL(x, y) (((x) >> (y)) & 1)
Roland Stigge46158aa2012-03-05 23:01:11 +010070#define GPO3_PIN_IN_SEL(x, y) (((x) >> (y)) & 1)
Kevin Wellsc4a02082010-02-26 15:53:41 -080071
72struct gpio_regs {
73 void __iomem *inp_state;
Roland Stigge46158aa2012-03-05 23:01:11 +010074 void __iomem *outp_state;
Kevin Wellsc4a02082010-02-26 15:53:41 -080075 void __iomem *outp_set;
76 void __iomem *outp_clr;
77 void __iomem *dir_set;
78 void __iomem *dir_clr;
79};
80
81/*
82 * GPIO names
83 */
84static const char *gpio_p0_names[LPC32XX_GPIO_P0_MAX] = {
85 "p0.0", "p0.1", "p0.2", "p0.3",
86 "p0.4", "p0.5", "p0.6", "p0.7"
87};
88
89static const char *gpio_p1_names[LPC32XX_GPIO_P1_MAX] = {
90 "p1.0", "p1.1", "p1.2", "p1.3",
91 "p1.4", "p1.5", "p1.6", "p1.7",
92 "p1.8", "p1.9", "p1.10", "p1.11",
93 "p1.12", "p1.13", "p1.14", "p1.15",
94 "p1.16", "p1.17", "p1.18", "p1.19",
95 "p1.20", "p1.21", "p1.22", "p1.23",
96};
97
98static const char *gpio_p2_names[LPC32XX_GPIO_P2_MAX] = {
99 "p2.0", "p2.1", "p2.2", "p2.3",
100 "p2.4", "p2.5", "p2.6", "p2.7",
101 "p2.8", "p2.9", "p2.10", "p2.11",
102 "p2.12"
103};
104
105static const char *gpio_p3_names[LPC32XX_GPIO_P3_MAX] = {
Roland Stigge95120d52012-01-22 18:57:57 +0100106 "gpio00", "gpio01", "gpio02", "gpio03",
Kevin Wellsc4a02082010-02-26 15:53:41 -0800107 "gpio04", "gpio05"
108};
109
110static const char *gpi_p3_names[LPC32XX_GPI_P3_MAX] = {
111 "gpi00", "gpi01", "gpi02", "gpi03",
112 "gpi04", "gpi05", "gpi06", "gpi07",
113 "gpi08", "gpi09", NULL, NULL,
114 NULL, NULL, NULL, "gpi15",
115 "gpi16", "gpi17", "gpi18", "gpi19",
116 "gpi20", "gpi21", "gpi22", "gpi23",
Roland Stigge71fde002012-09-25 09:56:13 +0200117 "gpi24", "gpi25", "gpi26", "gpi27",
118 "gpi28"
Kevin Wellsc4a02082010-02-26 15:53:41 -0800119};
120
121static const char *gpo_p3_names[LPC32XX_GPO_P3_MAX] = {
122 "gpo00", "gpo01", "gpo02", "gpo03",
123 "gpo04", "gpo05", "gpo06", "gpo07",
124 "gpo08", "gpo09", "gpo10", "gpo11",
125 "gpo12", "gpo13", "gpo14", "gpo15",
126 "gpo16", "gpo17", "gpo18", "gpo19",
127 "gpo20", "gpo21", "gpo22", "gpo23"
128};
129
130static struct gpio_regs gpio_grp_regs_p0 = {
131 .inp_state = LPC32XX_GPIO_P0_INP_STATE,
132 .outp_set = LPC32XX_GPIO_P0_OUTP_SET,
133 .outp_clr = LPC32XX_GPIO_P0_OUTP_CLR,
134 .dir_set = LPC32XX_GPIO_P0_DIR_SET,
135 .dir_clr = LPC32XX_GPIO_P0_DIR_CLR,
136};
137
138static struct gpio_regs gpio_grp_regs_p1 = {
139 .inp_state = LPC32XX_GPIO_P1_INP_STATE,
140 .outp_set = LPC32XX_GPIO_P1_OUTP_SET,
141 .outp_clr = LPC32XX_GPIO_P1_OUTP_CLR,
142 .dir_set = LPC32XX_GPIO_P1_DIR_SET,
143 .dir_clr = LPC32XX_GPIO_P1_DIR_CLR,
144};
145
146static struct gpio_regs gpio_grp_regs_p2 = {
147 .inp_state = LPC32XX_GPIO_P2_INP_STATE,
148 .outp_set = LPC32XX_GPIO_P2_OUTP_SET,
149 .outp_clr = LPC32XX_GPIO_P2_OUTP_CLR,
150 .dir_set = LPC32XX_GPIO_P2_DIR_SET,
151 .dir_clr = LPC32XX_GPIO_P2_DIR_CLR,
152};
153
154static struct gpio_regs gpio_grp_regs_p3 = {
155 .inp_state = LPC32XX_GPIO_P3_INP_STATE,
Roland Stigge46158aa2012-03-05 23:01:11 +0100156 .outp_state = LPC32XX_GPIO_P3_OUTP_STATE,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800157 .outp_set = LPC32XX_GPIO_P3_OUTP_SET,
158 .outp_clr = LPC32XX_GPIO_P3_OUTP_CLR,
159 .dir_set = LPC32XX_GPIO_P2_DIR_SET,
160 .dir_clr = LPC32XX_GPIO_P2_DIR_CLR,
161};
162
163struct lpc32xx_gpio_chip {
164 struct gpio_chip chip;
165 struct gpio_regs *gpio_grp;
166};
167
Kevin Wellsc4a02082010-02-26 15:53:41 -0800168static void __set_gpio_dir_p012(struct lpc32xx_gpio_chip *group,
169 unsigned pin, int input)
170{
171 if (input)
172 __raw_writel(GPIO012_PIN_TO_BIT(pin),
173 group->gpio_grp->dir_clr);
174 else
175 __raw_writel(GPIO012_PIN_TO_BIT(pin),
176 group->gpio_grp->dir_set);
177}
178
179static void __set_gpio_dir_p3(struct lpc32xx_gpio_chip *group,
180 unsigned pin, int input)
181{
182 u32 u = GPIO3_PIN_TO_BIT(pin);
183
184 if (input)
185 __raw_writel(u, group->gpio_grp->dir_clr);
186 else
187 __raw_writel(u, group->gpio_grp->dir_set);
188}
189
190static void __set_gpio_level_p012(struct lpc32xx_gpio_chip *group,
191 unsigned pin, int high)
192{
193 if (high)
194 __raw_writel(GPIO012_PIN_TO_BIT(pin),
195 group->gpio_grp->outp_set);
196 else
197 __raw_writel(GPIO012_PIN_TO_BIT(pin),
198 group->gpio_grp->outp_clr);
199}
200
201static void __set_gpio_level_p3(struct lpc32xx_gpio_chip *group,
202 unsigned pin, int high)
203{
204 u32 u = GPIO3_PIN_TO_BIT(pin);
205
206 if (high)
207 __raw_writel(u, group->gpio_grp->outp_set);
208 else
209 __raw_writel(u, group->gpio_grp->outp_clr);
210}
211
212static void __set_gpo_level_p3(struct lpc32xx_gpio_chip *group,
213 unsigned pin, int high)
214{
215 if (high)
216 __raw_writel(GPO3_PIN_TO_BIT(pin), group->gpio_grp->outp_set);
217 else
218 __raw_writel(GPO3_PIN_TO_BIT(pin), group->gpio_grp->outp_clr);
219}
220
221static int __get_gpio_state_p012(struct lpc32xx_gpio_chip *group,
222 unsigned pin)
223{
224 return GPIO012_PIN_IN_SEL(__raw_readl(group->gpio_grp->inp_state),
225 pin);
226}
227
228static int __get_gpio_state_p3(struct lpc32xx_gpio_chip *group,
229 unsigned pin)
230{
231 int state = __raw_readl(group->gpio_grp->inp_state);
232
233 /*
234 * P3 GPIO pin input mapping is not contiguous, GPIOP3-0..4 is mapped
235 * to bits 10..14, while GPIOP3-5 is mapped to bit 24.
236 */
237 return GPIO3_PIN_IN_SEL(state, pin);
238}
239
240static int __get_gpi_state_p3(struct lpc32xx_gpio_chip *group,
241 unsigned pin)
242{
243 return GPI3_PIN_IN_SEL(__raw_readl(group->gpio_grp->inp_state), pin);
244}
245
Roland Stigge46158aa2012-03-05 23:01:11 +0100246static int __get_gpo_state_p3(struct lpc32xx_gpio_chip *group,
247 unsigned pin)
248{
249 return GPO3_PIN_IN_SEL(__raw_readl(group->gpio_grp->outp_state), pin);
250}
251
Kevin Wellsc4a02082010-02-26 15:53:41 -0800252/*
Alexandre Courbot7fd2bf32013-03-28 05:07:46 -0700253 * GPIO primitives.
Kevin Wellsc4a02082010-02-26 15:53:41 -0800254 */
255static int lpc32xx_gpio_dir_input_p012(struct gpio_chip *chip,
256 unsigned pin)
257{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100258 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800259
260 __set_gpio_dir_p012(group, pin, 1);
261
262 return 0;
263}
264
265static int lpc32xx_gpio_dir_input_p3(struct gpio_chip *chip,
266 unsigned pin)
267{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100268 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800269
270 __set_gpio_dir_p3(group, pin, 1);
271
272 return 0;
273}
274
275static int lpc32xx_gpio_dir_in_always(struct gpio_chip *chip,
276 unsigned pin)
277{
278 return 0;
279}
280
281static int lpc32xx_gpio_get_value_p012(struct gpio_chip *chip, unsigned pin)
282{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100283 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800284
Linus Walleij2e6d8452015-12-21 11:10:06 +0100285 return !!__get_gpio_state_p012(group, pin);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800286}
287
288static int lpc32xx_gpio_get_value_p3(struct gpio_chip *chip, unsigned pin)
289{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100290 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800291
Linus Walleij2e6d8452015-12-21 11:10:06 +0100292 return !!__get_gpio_state_p3(group, pin);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800293}
294
295static int lpc32xx_gpi_get_value(struct gpio_chip *chip, unsigned pin)
296{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100297 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800298
Linus Walleij2e6d8452015-12-21 11:10:06 +0100299 return !!__get_gpi_state_p3(group, pin);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800300}
301
302static int lpc32xx_gpio_dir_output_p012(struct gpio_chip *chip, unsigned pin,
303 int value)
304{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100305 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800306
Roland Stiggeb1268d32012-09-20 10:48:03 +0200307 __set_gpio_level_p012(group, pin, value);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800308 __set_gpio_dir_p012(group, pin, 0);
309
310 return 0;
311}
312
313static int lpc32xx_gpio_dir_output_p3(struct gpio_chip *chip, unsigned pin,
314 int value)
315{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100316 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800317
Roland Stiggeb1268d32012-09-20 10:48:03 +0200318 __set_gpio_level_p3(group, pin, value);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800319 __set_gpio_dir_p3(group, pin, 0);
320
321 return 0;
322}
323
324static int lpc32xx_gpio_dir_out_always(struct gpio_chip *chip, unsigned pin,
325 int value)
326{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100327 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Roland Stiggeb1268d32012-09-20 10:48:03 +0200328
329 __set_gpo_level_p3(group, pin, value);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800330 return 0;
331}
332
333static void lpc32xx_gpio_set_value_p012(struct gpio_chip *chip, unsigned pin,
334 int value)
335{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100336 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800337
338 __set_gpio_level_p012(group, pin, value);
339}
340
341static void lpc32xx_gpio_set_value_p3(struct gpio_chip *chip, unsigned pin,
342 int value)
343{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100344 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800345
346 __set_gpio_level_p3(group, pin, value);
347}
348
349static void lpc32xx_gpo_set_value(struct gpio_chip *chip, unsigned pin,
350 int value)
351{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100352 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Kevin Wellsc4a02082010-02-26 15:53:41 -0800353
354 __set_gpo_level_p3(group, pin, value);
355}
356
Roland Stigge46158aa2012-03-05 23:01:11 +0100357static int lpc32xx_gpo_get_value(struct gpio_chip *chip, unsigned pin)
358{
Linus Walleija9bc97e2015-12-07 09:18:23 +0100359 struct lpc32xx_gpio_chip *group = gpiochip_get_data(chip);
Roland Stigge46158aa2012-03-05 23:01:11 +0100360
Linus Walleij2e6d8452015-12-21 11:10:06 +0100361 return !!__get_gpo_state_p3(group, pin);
Roland Stigge46158aa2012-03-05 23:01:11 +0100362}
363
Kevin Wellsc4a02082010-02-26 15:53:41 -0800364static int lpc32xx_gpio_request(struct gpio_chip *chip, unsigned pin)
365{
366 if (pin < chip->ngpio)
367 return 0;
368
369 return -EINVAL;
370}
371
Roland Stigge0bdfedd2012-06-20 16:33:52 +0200372static int lpc32xx_gpio_to_irq_p01(struct gpio_chip *chip, unsigned offset)
373{
374 return IRQ_LPC32XX_P0_P1_IRQ;
375}
376
377static const char lpc32xx_gpio_to_irq_gpio_p3_table[] = {
378 IRQ_LPC32XX_GPIO_00,
379 IRQ_LPC32XX_GPIO_01,
380 IRQ_LPC32XX_GPIO_02,
381 IRQ_LPC32XX_GPIO_03,
382 IRQ_LPC32XX_GPIO_04,
383 IRQ_LPC32XX_GPIO_05,
384};
385
386static int lpc32xx_gpio_to_irq_gpio_p3(struct gpio_chip *chip, unsigned offset)
387{
388 if (offset < ARRAY_SIZE(lpc32xx_gpio_to_irq_gpio_p3_table))
389 return lpc32xx_gpio_to_irq_gpio_p3_table[offset];
390 return -ENXIO;
391}
392
393static const char lpc32xx_gpio_to_irq_gpi_p3_table[] = {
394 IRQ_LPC32XX_GPI_00,
395 IRQ_LPC32XX_GPI_01,
396 IRQ_LPC32XX_GPI_02,
397 IRQ_LPC32XX_GPI_03,
398 IRQ_LPC32XX_GPI_04,
399 IRQ_LPC32XX_GPI_05,
400 IRQ_LPC32XX_GPI_06,
401 IRQ_LPC32XX_GPI_07,
402 IRQ_LPC32XX_GPI_08,
403 IRQ_LPC32XX_GPI_09,
404 -ENXIO, /* 10 */
405 -ENXIO, /* 11 */
406 -ENXIO, /* 12 */
407 -ENXIO, /* 13 */
408 -ENXIO, /* 14 */
409 -ENXIO, /* 15 */
410 -ENXIO, /* 16 */
411 -ENXIO, /* 17 */
412 -ENXIO, /* 18 */
413 IRQ_LPC32XX_GPI_19,
414 -ENXIO, /* 20 */
415 -ENXIO, /* 21 */
416 -ENXIO, /* 22 */
417 -ENXIO, /* 23 */
418 -ENXIO, /* 24 */
419 -ENXIO, /* 25 */
420 -ENXIO, /* 26 */
421 -ENXIO, /* 27 */
422 IRQ_LPC32XX_GPI_28,
423};
424
425static int lpc32xx_gpio_to_irq_gpi_p3(struct gpio_chip *chip, unsigned offset)
426{
427 if (offset < ARRAY_SIZE(lpc32xx_gpio_to_irq_gpi_p3_table))
428 return lpc32xx_gpio_to_irq_gpi_p3_table[offset];
429 return -ENXIO;
430}
431
Kevin Wellsc4a02082010-02-26 15:53:41 -0800432static struct lpc32xx_gpio_chip lpc32xx_gpiochip[] = {
433 {
434 .chip = {
435 .label = "gpio_p0",
436 .direction_input = lpc32xx_gpio_dir_input_p012,
437 .get = lpc32xx_gpio_get_value_p012,
438 .direction_output = lpc32xx_gpio_dir_output_p012,
439 .set = lpc32xx_gpio_set_value_p012,
440 .request = lpc32xx_gpio_request,
Roland Stigge0bdfedd2012-06-20 16:33:52 +0200441 .to_irq = lpc32xx_gpio_to_irq_p01,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800442 .base = LPC32XX_GPIO_P0_GRP,
443 .ngpio = LPC32XX_GPIO_P0_MAX,
444 .names = gpio_p0_names,
Linus Walleij9fb1f392013-12-04 14:42:46 +0100445 .can_sleep = false,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800446 },
447 .gpio_grp = &gpio_grp_regs_p0,
448 },
449 {
450 .chip = {
451 .label = "gpio_p1",
452 .direction_input = lpc32xx_gpio_dir_input_p012,
453 .get = lpc32xx_gpio_get_value_p012,
454 .direction_output = lpc32xx_gpio_dir_output_p012,
455 .set = lpc32xx_gpio_set_value_p012,
456 .request = lpc32xx_gpio_request,
Roland Stigge0bdfedd2012-06-20 16:33:52 +0200457 .to_irq = lpc32xx_gpio_to_irq_p01,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800458 .base = LPC32XX_GPIO_P1_GRP,
459 .ngpio = LPC32XX_GPIO_P1_MAX,
460 .names = gpio_p1_names,
Linus Walleij9fb1f392013-12-04 14:42:46 +0100461 .can_sleep = false,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800462 },
463 .gpio_grp = &gpio_grp_regs_p1,
464 },
465 {
466 .chip = {
467 .label = "gpio_p2",
468 .direction_input = lpc32xx_gpio_dir_input_p012,
469 .get = lpc32xx_gpio_get_value_p012,
470 .direction_output = lpc32xx_gpio_dir_output_p012,
471 .set = lpc32xx_gpio_set_value_p012,
472 .request = lpc32xx_gpio_request,
473 .base = LPC32XX_GPIO_P2_GRP,
474 .ngpio = LPC32XX_GPIO_P2_MAX,
475 .names = gpio_p2_names,
Linus Walleij9fb1f392013-12-04 14:42:46 +0100476 .can_sleep = false,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800477 },
478 .gpio_grp = &gpio_grp_regs_p2,
479 },
480 {
481 .chip = {
482 .label = "gpio_p3",
483 .direction_input = lpc32xx_gpio_dir_input_p3,
484 .get = lpc32xx_gpio_get_value_p3,
485 .direction_output = lpc32xx_gpio_dir_output_p3,
486 .set = lpc32xx_gpio_set_value_p3,
487 .request = lpc32xx_gpio_request,
Roland Stigge0bdfedd2012-06-20 16:33:52 +0200488 .to_irq = lpc32xx_gpio_to_irq_gpio_p3,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800489 .base = LPC32XX_GPIO_P3_GRP,
490 .ngpio = LPC32XX_GPIO_P3_MAX,
491 .names = gpio_p3_names,
Linus Walleij9fb1f392013-12-04 14:42:46 +0100492 .can_sleep = false,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800493 },
494 .gpio_grp = &gpio_grp_regs_p3,
495 },
496 {
497 .chip = {
498 .label = "gpi_p3",
499 .direction_input = lpc32xx_gpio_dir_in_always,
500 .get = lpc32xx_gpi_get_value,
501 .request = lpc32xx_gpio_request,
Roland Stigge0bdfedd2012-06-20 16:33:52 +0200502 .to_irq = lpc32xx_gpio_to_irq_gpi_p3,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800503 .base = LPC32XX_GPI_P3_GRP,
504 .ngpio = LPC32XX_GPI_P3_MAX,
505 .names = gpi_p3_names,
Linus Walleij9fb1f392013-12-04 14:42:46 +0100506 .can_sleep = false,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800507 },
508 .gpio_grp = &gpio_grp_regs_p3,
509 },
510 {
511 .chip = {
512 .label = "gpo_p3",
513 .direction_output = lpc32xx_gpio_dir_out_always,
514 .set = lpc32xx_gpo_set_value,
Roland Stigge46158aa2012-03-05 23:01:11 +0100515 .get = lpc32xx_gpo_get_value,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800516 .request = lpc32xx_gpio_request,
517 .base = LPC32XX_GPO_P3_GRP,
518 .ngpio = LPC32XX_GPO_P3_MAX,
519 .names = gpo_p3_names,
Linus Walleij9fb1f392013-12-04 14:42:46 +0100520 .can_sleep = false,
Kevin Wellsc4a02082010-02-26 15:53:41 -0800521 },
522 .gpio_grp = &gpio_grp_regs_p3,
523 },
524};
525
Roland Stiggee92935e12012-05-18 10:19:52 +0200526static int lpc32xx_of_xlate(struct gpio_chip *gc,
527 const struct of_phandle_args *gpiospec, u32 *flags)
528{
529 /* Is this the correct bank? */
530 u32 bank = gpiospec->args[0];
Axel Linfdc7a9f2013-04-07 20:28:20 +0800531 if ((bank >= ARRAY_SIZE(lpc32xx_gpiochip) ||
Roland Stiggee92935e12012-05-18 10:19:52 +0200532 (gc != &lpc32xx_gpiochip[bank].chip)))
533 return -EINVAL;
534
535 if (flags)
536 *flags = gpiospec->args[2];
537 return gpiospec->args[1];
538}
539
Bill Pemberton38363092012-11-19 13:22:34 -0500540static int lpc32xx_gpio_probe(struct platform_device *pdev)
Roland Stiggee92935e12012-05-18 10:19:52 +0200541{
Kevin Wellsc4a02082010-02-26 15:53:41 -0800542 int i;
543
Roland Stiggee92935e12012-05-18 10:19:52 +0200544 for (i = 0; i < ARRAY_SIZE(lpc32xx_gpiochip); i++) {
545 if (pdev->dev.of_node) {
546 lpc32xx_gpiochip[i].chip.of_xlate = lpc32xx_of_xlate;
547 lpc32xx_gpiochip[i].chip.of_gpio_n_cells = 3;
548 lpc32xx_gpiochip[i].chip.of_node = pdev->dev.of_node;
549 }
Laxman Dewangan69c0a0a2016-02-22 17:43:28 +0530550 devm_gpiochip_add_data(&pdev->dev, &lpc32xx_gpiochip[i].chip,
Linus Walleija9bc97e2015-12-07 09:18:23 +0100551 &lpc32xx_gpiochip[i]);
Roland Stiggee92935e12012-05-18 10:19:52 +0200552 }
553
554 return 0;
Kevin Wellsc4a02082010-02-26 15:53:41 -0800555}
Roland Stiggee92935e12012-05-18 10:19:52 +0200556
557#ifdef CONFIG_OF
Jingoo Hane95c7c42014-06-03 21:09:02 +0900558static const struct of_device_id lpc32xx_gpio_of_match[] = {
Roland Stiggee92935e12012-05-18 10:19:52 +0200559 { .compatible = "nxp,lpc3220-gpio", },
560 { },
561};
562#endif
563
564static struct platform_driver lpc32xx_gpio_driver = {
565 .driver = {
566 .name = "lpc32xx-gpio",
Roland Stiggee92935e12012-05-18 10:19:52 +0200567 .of_match_table = of_match_ptr(lpc32xx_gpio_of_match),
568 },
569 .probe = lpc32xx_gpio_probe,
570};
571
572module_platform_driver(lpc32xx_gpio_driver);