blob: b24a0f14821a53dc65d70c46440a9b1feff92824 [file] [log] [blame]
Thierry Reding6b6b6042013-11-15 16:06:05 +01001/*
2 * Copyright (C) 2013 NVIDIA Corporation
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#include <linux/clk.h>
10#include <linux/delay.h>
11#include <linux/gpio.h>
12#include <linux/interrupt.h>
13#include <linux/io.h>
14#include <linux/of_gpio.h>
15#include <linux/platform_device.h>
16#include <linux/reset.h>
17#include <linux/regulator/consumer.h>
Thierry Reding2fff79d2014-04-25 16:42:32 +020018#include <linux/workqueue.h>
Thierry Reding6b6b6042013-11-15 16:06:05 +010019
20#include <drm/drm_dp_helper.h>
21#include <drm/drm_panel.h>
22
23#include "dpaux.h"
24#include "drm.h"
25
26static DEFINE_MUTEX(dpaux_lock);
27static LIST_HEAD(dpaux_list);
28
29struct tegra_dpaux {
30 struct drm_dp_aux aux;
31 struct device *dev;
32
33 void __iomem *regs;
34 int irq;
35
36 struct tegra_output *output;
37
38 struct reset_control *rst;
39 struct clk *clk_parent;
40 struct clk *clk;
41
42 struct regulator *vdd;
43
44 struct completion complete;
Thierry Reding2fff79d2014-04-25 16:42:32 +020045 struct work_struct work;
Thierry Reding6b6b6042013-11-15 16:06:05 +010046 struct list_head list;
47};
48
49static inline struct tegra_dpaux *to_dpaux(struct drm_dp_aux *aux)
50{
51 return container_of(aux, struct tegra_dpaux, aux);
52}
53
Thierry Reding2fff79d2014-04-25 16:42:32 +020054static inline struct tegra_dpaux *work_to_dpaux(struct work_struct *work)
55{
56 return container_of(work, struct tegra_dpaux, work);
57}
58
Thierry Reding8a8005e2015-06-02 13:13:01 +020059static inline u32 tegra_dpaux_readl(struct tegra_dpaux *dpaux,
60 unsigned long offset)
Thierry Reding6b6b6042013-11-15 16:06:05 +010061{
62 return readl(dpaux->regs + (offset << 2));
63}
64
65static inline void tegra_dpaux_writel(struct tegra_dpaux *dpaux,
Thierry Reding8a8005e2015-06-02 13:13:01 +020066 u32 value, unsigned long offset)
Thierry Reding6b6b6042013-11-15 16:06:05 +010067{
68 writel(value, dpaux->regs + (offset << 2));
69}
70
71static void tegra_dpaux_write_fifo(struct tegra_dpaux *dpaux, const u8 *buffer,
72 size_t size)
73{
Thierry Reding6b6b6042013-11-15 16:06:05 +010074 size_t i, j;
75
Thierry Reding3c1dae02015-06-11 18:33:48 +020076 for (i = 0; i < DIV_ROUND_UP(size, 4); i++) {
77 size_t num = min_t(size_t, size - i * 4, 4);
Thierry Reding8a8005e2015-06-02 13:13:01 +020078 u32 value = 0;
Thierry Reding6b6b6042013-11-15 16:06:05 +010079
80 for (j = 0; j < num; j++)
Thierry Reding3c1dae02015-06-11 18:33:48 +020081 value |= buffer[i * 4 + j] << (j * 8);
Thierry Reding6b6b6042013-11-15 16:06:05 +010082
Thierry Reding3c1dae02015-06-11 18:33:48 +020083 tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXDATA_WRITE(i));
Thierry Reding6b6b6042013-11-15 16:06:05 +010084 }
85}
86
87static void tegra_dpaux_read_fifo(struct tegra_dpaux *dpaux, u8 *buffer,
88 size_t size)
89{
Thierry Reding6b6b6042013-11-15 16:06:05 +010090 size_t i, j;
91
Thierry Reding3c1dae02015-06-11 18:33:48 +020092 for (i = 0; i < DIV_ROUND_UP(size, 4); i++) {
93 size_t num = min_t(size_t, size - i * 4, 4);
Thierry Reding8a8005e2015-06-02 13:13:01 +020094 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +010095
Thierry Reding3c1dae02015-06-11 18:33:48 +020096 value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXDATA_READ(i));
Thierry Reding6b6b6042013-11-15 16:06:05 +010097
98 for (j = 0; j < num; j++)
Thierry Reding3c1dae02015-06-11 18:33:48 +020099 buffer[i * 4 + j] = value >> (j * 8);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100100 }
101}
102
103static ssize_t tegra_dpaux_transfer(struct drm_dp_aux *aux,
104 struct drm_dp_aux_msg *msg)
105{
Thierry Reding6b6b6042013-11-15 16:06:05 +0100106 unsigned long timeout = msecs_to_jiffies(250);
107 struct tegra_dpaux *dpaux = to_dpaux(aux);
108 unsigned long status;
109 ssize_t ret = 0;
Thierry Reding1ca20302014-04-07 10:37:44 +0200110 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100111
Thierry Reding1ca20302014-04-07 10:37:44 +0200112 /* Tegra has 4x4 byte DP AUX transmit and receive FIFOs. */
113 if (msg->size > 16)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100114 return -EINVAL;
115
Thierry Reding1ca20302014-04-07 10:37:44 +0200116 /*
117 * Allow zero-sized messages only for I2C, in which case they specify
118 * address-only transactions.
119 */
120 if (msg->size < 1) {
121 switch (msg->request & ~DP_AUX_I2C_MOT) {
Ville Syrjäläf9934062015-08-27 17:23:29 +0300122 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Thierry Reding1ca20302014-04-07 10:37:44 +0200123 case DP_AUX_I2C_WRITE:
124 case DP_AUX_I2C_READ:
125 value = DPAUX_DP_AUXCTL_CMD_ADDRESS_ONLY;
126 break;
127
128 default:
129 return -EINVAL;
130 }
131 } else {
132 /* For non-zero-sized messages, set the CMDLEN field. */
133 value = DPAUX_DP_AUXCTL_CMDLEN(msg->size - 1);
134 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100135
136 switch (msg->request & ~DP_AUX_I2C_MOT) {
137 case DP_AUX_I2C_WRITE:
138 if (msg->request & DP_AUX_I2C_MOT)
Thierry Reding1ca20302014-04-07 10:37:44 +0200139 value |= DPAUX_DP_AUXCTL_CMD_MOT_WR;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100140 else
Thierry Reding1ca20302014-04-07 10:37:44 +0200141 value |= DPAUX_DP_AUXCTL_CMD_I2C_WR;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100142
143 break;
144
145 case DP_AUX_I2C_READ:
146 if (msg->request & DP_AUX_I2C_MOT)
Thierry Reding1ca20302014-04-07 10:37:44 +0200147 value |= DPAUX_DP_AUXCTL_CMD_MOT_RD;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100148 else
Thierry Reding1ca20302014-04-07 10:37:44 +0200149 value |= DPAUX_DP_AUXCTL_CMD_I2C_RD;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100150
151 break;
152
Ville Syrjälä2b712be2015-08-27 17:23:26 +0300153 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Thierry Reding6b6b6042013-11-15 16:06:05 +0100154 if (msg->request & DP_AUX_I2C_MOT)
Thierry Reding1ca20302014-04-07 10:37:44 +0200155 value |= DPAUX_DP_AUXCTL_CMD_MOT_RQ;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100156 else
Thierry Reding1ca20302014-04-07 10:37:44 +0200157 value |= DPAUX_DP_AUXCTL_CMD_I2C_RQ;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100158
159 break;
160
161 case DP_AUX_NATIVE_WRITE:
Thierry Reding1ca20302014-04-07 10:37:44 +0200162 value |= DPAUX_DP_AUXCTL_CMD_AUX_WR;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100163 break;
164
165 case DP_AUX_NATIVE_READ:
Thierry Reding1ca20302014-04-07 10:37:44 +0200166 value |= DPAUX_DP_AUXCTL_CMD_AUX_RD;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100167 break;
168
169 default:
170 return -EINVAL;
171 }
172
Thierry Reding1ca20302014-04-07 10:37:44 +0200173 tegra_dpaux_writel(dpaux, msg->address, DPAUX_DP_AUXADDR);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100174 tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
175
176 if ((msg->request & DP_AUX_I2C_READ) == 0) {
177 tegra_dpaux_write_fifo(dpaux, msg->buffer, msg->size);
178 ret = msg->size;
179 }
180
181 /* start transaction */
182 value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXCTL);
183 value |= DPAUX_DP_AUXCTL_TRANSACTREQ;
184 tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
185
186 status = wait_for_completion_timeout(&dpaux->complete, timeout);
187 if (!status)
188 return -ETIMEDOUT;
189
190 /* read status and clear errors */
191 value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
192 tegra_dpaux_writel(dpaux, 0xf00, DPAUX_DP_AUXSTAT);
193
194 if (value & DPAUX_DP_AUXSTAT_TIMEOUT_ERROR)
195 return -ETIMEDOUT;
196
197 if ((value & DPAUX_DP_AUXSTAT_RX_ERROR) ||
198 (value & DPAUX_DP_AUXSTAT_SINKSTAT_ERROR) ||
199 (value & DPAUX_DP_AUXSTAT_NO_STOP_ERROR))
200 return -EIO;
201
202 switch ((value & DPAUX_DP_AUXSTAT_REPLY_TYPE_MASK) >> 16) {
203 case 0x00:
204 msg->reply = DP_AUX_NATIVE_REPLY_ACK;
205 break;
206
207 case 0x01:
208 msg->reply = DP_AUX_NATIVE_REPLY_NACK;
209 break;
210
211 case 0x02:
212 msg->reply = DP_AUX_NATIVE_REPLY_DEFER;
213 break;
214
215 case 0x04:
216 msg->reply = DP_AUX_I2C_REPLY_NACK;
217 break;
218
219 case 0x08:
220 msg->reply = DP_AUX_I2C_REPLY_DEFER;
221 break;
222 }
223
Thierry Reding1ca20302014-04-07 10:37:44 +0200224 if ((msg->size > 0) && (msg->reply == DP_AUX_NATIVE_REPLY_ACK)) {
Thierry Reding6b6b6042013-11-15 16:06:05 +0100225 if (msg->request & DP_AUX_I2C_READ) {
226 size_t count = value & DPAUX_DP_AUXSTAT_REPLY_MASK;
227
228 if (WARN_ON(count != msg->size))
229 count = min_t(size_t, count, msg->size);
230
231 tegra_dpaux_read_fifo(dpaux, msg->buffer, count);
232 ret = count;
233 }
234 }
235
236 return ret;
237}
238
Thierry Reding2fff79d2014-04-25 16:42:32 +0200239static void tegra_dpaux_hotplug(struct work_struct *work)
240{
241 struct tegra_dpaux *dpaux = work_to_dpaux(work);
242
243 if (dpaux->output)
244 drm_helper_hpd_irq_event(dpaux->output->connector.dev);
245}
246
Thierry Reding6b6b6042013-11-15 16:06:05 +0100247static irqreturn_t tegra_dpaux_irq(int irq, void *data)
248{
249 struct tegra_dpaux *dpaux = data;
250 irqreturn_t ret = IRQ_HANDLED;
Thierry Reding8a8005e2015-06-02 13:13:01 +0200251 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100252
253 /* clear interrupts */
254 value = tegra_dpaux_readl(dpaux, DPAUX_INTR_AUX);
255 tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
256
Thierry Reding2fff79d2014-04-25 16:42:32 +0200257 if (value & (DPAUX_INTR_PLUG_EVENT | DPAUX_INTR_UNPLUG_EVENT))
258 schedule_work(&dpaux->work);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100259
260 if (value & DPAUX_INTR_IRQ_EVENT) {
261 /* TODO: handle this */
262 }
263
264 if (value & DPAUX_INTR_AUX_DONE)
265 complete(&dpaux->complete);
266
267 return ret;
268}
269
270static int tegra_dpaux_probe(struct platform_device *pdev)
271{
272 struct tegra_dpaux *dpaux;
273 struct resource *regs;
Thierry Reding8a8005e2015-06-02 13:13:01 +0200274 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100275 int err;
276
277 dpaux = devm_kzalloc(&pdev->dev, sizeof(*dpaux), GFP_KERNEL);
278 if (!dpaux)
279 return -ENOMEM;
280
Thierry Reding2fff79d2014-04-25 16:42:32 +0200281 INIT_WORK(&dpaux->work, tegra_dpaux_hotplug);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100282 init_completion(&dpaux->complete);
283 INIT_LIST_HEAD(&dpaux->list);
284 dpaux->dev = &pdev->dev;
285
286 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
287 dpaux->regs = devm_ioremap_resource(&pdev->dev, regs);
288 if (IS_ERR(dpaux->regs))
289 return PTR_ERR(dpaux->regs);
290
291 dpaux->irq = platform_get_irq(pdev, 0);
292 if (dpaux->irq < 0) {
293 dev_err(&pdev->dev, "failed to get IRQ\n");
294 return -ENXIO;
295 }
296
297 dpaux->rst = devm_reset_control_get(&pdev->dev, "dpaux");
Thierry Reding08f580e2015-04-27 14:50:30 +0200298 if (IS_ERR(dpaux->rst)) {
299 dev_err(&pdev->dev, "failed to get reset control: %ld\n",
300 PTR_ERR(dpaux->rst));
Thierry Reding6b6b6042013-11-15 16:06:05 +0100301 return PTR_ERR(dpaux->rst);
Thierry Reding08f580e2015-04-27 14:50:30 +0200302 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100303
304 dpaux->clk = devm_clk_get(&pdev->dev, NULL);
Thierry Reding08f580e2015-04-27 14:50:30 +0200305 if (IS_ERR(dpaux->clk)) {
306 dev_err(&pdev->dev, "failed to get module clock: %ld\n",
307 PTR_ERR(dpaux->clk));
Thierry Reding6b6b6042013-11-15 16:06:05 +0100308 return PTR_ERR(dpaux->clk);
Thierry Reding08f580e2015-04-27 14:50:30 +0200309 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100310
311 err = clk_prepare_enable(dpaux->clk);
Thierry Reding08f580e2015-04-27 14:50:30 +0200312 if (err < 0) {
313 dev_err(&pdev->dev, "failed to enable module clock: %d\n",
314 err);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100315 return err;
Thierry Reding08f580e2015-04-27 14:50:30 +0200316 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100317
318 reset_control_deassert(dpaux->rst);
319
320 dpaux->clk_parent = devm_clk_get(&pdev->dev, "parent");
Thierry Reding08f580e2015-04-27 14:50:30 +0200321 if (IS_ERR(dpaux->clk_parent)) {
322 dev_err(&pdev->dev, "failed to get parent clock: %ld\n",
323 PTR_ERR(dpaux->clk_parent));
Thierry Reding6b6b6042013-11-15 16:06:05 +0100324 return PTR_ERR(dpaux->clk_parent);
Thierry Reding08f580e2015-04-27 14:50:30 +0200325 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100326
327 err = clk_prepare_enable(dpaux->clk_parent);
Thierry Reding08f580e2015-04-27 14:50:30 +0200328 if (err < 0) {
329 dev_err(&pdev->dev, "failed to enable parent clock: %d\n",
330 err);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100331 return err;
Thierry Reding08f580e2015-04-27 14:50:30 +0200332 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100333
334 err = clk_set_rate(dpaux->clk_parent, 270000000);
335 if (err < 0) {
336 dev_err(&pdev->dev, "failed to set clock to 270 MHz: %d\n",
337 err);
338 return err;
339 }
340
341 dpaux->vdd = devm_regulator_get(&pdev->dev, "vdd");
Thierry Reding08f580e2015-04-27 14:50:30 +0200342 if (IS_ERR(dpaux->vdd)) {
343 dev_err(&pdev->dev, "failed to get VDD supply: %ld\n",
344 PTR_ERR(dpaux->vdd));
Thierry Reding6b6b6042013-11-15 16:06:05 +0100345 return PTR_ERR(dpaux->vdd);
Thierry Reding08f580e2015-04-27 14:50:30 +0200346 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100347
348 err = devm_request_irq(dpaux->dev, dpaux->irq, tegra_dpaux_irq, 0,
349 dev_name(dpaux->dev), dpaux);
350 if (err < 0) {
351 dev_err(dpaux->dev, "failed to request IRQ#%u: %d\n",
352 dpaux->irq, err);
353 return err;
354 }
355
Thierry Reding9e532b32015-07-03 14:56:46 +0200356 disable_irq(dpaux->irq);
357
Thierry Reding6b6b6042013-11-15 16:06:05 +0100358 dpaux->aux.transfer = tegra_dpaux_transfer;
359 dpaux->aux.dev = &pdev->dev;
360
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000361 err = drm_dp_aux_register(&dpaux->aux);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100362 if (err < 0)
363 return err;
364
Thierry Reding32271662015-04-27 15:16:26 +0200365 /*
366 * Assume that by default the DPAUX/I2C pads will be used for HDMI,
367 * so power them up and configure them in I2C mode.
368 *
369 * The DPAUX code paths reconfigure the pads in AUX mode, but there
370 * is no possibility to perform the I2C mode configuration in the
371 * HDMI path.
372 */
373 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
374 value &= ~DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
375 tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
376
377 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_PADCTL);
378 value = DPAUX_HYBRID_PADCTL_I2C_SDA_INPUT_RCV |
379 DPAUX_HYBRID_PADCTL_I2C_SCL_INPUT_RCV |
380 DPAUX_HYBRID_PADCTL_MODE_I2C;
381 tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_PADCTL);
382
Thierry Reding6b6b6042013-11-15 16:06:05 +0100383 /* enable and clear all interrupts */
384 value = DPAUX_INTR_AUX_DONE | DPAUX_INTR_IRQ_EVENT |
385 DPAUX_INTR_UNPLUG_EVENT | DPAUX_INTR_PLUG_EVENT;
386 tegra_dpaux_writel(dpaux, value, DPAUX_INTR_EN_AUX);
387 tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
388
389 mutex_lock(&dpaux_lock);
390 list_add_tail(&dpaux->list, &dpaux_list);
391 mutex_unlock(&dpaux_lock);
392
393 platform_set_drvdata(pdev, dpaux);
394
395 return 0;
396}
397
398static int tegra_dpaux_remove(struct platform_device *pdev)
399{
400 struct tegra_dpaux *dpaux = platform_get_drvdata(pdev);
Thierry Reding32271662015-04-27 15:16:26 +0200401 u32 value;
402
403 /* make sure pads are powered down when not in use */
404 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
405 value |= DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
406 tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100407
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000408 drm_dp_aux_unregister(&dpaux->aux);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100409
410 mutex_lock(&dpaux_lock);
411 list_del(&dpaux->list);
412 mutex_unlock(&dpaux_lock);
413
Thierry Reding2fff79d2014-04-25 16:42:32 +0200414 cancel_work_sync(&dpaux->work);
415
Thierry Reding6b6b6042013-11-15 16:06:05 +0100416 clk_disable_unprepare(dpaux->clk_parent);
417 reset_control_assert(dpaux->rst);
418 clk_disable_unprepare(dpaux->clk);
419
420 return 0;
421}
422
423static const struct of_device_id tegra_dpaux_of_match[] = {
Thierry Reding32271662015-04-27 15:16:26 +0200424 { .compatible = "nvidia,tegra210-dpaux", },
Thierry Reding6b6b6042013-11-15 16:06:05 +0100425 { .compatible = "nvidia,tegra124-dpaux", },
426 { },
427};
Stephen Warrenef707282014-06-18 16:21:55 -0600428MODULE_DEVICE_TABLE(of, tegra_dpaux_of_match);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100429
430struct platform_driver tegra_dpaux_driver = {
431 .driver = {
432 .name = "tegra-dpaux",
433 .of_match_table = tegra_dpaux_of_match,
434 },
435 .probe = tegra_dpaux_probe,
436 .remove = tegra_dpaux_remove,
437};
438
Thierry Reding9542c232015-07-08 13:39:09 +0200439struct drm_dp_aux *drm_dp_aux_find_by_of_node(struct device_node *np)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100440{
441 struct tegra_dpaux *dpaux;
442
443 mutex_lock(&dpaux_lock);
444
445 list_for_each_entry(dpaux, &dpaux_list, list)
446 if (np == dpaux->dev->of_node) {
447 mutex_unlock(&dpaux_lock);
Thierry Reding9542c232015-07-08 13:39:09 +0200448 return &dpaux->aux;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100449 }
450
451 mutex_unlock(&dpaux_lock);
452
453 return NULL;
454}
455
Thierry Reding9542c232015-07-08 13:39:09 +0200456int drm_dp_aux_attach(struct drm_dp_aux *aux, struct tegra_output *output)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100457{
Thierry Reding9542c232015-07-08 13:39:09 +0200458 struct tegra_dpaux *dpaux = to_dpaux(aux);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100459 unsigned long timeout;
460 int err;
461
Thierry Reding7c463382014-04-25 16:44:48 +0200462 output->connector.polled = DRM_CONNECTOR_POLL_HPD;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100463 dpaux->output = output;
464
465 err = regulator_enable(dpaux->vdd);
466 if (err < 0)
467 return err;
468
469 timeout = jiffies + msecs_to_jiffies(250);
470
471 while (time_before(jiffies, timeout)) {
472 enum drm_connector_status status;
473
Thierry Reding9542c232015-07-08 13:39:09 +0200474 status = drm_dp_aux_detect(aux);
Thierry Reding9e532b32015-07-03 14:56:46 +0200475 if (status == connector_status_connected) {
476 enable_irq(dpaux->irq);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100477 return 0;
Thierry Reding9e532b32015-07-03 14:56:46 +0200478 }
Thierry Reding6b6b6042013-11-15 16:06:05 +0100479
480 usleep_range(1000, 2000);
481 }
482
483 return -ETIMEDOUT;
484}
485
Thierry Reding9542c232015-07-08 13:39:09 +0200486int drm_dp_aux_detach(struct drm_dp_aux *aux)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100487{
Thierry Reding9542c232015-07-08 13:39:09 +0200488 struct tegra_dpaux *dpaux = to_dpaux(aux);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100489 unsigned long timeout;
490 int err;
491
Thierry Reding9e532b32015-07-03 14:56:46 +0200492 disable_irq(dpaux->irq);
493
Thierry Reding6b6b6042013-11-15 16:06:05 +0100494 err = regulator_disable(dpaux->vdd);
495 if (err < 0)
496 return err;
497
498 timeout = jiffies + msecs_to_jiffies(250);
499
500 while (time_before(jiffies, timeout)) {
501 enum drm_connector_status status;
502
Thierry Reding9542c232015-07-08 13:39:09 +0200503 status = drm_dp_aux_detect(aux);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100504 if (status == connector_status_disconnected) {
505 dpaux->output = NULL;
506 return 0;
507 }
508
509 usleep_range(1000, 2000);
510 }
511
512 return -ETIMEDOUT;
513}
514
Thierry Reding9542c232015-07-08 13:39:09 +0200515enum drm_connector_status drm_dp_aux_detect(struct drm_dp_aux *aux)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100516{
Thierry Reding9542c232015-07-08 13:39:09 +0200517 struct tegra_dpaux *dpaux = to_dpaux(aux);
Thierry Reding8a8005e2015-06-02 13:13:01 +0200518 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100519
520 value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
521
522 if (value & DPAUX_DP_AUXSTAT_HPD_STATUS)
523 return connector_status_connected;
524
525 return connector_status_disconnected;
526}
527
Thierry Reding9542c232015-07-08 13:39:09 +0200528int drm_dp_aux_enable(struct drm_dp_aux *aux)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100529{
Thierry Reding9542c232015-07-08 13:39:09 +0200530 struct tegra_dpaux *dpaux = to_dpaux(aux);
Thierry Reding8a8005e2015-06-02 13:13:01 +0200531 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100532
533 value = DPAUX_HYBRID_PADCTL_AUX_CMH(2) |
534 DPAUX_HYBRID_PADCTL_AUX_DRVZ(4) |
535 DPAUX_HYBRID_PADCTL_AUX_DRVI(0x18) |
536 DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV |
537 DPAUX_HYBRID_PADCTL_MODE_AUX;
538 tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_PADCTL);
539
540 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
541 value &= ~DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
542 tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
543
544 return 0;
545}
546
Thierry Reding9542c232015-07-08 13:39:09 +0200547int drm_dp_aux_disable(struct drm_dp_aux *aux)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100548{
Thierry Reding9542c232015-07-08 13:39:09 +0200549 struct tegra_dpaux *dpaux = to_dpaux(aux);
Thierry Reding8a8005e2015-06-02 13:13:01 +0200550 u32 value;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100551
552 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
553 value |= DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
554 tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
555
556 return 0;
557}
558
Thierry Reding9542c232015-07-08 13:39:09 +0200559int drm_dp_aux_prepare(struct drm_dp_aux *aux, u8 encoding)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100560{
561 int err;
562
Thierry Reding9542c232015-07-08 13:39:09 +0200563 err = drm_dp_dpcd_writeb(aux, DP_MAIN_LINK_CHANNEL_CODING_SET,
Thierry Reding6b6b6042013-11-15 16:06:05 +0100564 encoding);
565 if (err < 0)
566 return err;
567
568 return 0;
569}
570
Thierry Reding9542c232015-07-08 13:39:09 +0200571int drm_dp_aux_train(struct drm_dp_aux *aux, struct drm_dp_link *link,
572 u8 pattern)
Thierry Reding6b6b6042013-11-15 16:06:05 +0100573{
574 u8 tp = pattern & DP_TRAINING_PATTERN_MASK;
575 u8 status[DP_LINK_STATUS_SIZE], values[4];
576 unsigned int i;
577 int err;
578
Thierry Reding9542c232015-07-08 13:39:09 +0200579 err = drm_dp_dpcd_writeb(aux, DP_TRAINING_PATTERN_SET, pattern);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100580 if (err < 0)
581 return err;
582
583 if (tp == DP_TRAINING_PATTERN_DISABLE)
584 return 0;
585
586 for (i = 0; i < link->num_lanes; i++)
587 values[i] = DP_TRAIN_MAX_PRE_EMPHASIS_REACHED |
Sonika Jindaleeb82a52014-08-08 16:23:45 +0530588 DP_TRAIN_PRE_EMPH_LEVEL_0 |
Thierry Reding6b6b6042013-11-15 16:06:05 +0100589 DP_TRAIN_MAX_SWING_REACHED |
Sonika Jindaleeb82a52014-08-08 16:23:45 +0530590 DP_TRAIN_VOLTAGE_SWING_LEVEL_0;
Thierry Reding6b6b6042013-11-15 16:06:05 +0100591
Thierry Reding9542c232015-07-08 13:39:09 +0200592 err = drm_dp_dpcd_write(aux, DP_TRAINING_LANE0_SET, values,
Thierry Reding6b6b6042013-11-15 16:06:05 +0100593 link->num_lanes);
594 if (err < 0)
595 return err;
596
597 usleep_range(500, 1000);
598
Thierry Reding9542c232015-07-08 13:39:09 +0200599 err = drm_dp_dpcd_read_link_status(aux, status);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100600 if (err < 0)
601 return err;
602
603 switch (tp) {
604 case DP_TRAINING_PATTERN_1:
605 if (!drm_dp_clock_recovery_ok(status, link->num_lanes))
606 return -EAGAIN;
607
608 break;
609
610 case DP_TRAINING_PATTERN_2:
611 if (!drm_dp_channel_eq_ok(status, link->num_lanes))
612 return -EAGAIN;
613
614 break;
615
616 default:
Thierry Reding9542c232015-07-08 13:39:09 +0200617 dev_err(aux->dev, "unsupported training pattern %u\n", tp);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100618 return -EINVAL;
619 }
620
Thierry Reding9542c232015-07-08 13:39:09 +0200621 err = drm_dp_dpcd_writeb(aux, DP_EDP_CONFIGURATION_SET, 0);
Thierry Reding6b6b6042013-11-15 16:06:05 +0100622 if (err < 0)
623 return err;
624
625 return 0;
626}