blob: 29fd3635e3836c28c1c31a24674087cbadcc5a34 [file] [log] [blame]
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001/*
2 * This file is part of wl1271
3 *
4 * Copyright (C) 1998-2009 Texas Instruments. All rights reserved.
5 * Copyright (C) 2008-2009 Nokia Corporation
6 *
7 * Contact: Luciano Coelho <luciano.coelho@nokia.com>
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 */
24
25#ifndef __WL1271_ACX_H__
26#define __WL1271_ACX_H__
27
28#include "wl1271.h"
29#include "wl1271_cmd.h"
30
31/*************************************************************************
32
33 Host Interrupt Register (WiLink -> Host)
34
35**************************************************************************/
36/* HW Initiated interrupt Watchdog timer expiration */
37#define WL1271_ACX_INTR_WATCHDOG BIT(0)
38/* Init sequence is done (masked interrupt, detection through polling only ) */
39#define WL1271_ACX_INTR_INIT_COMPLETE BIT(1)
40/* Event was entered to Event MBOX #A*/
41#define WL1271_ACX_INTR_EVENT_A BIT(2)
42/* Event was entered to Event MBOX #B*/
43#define WL1271_ACX_INTR_EVENT_B BIT(3)
44/* Command processing completion*/
45#define WL1271_ACX_INTR_CMD_COMPLETE BIT(4)
46/* Signaling the host on HW wakeup */
47#define WL1271_ACX_INTR_HW_AVAILABLE BIT(5)
48/* The MISC bit is used for aggregation of RX, TxComplete and TX rate update */
49#define WL1271_ACX_INTR_DATA BIT(6)
50/* Trace meassge on MBOX #A */
51#define WL1271_ACX_INTR_TRACE_A BIT(7)
52/* Trace meassge on MBOX #B */
53#define WL1271_ACX_INTR_TRACE_B BIT(8)
54
55#define WL1271_ACX_INTR_ALL 0xFFFFFFFF
56#define WL1271_ACX_ALL_EVENTS_VECTOR (WL1271_ACX_INTR_WATCHDOG | \
57 WL1271_ACX_INTR_INIT_COMPLETE | \
58 WL1271_ACX_INTR_EVENT_A | \
59 WL1271_ACX_INTR_EVENT_B | \
60 WL1271_ACX_INTR_CMD_COMPLETE | \
61 WL1271_ACX_INTR_HW_AVAILABLE | \
62 WL1271_ACX_INTR_DATA)
63
Luciano Coelho37079a82009-10-12 15:08:45 +030064#define WL1271_INTR_MASK (WL1271_ACX_INTR_EVENT_A | \
65 WL1271_ACX_INTR_EVENT_B | \
66 WL1271_ACX_INTR_HW_AVAILABLE | \
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030067 WL1271_ACX_INTR_DATA)
68
69/* Target's information element */
70struct acx_header {
71 struct wl1271_cmd_header cmd;
72
73 /* acx (or information element) header */
74 u16 id;
75
76 /* payload length (not including headers */
77 u16 len;
78};
79
80struct acx_error_counter {
81 struct acx_header header;
82
83 /* The number of PLCP errors since the last time this */
84 /* information element was interrogated. This field is */
85 /* automatically cleared when it is interrogated.*/
86 u32 PLCP_error;
87
88 /* The number of FCS errors since the last time this */
89 /* information element was interrogated. This field is */
90 /* automatically cleared when it is interrogated.*/
91 u32 FCS_error;
92
93 /* The number of MPDUs without PLCP header errors received*/
94 /* since the last time this information element was interrogated. */
95 /* This field is automatically cleared when it is interrogated.*/
96 u32 valid_frame;
97
98 /* the number of missed sequence numbers in the squentially */
99 /* values of frames seq numbers */
100 u32 seq_num_miss;
101} __attribute__ ((packed));
102
103struct acx_revision {
104 struct acx_header header;
105
106 /*
107 * The WiLink firmware version, an ASCII string x.x.x.x,
108 * that uniquely identifies the current firmware.
109 * The left most digit is incremented each time a
110 * significant change is made to the firmware, such as
111 * code redesign or new platform support.
112 * The second digit is incremented when major enhancements
113 * are added or major fixes are made.
114 * The third digit is incremented for each GA release.
115 * The fourth digit is incremented for each build.
116 * The first two digits identify a firmware release version,
117 * in other words, a unique set of features.
118 * The first three digits identify a GA release.
119 */
120 char fw_version[20];
121
122 /*
123 * This 4 byte field specifies the WiLink hardware version.
124 * bits 0 - 15: Reserved.
125 * bits 16 - 23: Version ID - The WiLink version ID
126 * (1 = first spin, 2 = second spin, and so on).
127 * bits 24 - 31: Chip ID - The WiLink chip ID.
128 */
129 u32 hw_version;
130} __attribute__ ((packed));
131
132enum wl1271_psm_mode {
133 /* Active mode */
134 WL1271_PSM_CAM = 0,
135
136 /* Power save mode */
137 WL1271_PSM_PS = 1,
138
139 /* Extreme low power */
140 WL1271_PSM_ELP = 2,
141};
142
143struct acx_sleep_auth {
144 struct acx_header header;
145
146 /* The sleep level authorization of the device. */
147 /* 0 - Always active*/
148 /* 1 - Power down mode: light / fast sleep*/
149 /* 2 - ELP mode: Deep / Max sleep*/
150 u8 sleep_auth;
151 u8 padding[3];
152} __attribute__ ((packed));
153
154enum {
155 HOSTIF_PCI_MASTER_HOST_INDIRECT,
156 HOSTIF_PCI_MASTER_HOST_DIRECT,
157 HOSTIF_SLAVE,
158 HOSTIF_PKT_RING,
159 HOSTIF_DONTCARE = 0xFF
160};
161
162#define DEFAULT_UCAST_PRIORITY 0
163#define DEFAULT_RX_Q_PRIORITY 0
164#define DEFAULT_NUM_STATIONS 1
165#define DEFAULT_RXQ_PRIORITY 0 /* low 0 .. 15 high */
166#define DEFAULT_RXQ_TYPE 0x07 /* All frames, Data/Ctrl/Mgmt */
167#define TRACE_BUFFER_MAX_SIZE 256
168
169#define DP_RX_PACKET_RING_CHUNK_SIZE 1600
170#define DP_TX_PACKET_RING_CHUNK_SIZE 1600
171#define DP_RX_PACKET_RING_CHUNK_NUM 2
172#define DP_TX_PACKET_RING_CHUNK_NUM 2
173#define DP_TX_COMPLETE_TIME_OUT 20
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300174
175#define TX_MSDU_LIFETIME_MIN 0
176#define TX_MSDU_LIFETIME_MAX 3000
177#define TX_MSDU_LIFETIME_DEF 512
178#define RX_MSDU_LIFETIME_MIN 0
179#define RX_MSDU_LIFETIME_MAX 0xFFFFFFFF
180#define RX_MSDU_LIFETIME_DEF 512000
181
182struct acx_rx_msdu_lifetime {
183 struct acx_header header;
184
185 /*
186 * The maximum amount of time, in TU, before the
187 * firmware discards the MSDU.
188 */
189 u32 lifetime;
190} __attribute__ ((packed));
191
192/*
193 * RX Config Options Table
194 * Bit Definition
195 * === ==========
196 * 31:14 Reserved
197 * 13 Copy RX Status - when set, write three receive status words
198 * to top of rx'd MPDUs.
199 * When cleared, do not write three status words (added rev 1.5)
200 * 12 Reserved
201 * 11 RX Complete upon FCS error - when set, give rx complete
202 * interrupt for FCS errors, after the rx filtering, e.g. unicast
203 * frames not to us with FCS error will not generate an interrupt.
204 * 10 SSID Filter Enable - When set, the WiLink discards all beacon,
205 * probe request, and probe response frames with an SSID that does
206 * not match the SSID specified by the host in the START/JOIN
207 * command.
208 * When clear, the WiLink receives frames with any SSID.
209 * 9 Broadcast Filter Enable - When set, the WiLink discards all
210 * broadcast frames. When clear, the WiLink receives all received
211 * broadcast frames.
212 * 8:6 Reserved
213 * 5 BSSID Filter Enable - When set, the WiLink discards any frames
214 * with a BSSID that does not match the BSSID specified by the
215 * host.
216 * When clear, the WiLink receives frames from any BSSID.
217 * 4 MAC Addr Filter - When set, the WiLink discards any frames
218 * with a destination address that does not match the MAC address
219 * of the adaptor.
220 * When clear, the WiLink receives frames destined to any MAC
221 * address.
222 * 3 Promiscuous - When set, the WiLink receives all valid frames
223 * (i.e., all frames that pass the FCS check).
224 * When clear, only frames that pass the other filters specified
225 * are received.
226 * 2 FCS - When set, the WiLink includes the FCS with the received
227 * frame.
228 * When cleared, the FCS is discarded.
229 * 1 PLCP header - When set, write all data from baseband to frame
230 * buffer including PHY header.
231 * 0 Reserved - Always equal to 0.
232 *
233 * RX Filter Options Table
234 * Bit Definition
235 * === ==========
236 * 31:12 Reserved - Always equal to 0.
237 * 11 Association - When set, the WiLink receives all association
238 * related frames (association request/response, reassocation
239 * request/response, and disassociation). When clear, these frames
240 * are discarded.
241 * 10 Auth/De auth - When set, the WiLink receives all authentication
242 * and de-authentication frames. When clear, these frames are
243 * discarded.
244 * 9 Beacon - When set, the WiLink receives all beacon frames.
245 * When clear, these frames are discarded.
246 * 8 Contention Free - When set, the WiLink receives all contention
247 * free frames.
248 * When clear, these frames are discarded.
249 * 7 Control - When set, the WiLink receives all control frames.
250 * When clear, these frames are discarded.
251 * 6 Data - When set, the WiLink receives all data frames.
252 * When clear, these frames are discarded.
253 * 5 FCS Error - When set, the WiLink receives frames that have FCS
254 * errors.
255 * When clear, these frames are discarded.
256 * 4 Management - When set, the WiLink receives all management
257 * frames.
258 * When clear, these frames are discarded.
259 * 3 Probe Request - When set, the WiLink receives all probe request
260 * frames.
261 * When clear, these frames are discarded.
262 * 2 Probe Response - When set, the WiLink receives all probe
263 * response frames.
264 * When clear, these frames are discarded.
265 * 1 RTS/CTS/ACK - When set, the WiLink receives all RTS, CTS and ACK
266 * frames.
267 * When clear, these frames are discarded.
268 * 0 Rsvd Type/Sub Type - When set, the WiLink receives all frames
269 * that have reserved frame types and sub types as defined by the
270 * 802.11 specification.
271 * When clear, these frames are discarded.
272 */
273struct acx_rx_config {
274 struct acx_header header;
275
276 u32 config_options;
277 u32 filter_options;
278} __attribute__ ((packed));
279
280struct acx_packet_detection {
281 struct acx_header header;
282
283 u32 threshold;
284} __attribute__ ((packed));
285
286
287enum acx_slot_type {
288 SLOT_TIME_LONG = 0,
289 SLOT_TIME_SHORT = 1,
290 DEFAULT_SLOT_TIME = SLOT_TIME_SHORT,
291 MAX_SLOT_TIMES = 0xFF
292};
293
294#define STATION_WONE_INDEX 0
295
296struct acx_slot {
297 struct acx_header header;
298
299 u8 wone_index; /* Reserved */
300 u8 slot_time;
301 u8 reserved[6];
302} __attribute__ ((packed));
303
304
Juuso Oikarinenc87dec92009-10-08 21:56:31 +0300305#define ACX_MC_ADDRESS_GROUP_MAX (8)
306#define ADDRESS_GROUP_MAX_LEN (ETH_ALEN * ACX_MC_ADDRESS_GROUP_MAX)
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300307
308struct acx_dot11_grp_addr_tbl {
309 struct acx_header header;
310
311 u8 enabled;
312 u8 num_groups;
313 u8 pad[2];
314 u8 mac_table[ADDRESS_GROUP_MAX_LEN];
315} __attribute__ ((packed));
316
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300317struct acx_rx_timeout {
318 struct acx_header header;
319
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300320 u16 ps_poll_timeout;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300321 u16 upsd_timeout;
322} __attribute__ ((packed));
323
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300324struct acx_rts_threshold {
325 struct acx_header header;
326
327 u16 threshold;
328 u8 pad[2];
329} __attribute__ ((packed));
330
331struct acx_beacon_filter_option {
332 struct acx_header header;
333
334 u8 enable;
335
336 /*
337 * The number of beacons without the unicast TIM
338 * bit set that the firmware buffers before
339 * signaling the host about ready frames.
340 * When set to 0 and the filter is enabled, beacons
341 * without the unicast TIM bit set are dropped.
342 */
343 u8 max_num_beacons;
344 u8 pad[2];
345} __attribute__ ((packed));
346
347/*
348 * ACXBeaconFilterEntry (not 221)
349 * Byte Offset Size (Bytes) Definition
350 * =========== ============ ==========
351 * 0 1 IE identifier
352 * 1 1 Treatment bit mask
353 *
354 * ACXBeaconFilterEntry (221)
355 * Byte Offset Size (Bytes) Definition
356 * =========== ============ ==========
357 * 0 1 IE identifier
358 * 1 1 Treatment bit mask
359 * 2 3 OUI
360 * 5 1 Type
361 * 6 2 Version
362 *
363 *
364 * Treatment bit mask - The information element handling:
365 * bit 0 - The information element is compared and transferred
366 * in case of change.
367 * bit 1 - The information element is transferred to the host
368 * with each appearance or disappearance.
369 * Note that both bits can be set at the same time.
370 */
371#define BEACON_FILTER_TABLE_MAX_IE_NUM (32)
372#define BEACON_FILTER_TABLE_MAX_VENDOR_SPECIFIC_IE_NUM (6)
373#define BEACON_FILTER_TABLE_IE_ENTRY_SIZE (2)
374#define BEACON_FILTER_TABLE_EXTRA_VENDOR_SPECIFIC_IE_SIZE (6)
375#define BEACON_FILTER_TABLE_MAX_SIZE ((BEACON_FILTER_TABLE_MAX_IE_NUM * \
376 BEACON_FILTER_TABLE_IE_ENTRY_SIZE) + \
377 (BEACON_FILTER_TABLE_MAX_VENDOR_SPECIFIC_IE_NUM * \
378 BEACON_FILTER_TABLE_EXTRA_VENDOR_SPECIFIC_IE_SIZE))
379
380struct acx_beacon_filter_ie_table {
381 struct acx_header header;
382
383 u8 num_ie;
384 u8 table[BEACON_FILTER_TABLE_MAX_SIZE];
385 u8 pad[3];
386} __attribute__ ((packed));
387
Juuso Oikarinen34415232009-10-08 21:56:33 +0300388struct acx_conn_monit_params {
389 struct acx_header header;
390
391 u32 synch_fail_thold; /* number of beacons missed */
392 u32 bss_lose_timeout; /* number of TU's from synch fail */
393};
394
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300395enum {
396 SG_ENABLE = 0,
397 SG_DISABLE,
398 SG_SENSE_NO_ACTIVITY,
399 SG_SENSE_ACTIVE
400};
401
402struct acx_bt_wlan_coex {
403 struct acx_header header;
404
405 /*
406 * 0 -> PTA enabled
407 * 1 -> PTA disabled
408 * 2 -> sense no active mode, i.e.
409 * an interrupt is sent upon
410 * BT activity.
411 * 3 -> PTA is switched on in response
412 * to the interrupt sending.
413 */
414 u8 enable;
415 u8 pad[3];
416} __attribute__ ((packed));
417
Juuso Oikarinen3cfd6cf2009-10-12 15:08:52 +0300418struct acx_smart_reflex_state {
419 struct acx_header header;
420
421 u8 enable;
422 u8 padding[3];
423};
424
425struct smart_reflex_err_table {
426 u8 len;
427 s8 upper_limit;
428 s8 values[14];
429};
430
431struct acx_smart_reflex_config_params {
432 struct acx_header header;
433
434 struct smart_reflex_err_table error_table[3];
435};
436
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300437#define PTA_ANTENNA_TYPE_DEF (0)
438#define PTA_BT_HP_MAXTIME_DEF (2000)
439#define PTA_WLAN_HP_MAX_TIME_DEF (5000)
440#define PTA_SENSE_DISABLE_TIMER_DEF (1350)
441#define PTA_PROTECTIVE_RX_TIME_DEF (1500)
442#define PTA_PROTECTIVE_TX_TIME_DEF (1500)
443#define PTA_TIMEOUT_NEXT_BT_LP_PACKET_DEF (3000)
444#define PTA_SIGNALING_TYPE_DEF (1)
445#define PTA_AFH_LEVERAGE_ON_DEF (0)
446#define PTA_NUMBER_QUIET_CYCLE_DEF (0)
447#define PTA_MAX_NUM_CTS_DEF (3)
448#define PTA_NUMBER_OF_WLAN_PACKETS_DEF (2)
449#define PTA_NUMBER_OF_BT_PACKETS_DEF (2)
450#define PTA_PROTECTIVE_RX_TIME_FAST_DEF (1500)
451#define PTA_PROTECTIVE_TX_TIME_FAST_DEF (3000)
452#define PTA_CYCLE_TIME_FAST_DEF (8700)
453#define PTA_RX_FOR_AVALANCHE_DEF (5)
454#define PTA_ELP_HP_DEF (0)
455#define PTA_ANTI_STARVE_PERIOD_DEF (500)
456#define PTA_ANTI_STARVE_NUM_CYCLE_DEF (4)
457#define PTA_ALLOW_PA_SD_DEF (1)
458#define PTA_TIME_BEFORE_BEACON_DEF (6300)
459#define PTA_HPDM_MAX_TIME_DEF (1600)
460#define PTA_TIME_OUT_NEXT_WLAN_DEF (2550)
461#define PTA_AUTO_MODE_NO_CTS_DEF (0)
462#define PTA_BT_HP_RESPECTED_DEF (3)
463#define PTA_WLAN_RX_MIN_RATE_DEF (24)
464#define PTA_ACK_MODE_DEF (1)
465
466struct acx_bt_wlan_coex_param {
467 struct acx_header header;
468
Juuso Oikarinen2b60100b2009-10-13 12:47:39 +0300469 u32 per_threshold;
470 u32 max_scan_compensation_time;
471 u16 nfs_sample_interval;
472 u8 load_ratio;
473 u8 auto_ps_mode;
474 u8 probe_req_compensation;
475 u8 scan_window_compensation;
476 u8 antenna_config;
477 u8 beacon_miss_threshold;
478 u32 rate_adaptation_threshold;
479 s8 rate_adaptation_snr;
480 u8 padding[3];
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300481} __attribute__ ((packed));
482
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300483struct acx_energy_detection {
484 struct acx_header header;
485
486 /* The RX Clear Channel Assessment threshold in the PHY */
487 u16 rx_cca_threshold;
488 u8 tx_energy_detection;
489 u8 pad;
490} __attribute__ ((packed));
491
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300492struct acx_beacon_broadcast {
493 struct acx_header header;
494
495 u16 beacon_rx_timeout;
496 u16 broadcast_timeout;
497
498 /* Enables receiving of broadcast packets in PS mode */
499 u8 rx_broadcast_in_ps;
500
501 /* Consecutive PS Poll failures before updating the host */
502 u8 ps_poll_threshold;
503 u8 pad[2];
504} __attribute__ ((packed));
505
506struct acx_event_mask {
507 struct acx_header header;
508
509 u32 event_mask;
510 u32 high_event_mask; /* Unused */
511} __attribute__ ((packed));
512
513#define CFG_RX_FCS BIT(2)
514#define CFG_RX_ALL_GOOD BIT(3)
515#define CFG_UNI_FILTER_EN BIT(4)
516#define CFG_BSSID_FILTER_EN BIT(5)
517#define CFG_MC_FILTER_EN BIT(6)
518#define CFG_MC_ADDR0_EN BIT(7)
519#define CFG_MC_ADDR1_EN BIT(8)
520#define CFG_BC_REJECT_EN BIT(9)
521#define CFG_SSID_FILTER_EN BIT(10)
522#define CFG_RX_INT_FCS_ERROR BIT(11)
523#define CFG_RX_INT_ENCRYPTED BIT(12)
524#define CFG_RX_WR_RX_STATUS BIT(13)
525#define CFG_RX_FILTER_NULTI BIT(14)
526#define CFG_RX_RESERVE BIT(15)
527#define CFG_RX_TIMESTAMP_TSF BIT(16)
528
529#define CFG_RX_RSV_EN BIT(0)
530#define CFG_RX_RCTS_ACK BIT(1)
531#define CFG_RX_PRSP_EN BIT(2)
532#define CFG_RX_PREQ_EN BIT(3)
533#define CFG_RX_MGMT_EN BIT(4)
534#define CFG_RX_FCS_ERROR BIT(5)
535#define CFG_RX_DATA_EN BIT(6)
536#define CFG_RX_CTL_EN BIT(7)
537#define CFG_RX_CF_EN BIT(8)
538#define CFG_RX_BCN_EN BIT(9)
539#define CFG_RX_AUTH_EN BIT(10)
540#define CFG_RX_ASSOC_EN BIT(11)
541
542#define SCAN_PASSIVE BIT(0)
543#define SCAN_5GHZ_BAND BIT(1)
544#define SCAN_TRIGGERED BIT(2)
545#define SCAN_PRIORITY_HIGH BIT(3)
546
Juuso Oikarinen2b60100b2009-10-13 12:47:39 +0300547/* When set, disable HW encryption */
548#define DF_ENCRYPTION_DISABLE 0x01
549#define DF_SNIFF_MODE_ENABLE 0x80
550
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300551struct acx_feature_config {
552 struct acx_header header;
553
554 u32 options;
555 u32 data_flow_options;
556} __attribute__ ((packed));
557
558struct acx_current_tx_power {
559 struct acx_header header;
560
561 u8 current_tx_power;
562 u8 padding[3];
563} __attribute__ ((packed));
564
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300565struct acx_wake_up_condition {
566 struct acx_header header;
567
568 u8 wake_up_event; /* Only one bit can be set */
569 u8 listen_interval;
570 u8 pad[2];
571} __attribute__ ((packed));
572
573struct acx_aid {
574 struct acx_header header;
575
576 /*
577 * To be set when associated with an AP.
578 */
579 u16 aid;
580 u8 pad[2];
581} __attribute__ ((packed));
582
583enum acx_preamble_type {
584 ACX_PREAMBLE_LONG = 0,
585 ACX_PREAMBLE_SHORT = 1
586};
587
588struct acx_preamble {
589 struct acx_header header;
590
591 /*
592 * When set, the WiLink transmits the frames with a short preamble and
593 * when cleared, the WiLink transmits the frames with a long preamble.
594 */
595 u8 preamble;
596 u8 padding[3];
597} __attribute__ ((packed));
598
599enum acx_ctsprotect_type {
600 CTSPROTECT_DISABLE = 0,
601 CTSPROTECT_ENABLE = 1
602};
603
604struct acx_ctsprotect {
605 struct acx_header header;
606 u8 ctsprotect;
607 u8 padding[3];
608} __attribute__ ((packed));
609
610struct acx_tx_statistics {
611 u32 internal_desc_overflow;
612} __attribute__ ((packed));
613
614struct acx_rx_statistics {
615 u32 out_of_mem;
616 u32 hdr_overflow;
617 u32 hw_stuck;
618 u32 dropped;
619 u32 fcs_err;
620 u32 xfr_hint_trig;
621 u32 path_reset;
622 u32 reset_counter;
623} __attribute__ ((packed));
624
625struct acx_dma_statistics {
626 u32 rx_requested;
627 u32 rx_errors;
628 u32 tx_requested;
629 u32 tx_errors;
630} __attribute__ ((packed));
631
632struct acx_isr_statistics {
633 /* host command complete */
634 u32 cmd_cmplt;
635
636 /* fiqisr() */
637 u32 fiqs;
638
639 /* (INT_STS_ND & INT_TRIG_RX_HEADER) */
640 u32 rx_headers;
641
642 /* (INT_STS_ND & INT_TRIG_RX_CMPLT) */
643 u32 rx_completes;
644
645 /* (INT_STS_ND & INT_TRIG_NO_RX_BUF) */
646 u32 rx_mem_overflow;
647
648 /* (INT_STS_ND & INT_TRIG_S_RX_RDY) */
649 u32 rx_rdys;
650
651 /* irqisr() */
652 u32 irqs;
653
654 /* (INT_STS_ND & INT_TRIG_TX_PROC) */
655 u32 tx_procs;
656
657 /* (INT_STS_ND & INT_TRIG_DECRYPT_DONE) */
658 u32 decrypt_done;
659
660 /* (INT_STS_ND & INT_TRIG_DMA0) */
661 u32 dma0_done;
662
663 /* (INT_STS_ND & INT_TRIG_DMA1) */
664 u32 dma1_done;
665
666 /* (INT_STS_ND & INT_TRIG_TX_EXC_CMPLT) */
667 u32 tx_exch_complete;
668
669 /* (INT_STS_ND & INT_TRIG_COMMAND) */
670 u32 commands;
671
672 /* (INT_STS_ND & INT_TRIG_RX_PROC) */
673 u32 rx_procs;
674
675 /* (INT_STS_ND & INT_TRIG_PM_802) */
676 u32 hw_pm_mode_changes;
677
678 /* (INT_STS_ND & INT_TRIG_ACKNOWLEDGE) */
679 u32 host_acknowledges;
680
681 /* (INT_STS_ND & INT_TRIG_PM_PCI) */
682 u32 pci_pm;
683
684 /* (INT_STS_ND & INT_TRIG_ACM_WAKEUP) */
685 u32 wakeups;
686
687 /* (INT_STS_ND & INT_TRIG_LOW_RSSI) */
688 u32 low_rssi;
689} __attribute__ ((packed));
690
691struct acx_wep_statistics {
692 /* WEP address keys configured */
693 u32 addr_key_count;
694
695 /* default keys configured */
696 u32 default_key_count;
697
698 u32 reserved;
699
700 /* number of times that WEP key not found on lookup */
701 u32 key_not_found;
702
703 /* number of times that WEP key decryption failed */
704 u32 decrypt_fail;
705
706 /* WEP packets decrypted */
707 u32 packets;
708
709 /* WEP decrypt interrupts */
710 u32 interrupt;
711} __attribute__ ((packed));
712
713#define ACX_MISSED_BEACONS_SPREAD 10
714
715struct acx_pwr_statistics {
716 /* the amount of enters into power save mode (both PD & ELP) */
717 u32 ps_enter;
718
719 /* the amount of enters into ELP mode */
720 u32 elp_enter;
721
722 /* the amount of missing beacon interrupts to the host */
723 u32 missing_bcns;
724
725 /* the amount of wake on host-access times */
726 u32 wake_on_host;
727
728 /* the amount of wake on timer-expire */
729 u32 wake_on_timer_exp;
730
731 /* the number of packets that were transmitted with PS bit set */
732 u32 tx_with_ps;
733
734 /* the number of packets that were transmitted with PS bit clear */
735 u32 tx_without_ps;
736
737 /* the number of received beacons */
738 u32 rcvd_beacons;
739
740 /* the number of entering into PowerOn (power save off) */
741 u32 power_save_off;
742
743 /* the number of entries into power save mode */
744 u16 enable_ps;
745
746 /*
747 * the number of exits from power save, not including failed PS
748 * transitions
749 */
750 u16 disable_ps;
751
752 /*
753 * the number of times the TSF counter was adjusted because
754 * of drift
755 */
756 u32 fix_tsf_ps;
757
758 /* Gives statistics about the spread continuous missed beacons.
759 * The 16 LSB are dedicated for the PS mode.
760 * The 16 MSB are dedicated for the PS mode.
761 * cont_miss_bcns_spread[0] - single missed beacon.
762 * cont_miss_bcns_spread[1] - two continuous missed beacons.
763 * cont_miss_bcns_spread[2] - three continuous missed beacons.
764 * ...
765 * cont_miss_bcns_spread[9] - ten and more continuous missed beacons.
766 */
767 u32 cont_miss_bcns_spread[ACX_MISSED_BEACONS_SPREAD];
768
769 /* the number of beacons in awake mode */
770 u32 rcvd_awake_beacons;
771} __attribute__ ((packed));
772
773struct acx_mic_statistics {
774 u32 rx_pkts;
775 u32 calc_failure;
776} __attribute__ ((packed));
777
778struct acx_aes_statistics {
779 u32 encrypt_fail;
780 u32 decrypt_fail;
781 u32 encrypt_packets;
782 u32 decrypt_packets;
783 u32 encrypt_interrupt;
784 u32 decrypt_interrupt;
785} __attribute__ ((packed));
786
787struct acx_event_statistics {
788 u32 heart_beat;
789 u32 calibration;
790 u32 rx_mismatch;
791 u32 rx_mem_empty;
792 u32 rx_pool;
793 u32 oom_late;
794 u32 phy_transmit_error;
795 u32 tx_stuck;
796} __attribute__ ((packed));
797
798struct acx_ps_statistics {
799 u32 pspoll_timeouts;
800 u32 upsd_timeouts;
801 u32 upsd_max_sptime;
802 u32 upsd_max_apturn;
803 u32 pspoll_max_apturn;
804 u32 pspoll_utilization;
805 u32 upsd_utilization;
806} __attribute__ ((packed));
807
808struct acx_rxpipe_statistics {
809 u32 rx_prep_beacon_drop;
810 u32 descr_host_int_trig_rx_data;
811 u32 beacon_buffer_thres_host_int_trig_rx_data;
812 u32 missed_beacon_host_int_trig_rx_data;
813 u32 tx_xfr_host_int_trig_rx_data;
814} __attribute__ ((packed));
815
816struct acx_statistics {
817 struct acx_header header;
818
819 struct acx_tx_statistics tx;
820 struct acx_rx_statistics rx;
821 struct acx_dma_statistics dma;
822 struct acx_isr_statistics isr;
823 struct acx_wep_statistics wep;
824 struct acx_pwr_statistics pwr;
825 struct acx_aes_statistics aes;
826 struct acx_mic_statistics mic;
827 struct acx_event_statistics event;
828 struct acx_ps_statistics ps;
829 struct acx_rxpipe_statistics rxpipe;
830} __attribute__ ((packed));
831
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300832struct acx_rate_class {
833 u32 enabled_rates;
834 u8 short_retry_limit;
835 u8 long_retry_limit;
836 u8 aflags;
837 u8 reserved;
838};
839
840struct acx_rate_policy {
841 struct acx_header header;
842
843 u32 rate_class_cnt;
Juuso Oikarinen45b531a2009-10-13 12:47:41 +0300844 struct acx_rate_class rate_class[CONF_TX_MAX_RATE_CLASSES];
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300845} __attribute__ ((packed));
846
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300847struct acx_ac_cfg {
848 struct acx_header header;
849 u8 ac;
850 u8 cw_min;
851 u16 cw_max;
852 u8 aifsn;
853 u8 reserved;
854 u16 tx_op_limit;
855} __attribute__ ((packed));
856
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300857struct acx_tid_config {
858 struct acx_header header;
859 u8 queue_id;
860 u8 channel_type;
861 u8 tsid;
862 u8 ps_scheme;
863 u8 ack_policy;
864 u8 padding[3];
865 u32 apsd_conf[2];
866} __attribute__ ((packed));
867
868struct acx_frag_threshold {
869 struct acx_header header;
870 u16 frag_threshold;
871 u8 padding[2];
872} __attribute__ ((packed));
873
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300874struct acx_tx_config_options {
875 struct acx_header header;
876 u16 tx_compl_timeout; /* msec */
877 u16 tx_compl_threshold; /* number of packets */
878} __attribute__ ((packed));
879
880#define ACX_RX_MEM_BLOCKS 64
881#define ACX_TX_MIN_MEM_BLOCKS 64
882#define ACX_TX_DESCRIPTORS 32
883#define ACX_NUM_SSID_PROFILES 1
884
885struct wl1271_acx_config_memory {
886 struct acx_header header;
887
888 u8 rx_mem_block_num;
889 u8 tx_min_mem_block_num;
890 u8 num_stations;
891 u8 num_ssid_profiles;
892 u32 total_tx_descriptors;
893} __attribute__ ((packed));
894
895struct wl1271_acx_mem_map {
896 struct acx_header header;
897
898 void *code_start;
899 void *code_end;
900
901 void *wep_defkey_start;
902 void *wep_defkey_end;
903
904 void *sta_table_start;
905 void *sta_table_end;
906
907 void *packet_template_start;
908 void *packet_template_end;
909
910 /* Address of the TX result interface (control block) */
911 u32 tx_result;
912 u32 tx_result_queue_start;
913
914 void *queue_memory_start;
915 void *queue_memory_end;
916
917 u32 packet_memory_pool_start;
918 u32 packet_memory_pool_end;
919
920 void *debug_buffer1_start;
921 void *debug_buffer1_end;
922
923 void *debug_buffer2_start;
924 void *debug_buffer2_end;
925
926 /* Number of blocks FW allocated for TX packets */
927 u32 num_tx_mem_blocks;
928
929 /* Number of blocks FW allocated for RX packets */
930 u32 num_rx_mem_blocks;
931
932 /* the following 4 fields are valid in SLAVE mode only */
933 u8 *tx_cbuf;
934 u8 *rx_cbuf;
935 void *rx_ctrl;
936 void *tx_ctrl;
937} __attribute__ ((packed));
938
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300939struct wl1271_acx_rx_config_opt {
940 struct acx_header header;
941
942 u16 mblk_threshold;
943 u16 threshold;
944 u16 timeout;
945 u8 queue_type;
946 u8 reserved;
947} __attribute__ ((packed));
948
Juuso Oikarinen11f70f92009-10-13 12:47:46 +0300949
950struct wl1271_acx_bet_enable {
951 struct acx_header header;
952
953 u8 enable;
954 u8 max_consecutive;
955 u8 padding[2];
956} __attribute__ ((packed));
957
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300958enum {
959 ACX_WAKE_UP_CONDITIONS = 0x0002,
960 ACX_MEM_CFG = 0x0003,
961 ACX_SLOT = 0x0004,
962 ACX_AC_CFG = 0x0007,
963 ACX_MEM_MAP = 0x0008,
964 ACX_AID = 0x000A,
965 /* ACX_FW_REV is missing in the ref driver, but seems to work */
966 ACX_FW_REV = 0x000D,
967 ACX_MEDIUM_USAGE = 0x000F,
968 ACX_RX_CFG = 0x0010,
969 ACX_TX_QUEUE_CFG = 0x0011, /* FIXME: only used by wl1251 */
970 ACX_STATISTICS = 0x0013, /* Debug API */
971 ACX_PWR_CONSUMPTION_STATISTICS = 0x0014,
972 ACX_FEATURE_CFG = 0x0015,
973 ACX_TID_CFG = 0x001A,
974 ACX_PS_RX_STREAMING = 0x001B,
975 ACX_BEACON_FILTER_OPT = 0x001F,
976 ACX_NOISE_HIST = 0x0021,
977 ACX_HDK_VERSION = 0x0022, /* ??? */
978 ACX_PD_THRESHOLD = 0x0023,
979 ACX_TX_CONFIG_OPT = 0x0024,
980 ACX_CCA_THRESHOLD = 0x0025,
981 ACX_EVENT_MBOX_MASK = 0x0026,
982 ACX_CONN_MONIT_PARAMS = 0x002D,
983 ACX_CONS_TX_FAILURE = 0x002F,
984 ACX_BCN_DTIM_OPTIONS = 0x0031,
985 ACX_SG_ENABLE = 0x0032,
986 ACX_SG_CFG = 0x0033,
987 ACX_BEACON_FILTER_TABLE = 0x0038,
988 ACX_ARP_IP_FILTER = 0x0039,
989 ACX_ROAMING_STATISTICS_TBL = 0x003B,
990 ACX_RATE_POLICY = 0x003D,
991 ACX_CTS_PROTECTION = 0x003E,
992 ACX_SLEEP_AUTH = 0x003F,
993 ACX_PREAMBLE_TYPE = 0x0040,
994 ACX_ERROR_CNT = 0x0041,
995 ACX_IBSS_FILTER = 0x0044,
996 ACX_SERVICE_PERIOD_TIMEOUT = 0x0045,
997 ACX_TSF_INFO = 0x0046,
998 ACX_CONFIG_PS_WMM = 0x0049,
999 ACX_ENABLE_RX_DATA_FILTER = 0x004A,
1000 ACX_SET_RX_DATA_FILTER = 0x004B,
1001 ACX_GET_DATA_FILTER_STATISTICS = 0x004C,
1002 ACX_RX_CONFIG_OPT = 0x004E,
1003 ACX_FRAG_CFG = 0x004F,
1004 ACX_BET_ENABLE = 0x0050,
1005 ACX_RSSI_SNR_TRIGGER = 0x0051,
1006 ACX_RSSI_SNR_WEIGHTS = 0x0051,
1007 ACX_KEEP_ALIVE_MODE = 0x0052,
1008 ACX_SET_KEEP_ALIVE_CONFIG = 0x0054,
1009 ACX_BA_SESSION_RESPONDER_POLICY = 0x0055,
1010 ACX_BA_SESSION_INITIATOR_POLICY = 0x0056,
1011 ACX_PEER_HT_CAP = 0x0057,
1012 ACX_HT_BSS_OPERATION = 0x0058,
1013 ACX_COEX_ACTIVITY = 0x0059,
Juuso Oikarinen3cfd6cf2009-10-12 15:08:52 +03001014 ACX_SET_SMART_REFLEX_DEBUG = 0x005A,
1015 ACX_SET_SMART_REFLEX_STATE = 0x005B,
1016 ACX_SET_SMART_REFLEX_PARAMS = 0x005F,
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001017 DOT11_RX_MSDU_LIFE_TIME = 0x1004,
1018 DOT11_CUR_TX_PWR = 0x100D,
1019 DOT11_RX_DOT11_MODE = 0x1012,
1020 DOT11_RTS_THRESHOLD = 0x1013,
1021 DOT11_GROUP_ADDRESS_TBL = 0x1014,
1022
1023 MAX_DOT11_IE = DOT11_GROUP_ADDRESS_TBL,
1024
1025 MAX_IE = 0xFFFF
1026};
1027
1028
Juuso Oikarinen51f2be22009-10-13 12:47:42 +03001029int wl1271_acx_wake_up_conditions(struct wl1271 *wl);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001030int wl1271_acx_sleep_auth(struct wl1271 *wl, u8 sleep_auth);
1031int wl1271_acx_fw_version(struct wl1271 *wl, char *buf, size_t len);
1032int wl1271_acx_tx_power(struct wl1271 *wl, int power);
1033int wl1271_acx_feature_cfg(struct wl1271 *wl);
1034int wl1271_acx_mem_map(struct wl1271 *wl,
1035 struct acx_header *mem_map, size_t len);
Juuso Oikarinen8793f9b2009-10-13 12:47:40 +03001036int wl1271_acx_rx_msdu_life_time(struct wl1271 *wl);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001037int wl1271_acx_rx_config(struct wl1271 *wl, u32 config, u32 filter);
1038int wl1271_acx_pd_threshold(struct wl1271 *wl);
1039int wl1271_acx_slot(struct wl1271 *wl, enum acx_slot_type slot_time);
Juuso Oikarinenc87dec92009-10-08 21:56:31 +03001040int wl1271_acx_group_address_tbl(struct wl1271 *wl, bool enable,
1041 void *mc_list, u32 mc_list_len);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001042int wl1271_acx_service_period_timeout(struct wl1271 *wl);
1043int wl1271_acx_rts_threshold(struct wl1271 *wl, u16 rts_threshold);
Juuso Oikarinen19221672009-10-08 21:56:35 +03001044int wl1271_acx_beacon_filter_opt(struct wl1271 *wl, bool enable_filter);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001045int wl1271_acx_beacon_filter_table(struct wl1271 *wl);
Juuso Oikarinen34415232009-10-08 21:56:33 +03001046int wl1271_acx_conn_monit_params(struct wl1271 *wl);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001047int wl1271_acx_sg_enable(struct wl1271 *wl);
1048int wl1271_acx_sg_cfg(struct wl1271 *wl);
1049int wl1271_acx_cca_threshold(struct wl1271 *wl);
1050int wl1271_acx_bcn_dtim_options(struct wl1271 *wl);
1051int wl1271_acx_aid(struct wl1271 *wl, u16 aid);
1052int wl1271_acx_event_mbox_mask(struct wl1271 *wl, u32 event_mask);
1053int wl1271_acx_set_preamble(struct wl1271 *wl, enum acx_preamble_type preamble);
1054int wl1271_acx_cts_protect(struct wl1271 *wl,
Juuso Oikarinen11f70f92009-10-13 12:47:46 +03001055 enum acx_ctsprotect_type ctsprotect);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001056int wl1271_acx_statistics(struct wl1271 *wl, struct acx_statistics *stats);
Juuso Oikarinen8a5a37a2009-10-08 21:56:24 +03001057int wl1271_acx_rate_policies(struct wl1271 *wl, u32 enabled_rates);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001058int wl1271_acx_ac_cfg(struct wl1271 *wl);
1059int wl1271_acx_tid_cfg(struct wl1271 *wl);
1060int wl1271_acx_frag_threshold(struct wl1271 *wl);
1061int wl1271_acx_tx_config_options(struct wl1271 *wl);
1062int wl1271_acx_mem_cfg(struct wl1271 *wl);
1063int wl1271_acx_init_mem_config(struct wl1271 *wl);
1064int wl1271_acx_init_rx_interrupt(struct wl1271 *wl);
Juuso Oikarinen3cfd6cf2009-10-12 15:08:52 +03001065int wl1271_acx_smart_reflex(struct wl1271 *wl);
Juuso Oikarinen11f70f92009-10-13 12:47:46 +03001066int wl1271_acx_bet_enable(struct wl1271 *wl, bool enable);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001067
1068#endif /* __WL1271_ACX_H__ */