blob: 0d67674b64b13e9a4618548fb1ca3d2d2211f797 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
David Howells760285e2012-10-02 18:01:07 +010026#include <drm/drmP.h>
27#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020028#include "radeon.h"
29
30#define CURSOR_WIDTH 64
31#define CURSOR_HEIGHT 64
32
33static void radeon_lock_cursor(struct drm_crtc *crtc, bool lock)
34{
35 struct radeon_device *rdev = crtc->dev->dev_private;
36 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
37 uint32_t cur_lock;
38
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050039 if (ASIC_IS_DCE4(rdev)) {
40 cur_lock = RREG32(EVERGREEN_CUR_UPDATE + radeon_crtc->crtc_offset);
41 if (lock)
42 cur_lock |= EVERGREEN_CURSOR_UPDATE_LOCK;
43 else
44 cur_lock &= ~EVERGREEN_CURSOR_UPDATE_LOCK;
45 WREG32(EVERGREEN_CUR_UPDATE + radeon_crtc->crtc_offset, cur_lock);
46 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +020047 cur_lock = RREG32(AVIVO_D1CUR_UPDATE + radeon_crtc->crtc_offset);
48 if (lock)
49 cur_lock |= AVIVO_D1CURSOR_UPDATE_LOCK;
50 else
51 cur_lock &= ~AVIVO_D1CURSOR_UPDATE_LOCK;
52 WREG32(AVIVO_D1CUR_UPDATE + radeon_crtc->crtc_offset, cur_lock);
53 } else {
54 cur_lock = RREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset);
55 if (lock)
56 cur_lock |= RADEON_CUR_LOCK;
57 else
58 cur_lock &= ~RADEON_CUR_LOCK;
59 WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset, cur_lock);
60 }
61}
62
63static void radeon_hide_cursor(struct drm_crtc *crtc)
64{
65 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
66 struct radeon_device *rdev = crtc->dev->dev_private;
67
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050068 if (ASIC_IS_DCE4(rdev)) {
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +010069 WREG32_IDX(EVERGREEN_CUR_CONTROL + radeon_crtc->crtc_offset,
70 EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT) |
71 EVERGREEN_CURSOR_URGENT_CONTROL(EVERGREEN_CURSOR_URGENT_1_2));
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050072 } else if (ASIC_IS_AVIVO(rdev)) {
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +010073 WREG32_IDX(AVIVO_D1CUR_CONTROL + radeon_crtc->crtc_offset,
74 (AVIVO_D1CURSOR_MODE_24BPP << AVIVO_D1CURSOR_MODE_SHIFT));
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075 } else {
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +010076 u32 reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077 switch (radeon_crtc->crtc_id) {
78 case 0:
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +010079 reg = RADEON_CRTC_GEN_CNTL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020080 break;
81 case 1:
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +010082 reg = RADEON_CRTC2_GEN_CNTL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020083 break;
84 default:
85 return;
86 }
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +010087 WREG32_IDX(reg, RREG32_IDX(reg) & ~RADEON_CRTC_CUR_EN);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020088 }
89}
90
91static void radeon_show_cursor(struct drm_crtc *crtc)
92{
93 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
94 struct radeon_device *rdev = crtc->dev->dev_private;
95
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050096 if (ASIC_IS_DCE4(rdev)) {
97 WREG32(RADEON_MM_INDEX, EVERGREEN_CUR_CONTROL + radeon_crtc->crtc_offset);
98 WREG32(RADEON_MM_DATA, EVERGREEN_CURSOR_EN |
Alex Deucherf4254a22012-07-10 15:20:24 -040099 EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT) |
100 EVERGREEN_CURSOR_URGENT_CONTROL(EVERGREEN_CURSOR_URGENT_1_2));
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500101 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102 WREG32(RADEON_MM_INDEX, AVIVO_D1CUR_CONTROL + radeon_crtc->crtc_offset);
103 WREG32(RADEON_MM_DATA, AVIVO_D1CURSOR_EN |
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500104 (AVIVO_D1CURSOR_MODE_24BPP << AVIVO_D1CURSOR_MODE_SHIFT));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105 } else {
106 switch (radeon_crtc->crtc_id) {
107 case 0:
108 WREG32(RADEON_MM_INDEX, RADEON_CRTC_GEN_CNTL);
109 break;
110 case 1:
111 WREG32(RADEON_MM_INDEX, RADEON_CRTC2_GEN_CNTL);
112 break;
113 default:
114 return;
115 }
116
117 WREG32_P(RADEON_MM_DATA, (RADEON_CRTC_CUR_EN |
118 (RADEON_CRTC_CUR_MODE_24BPP << RADEON_CRTC_CUR_MODE_SHIFT)),
119 ~(RADEON_CRTC_CUR_EN | RADEON_CRTC_CUR_MODE_MASK));
120 }
121}
122
123static void radeon_set_cursor(struct drm_crtc *crtc, struct drm_gem_object *obj,
Alex Deucherf981d462010-09-30 19:16:03 -0400124 uint64_t gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200125{
126 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
127 struct radeon_device *rdev = crtc->dev->dev_private;
128
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500129 if (ASIC_IS_DCE4(rdev)) {
Alex Deucherf981d462010-09-30 19:16:03 -0400130 WREG32(EVERGREEN_CUR_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
131 upper_32_bits(gpu_addr));
132 WREG32(EVERGREEN_CUR_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
133 gpu_addr & 0xffffffff);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500134 } else if (ASIC_IS_AVIVO(rdev)) {
Alex Deucherc290dad2009-10-22 16:12:34 -0400135 if (rdev->family >= CHIP_RV770) {
136 if (radeon_crtc->crtc_id)
Alex Deucherf981d462010-09-30 19:16:03 -0400137 WREG32(R700_D2CUR_SURFACE_ADDRESS_HIGH, upper_32_bits(gpu_addr));
Alex Deucherc290dad2009-10-22 16:12:34 -0400138 else
Alex Deucherf981d462010-09-30 19:16:03 -0400139 WREG32(R700_D1CUR_SURFACE_ADDRESS_HIGH, upper_32_bits(gpu_addr));
Alex Deucherc290dad2009-10-22 16:12:34 -0400140 }
Alex Deucherf981d462010-09-30 19:16:03 -0400141 WREG32(AVIVO_D1CUR_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
142 gpu_addr & 0xffffffff);
Alex Deucherc290dad2009-10-22 16:12:34 -0400143 } else {
Alex Deucherc836e862009-07-13 13:51:03 -0400144 radeon_crtc->legacy_cursor_offset = gpu_addr - radeon_crtc->legacy_display_base_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200145 /* offset is from DISP(2)_BASE_ADDRESS */
Alex Deucherc836e862009-07-13 13:51:03 -0400146 WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset, radeon_crtc->legacy_cursor_offset);
147 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200148}
149
150int radeon_crtc_cursor_set(struct drm_crtc *crtc,
151 struct drm_file *file_priv,
152 uint32_t handle,
153 uint32_t width,
154 uint32_t height)
155{
156 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Michel Dänzerc4353012012-03-14 17:12:41 +0100157 struct radeon_device *rdev = crtc->dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200158 struct drm_gem_object *obj;
Michel Dänzerc4353012012-03-14 17:12:41 +0100159 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160 uint64_t gpu_addr;
161 int ret;
162
163 if (!handle) {
164 /* turn off cursor */
165 radeon_hide_cursor(crtc);
166 obj = NULL;
167 goto unpin;
168 }
169
170 if ((width > CURSOR_WIDTH) || (height > CURSOR_HEIGHT)) {
171 DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
172 return -EINVAL;
173 }
174
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200175 obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
176 if (!obj) {
177 DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, radeon_crtc->crtc_id);
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100178 return -ENOENT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200179 }
180
Michel Dänzerc4353012012-03-14 17:12:41 +0100181 robj = gem_to_radeon_bo(obj);
182 ret = radeon_bo_reserve(robj, false);
183 if (unlikely(ret != 0))
184 goto fail;
185 /* Only 27 bit offset for legacy cursor */
186 ret = radeon_bo_pin_restricted(robj, RADEON_GEM_DOMAIN_VRAM,
187 ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27,
188 &gpu_addr);
189 radeon_bo_unreserve(robj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190 if (ret)
191 goto fail;
192
Ilija Hadzic45e5f6a2011-05-04 20:15:03 -0400193 radeon_crtc->cursor_width = width;
194 radeon_crtc->cursor_height = height;
195
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196 radeon_lock_cursor(crtc, true);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197 radeon_set_cursor(crtc, obj, gpu_addr);
198 radeon_show_cursor(crtc);
199 radeon_lock_cursor(crtc, false);
200
201unpin:
202 if (radeon_crtc->cursor_bo) {
Michel Dänzer654c59c2012-03-14 14:59:25 +0100203 robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
204 ret = radeon_bo_reserve(robj, false);
205 if (likely(ret == 0)) {
206 radeon_bo_unpin(robj);
207 radeon_bo_unreserve(robj);
208 }
Luca Barbieribc9025b2010-02-09 05:49:12 +0000209 drm_gem_object_unreference_unlocked(radeon_crtc->cursor_bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200210 }
211
212 radeon_crtc->cursor_bo = obj;
213 return 0;
214fail:
Luca Barbieribc9025b2010-02-09 05:49:12 +0000215 drm_gem_object_unreference_unlocked(obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200216
Matt Turner4cdb82b2010-06-19 14:13:45 -0400217 return ret;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200218}
219
220int radeon_crtc_cursor_move(struct drm_crtc *crtc,
221 int x, int y)
222{
223 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
224 struct radeon_device *rdev = crtc->dev->dev_private;
225 int xorigin = 0, yorigin = 0;
Alex Deucher6a2a11d2010-10-14 17:14:57 -0400226 int w = radeon_crtc->cursor_width;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227
Michel Dänzerb8aee292011-09-30 17:16:52 +0200228 if (ASIC_IS_AVIVO(rdev)) {
229 /* avivo cursor are offset into the total surface */
230 x += crtc->x;
231 y += crtc->y;
232 }
233 DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
234
Michel Dänzer02e68592011-09-30 17:16:53 +0200235 if (x < 0) {
Michel Dänzer7d309522011-09-30 17:16:51 +0200236 xorigin = min(-x, CURSOR_WIDTH - 1);
Michel Dänzer02e68592011-09-30 17:16:53 +0200237 x = 0;
238 }
239 if (y < 0) {
Michel Dänzer7d309522011-09-30 17:16:51 +0200240 yorigin = min(-y, CURSOR_HEIGHT - 1);
Michel Dänzer02e68592011-09-30 17:16:53 +0200241 y = 0;
242 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243
Jerome Glissee521a292013-01-21 15:50:03 -0500244 /* fixed on DCE6 and newer */
245 if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE6(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200246 int i = 0;
247 struct drm_crtc *crtc_p;
248
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300249 /* avivo cursor image can't end on 128 pixel boundary or
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200250 * go past the end of the frame if both crtcs are enabled
251 */
252 list_for_each_entry(crtc_p, &crtc->dev->mode_config.crtc_list, head) {
253 if (crtc_p->enabled)
254 i++;
255 }
256 if (i > 1) {
257 int cursor_end, frame_end;
258
259 cursor_end = x - xorigin + w;
260 frame_end = crtc->x + crtc->mode.crtc_hdisplay;
261 if (cursor_end >= frame_end) {
262 w = w - (cursor_end - frame_end);
263 if (!(frame_end & 0x7f))
264 w--;
265 } else {
266 if (!(cursor_end & 0x7f))
267 w--;
268 }
Michel Dänzerf60ec4c2012-07-17 19:02:09 +0200269 if (w <= 0) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270 w = 1;
Michel Dänzerf60ec4c2012-07-17 19:02:09 +0200271 cursor_end = x - xorigin + w;
272 if (!(cursor_end & 0x7f)) {
273 x--;
274 WARN_ON_ONCE(x < 0);
275 }
276 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200277 }
Alex Deucher6a2a11d2010-10-14 17:14:57 -0400278 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200279
Alex Deucher6a2a11d2010-10-14 17:14:57 -0400280 radeon_lock_cursor(crtc, true);
281 if (ASIC_IS_DCE4(rdev)) {
Michel Dänzer02e68592011-09-30 17:16:53 +0200282 WREG32(EVERGREEN_CUR_POSITION + radeon_crtc->crtc_offset, (x << 16) | y);
Alex Deucher6a2a11d2010-10-14 17:14:57 -0400283 WREG32(EVERGREEN_CUR_HOT_SPOT + radeon_crtc->crtc_offset, (xorigin << 16) | yorigin);
284 WREG32(EVERGREEN_CUR_SIZE + radeon_crtc->crtc_offset,
285 ((w - 1) << 16) | (radeon_crtc->cursor_height - 1));
286 } else if (ASIC_IS_AVIVO(rdev)) {
Michel Dänzer02e68592011-09-30 17:16:53 +0200287 WREG32(AVIVO_D1CUR_POSITION + radeon_crtc->crtc_offset, (x << 16) | y);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288 WREG32(AVIVO_D1CUR_HOT_SPOT + radeon_crtc->crtc_offset, (xorigin << 16) | yorigin);
289 WREG32(AVIVO_D1CUR_SIZE + radeon_crtc->crtc_offset,
290 ((w - 1) << 16) | (radeon_crtc->cursor_height - 1));
291 } else {
292 if (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)
293 y *= 2;
294
295 WREG32(RADEON_CUR_HORZ_VERT_OFF + radeon_crtc->crtc_offset,
296 (RADEON_CUR_LOCK
297 | (xorigin << 16)
298 | yorigin));
299 WREG32(RADEON_CUR_HORZ_VERT_POSN + radeon_crtc->crtc_offset,
300 (RADEON_CUR_LOCK
Michel Dänzer02e68592011-09-30 17:16:53 +0200301 | (x << 16)
302 | y));
Alex Deucherc836e862009-07-13 13:51:03 -0400303 /* offset is from DISP(2)_BASE_ADDRESS */
304 WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset, (radeon_crtc->legacy_cursor_offset +
305 (yorigin * 256)));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200306 }
307 radeon_lock_cursor(crtc, false);
308
309 return 0;
310}