blob: 833484da12d97206d6d47bf72aed846d1aed3ace [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/**
2 * \file radeon_drv.c
3 * ATI Radeon driver
4 *
5 * \author Gareth Hughes <gareth@valinux.com>
6 */
7
8/*
9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10 * All Rights Reserved.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice (including the next
20 * paragraph) shall be included in all copies or substantial portions of the
21 * Software.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29 * OTHER DEALINGS IN THE SOFTWARE.
30 */
31
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/radeon_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "radeon_drv.h"
35
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drm_pciids.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039
40
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041/*
42 * KMS wrapper.
Dave Airlie0de1a572010-03-01 16:32:15 +100043 * - 2.0.0 - initial interface
44 * - 2.1.0 - add square tiling interface
Alex Deucherfdb43522010-03-26 15:24:14 -040045 * - 2.2.0 - add r6xx/r7xx const buffer support
Marek Olšákcae94b02010-02-21 21:24:15 +010046 * - 2.3.0 - add MSPOS + 3D texture + r500 VAP regs
Jerome Glissebc35afd2010-05-12 18:01:13 +020047 * - 2.4.0 - add crtc id query
Alex Deucher148a03b2010-06-03 19:00:03 -040048 * - 2.5.0 - add get accel 2 to work around ddx breakage for evergreen
Dave Airlieab9e1f52010-07-13 11:11:11 +100049 * - 2.6.0 - add tiling config query (r6xx+), add initial HiZ support (r300->r500)
Alex Deucher71901cc2010-10-21 13:45:30 -040050 * 2.7.0 - fixups for r600 2D tiling support. (no external ABI change), add eg dyn gpr regs
Alex Deucher58bbf012011-01-24 17:14:26 -050051 * 2.8.0 - pageflip support, r500 US_FORMAT regs. r500 ARGB2101010 colorbuf, r300->r500 CMASK, clock crystal query
Dave Airlie486af182011-03-01 14:32:27 +100052 * 2.9.0 - r600 tiling (s3tc,rgtc) working, SET_PREDICATION packet 3 on r600 + eg, backend query
Alex Deucherb8709892011-07-27 04:17:25 +000053 * 2.10.0 - fusion 2D tiling
54 * 2.11.0 - backend map, initial compute support for the CS checker
Marek Olšáke70f2242011-10-25 01:38:45 +020055 * 2.12.0 - RADEON_CS_KEEP_TILING_FLAGS
Marek Olšákdd220a02012-01-27 12:17:59 -050056 * 2.13.0 - virtual memory support, streamout
Jerome Glisse285484e2011-12-16 17:03:42 -050057 * 2.14.0 - add evergreen tiling informations
Tom Stellard609c1e12012-03-20 17:17:55 -040058 * 2.15.0 - add max_pipes query
Jerome Glissed2609872012-06-09 10:57:41 -040059 * 2.16.0 - fix evergreen 2D tiled surface calculation
Alex Deucher7c77bf22012-06-14 22:06:37 +020060 * 2.17.0 - add STRMOUT_BASE_UPDATE for r7xx
Marek Olšák0f457e42012-07-29 16:24:57 +020061 * 2.18.0 - r600-eg: allow "invalid" DB formats
Marek Olšákb51ad122012-08-09 16:34:16 +020062 * 2.19.0 - r600-eg: MSAA textures
Marek Olšák6759a0a2012-08-09 16:34:17 +020063 * 2.20.0 - r600-si: RADEON_INFO_TIMESTAMP query
Marek Olšákc116cc92012-08-19 02:22:09 +020064 * 2.21.0 - r600-r700: FMASK and CMASK
Marek Olšák523885d2012-08-24 14:27:36 +020065 * 2.22.0 - r600 only: RESOLVE_BOX allowed
Marek Olšák46fc8782012-09-25 01:45:33 +020066 * 2.23.0 - allow STRMOUT_BASE_UPDATE on RS780 and RS880
Marek Olšák61051af2012-09-25 03:34:01 +020067 * 2.24.0 - eg only: allow MIP_ADDRESS=0 for MSAA textures
Alex Deucher71bfe912012-12-07 20:00:30 -050068 * 2.25.0 - eg+: new info request for num SE and num SH
Jerome Glisse4ac05332012-12-13 12:08:11 -050069 * 2.26.0 - r600-eg: fix htile size computation
Alex Deucher8696e332012-12-13 18:57:07 -050070 * 2.27.0 - r600-SI: Add CS ioctl support for async DMA
Jerome Glisse4613ca12012-12-19 12:26:45 -050071 * 2.28.0 - r600-eg: Add MEM_WRITE packet support
Marek Olšákc18b1172013-01-12 04:19:37 +010072 * 2.29.0 - R500 FP16 color clear registers
Jerome Glisse771fe6b2009-06-05 14:42:42 +020073 */
74#define KMS_DRIVER_MAJOR 2
Marek Olšákc18b1172013-01-12 04:19:37 +010075#define KMS_DRIVER_MINOR 29
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076#define KMS_DRIVER_PATCHLEVEL 0
77int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags);
78int radeon_driver_unload_kms(struct drm_device *dev);
79int radeon_driver_firstopen_kms(struct drm_device *dev);
80void radeon_driver_lastclose_kms(struct drm_device *dev);
81int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
82void radeon_driver_postclose_kms(struct drm_device *dev,
83 struct drm_file *file_priv);
84void radeon_driver_preclose_kms(struct drm_device *dev,
85 struct drm_file *file_priv);
86int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
87int radeon_resume_kms(struct drm_device *dev);
88u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc);
89int radeon_enable_vblank_kms(struct drm_device *dev, int crtc);
90void radeon_disable_vblank_kms(struct drm_device *dev, int crtc);
Mario Kleinerf5a80202010-10-23 04:42:17 +020091int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
92 int *max_error,
93 struct timeval *vblank_time,
94 unsigned flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020095void radeon_driver_irq_preinstall_kms(struct drm_device *dev);
96int radeon_driver_irq_postinstall_kms(struct drm_device *dev);
97void radeon_driver_irq_uninstall_kms(struct drm_device *dev);
98irqreturn_t radeon_driver_irq_handler_kms(DRM_IRQ_ARGS);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020099int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
100 struct drm_file *file_priv);
101int radeon_gem_object_init(struct drm_gem_object *obj);
102void radeon_gem_object_free(struct drm_gem_object *obj);
Jerome Glisse721604a2012-01-05 22:11:05 -0500103int radeon_gem_object_open(struct drm_gem_object *obj,
104 struct drm_file *file_priv);
105void radeon_gem_object_close(struct drm_gem_object *obj,
106 struct drm_file *file_priv);
Mario Kleinerf5a80202010-10-23 04:42:17 +0200107extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
108 int *vpos, int *hpos);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109extern struct drm_ioctl_desc radeon_ioctls_kms[];
110extern int radeon_max_kms_ioctl;
111int radeon_mmap(struct file *filp, struct vm_area_struct *vma);
Dave Airlieff72145b2011-02-07 12:16:14 +1000112int radeon_mode_dumb_mmap(struct drm_file *filp,
113 struct drm_device *dev,
114 uint32_t handle, uint64_t *offset_p);
115int radeon_mode_dumb_create(struct drm_file *file_priv,
116 struct drm_device *dev,
117 struct drm_mode_create_dumb *args);
118int radeon_mode_dumb_destroy(struct drm_file *file_priv,
119 struct drm_device *dev,
120 uint32_t handle);
Alex Deucher40f5cf92012-05-10 18:33:13 -0400121struct dma_buf *radeon_gem_prime_export(struct drm_device *dev,
122 struct drm_gem_object *obj,
123 int flags);
124struct drm_gem_object *radeon_gem_prime_import(struct drm_device *dev,
125 struct dma_buf *dma_buf);
Christian König14adc892013-01-21 13:58:46 +0100126extern long radeon_kms_compat_ioctl(struct file *filp, unsigned int cmd,
127 unsigned long arg);
Dave Airlieff72145b2011-02-07 12:16:14 +1000128
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200129#if defined(CONFIG_DEBUG_FS)
130int radeon_debugfs_init(struct drm_minor *minor);
131void radeon_debugfs_cleanup(struct drm_minor *minor);
132#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200133
Christian König14adc892013-01-21 13:58:46 +0100134/* atpx handler */
135#if defined(CONFIG_VGA_SWITCHEROO)
136void radeon_register_atpx_handler(void);
137void radeon_unregister_atpx_handler(void);
138#else
139static inline void radeon_register_atpx_handler(void) {}
140static inline void radeon_unregister_atpx_handler(void) {}
141#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142
Dave Airlie689b9d72005-09-30 17:09:07 +1000143int radeon_no_wb;
Christian König14adc892013-01-21 13:58:46 +0100144int radeon_modeset = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200145int radeon_dynclks = -1;
146int radeon_r4xx_atom = 0;
147int radeon_agpmode = 0;
148int radeon_vram_limit = 0;
149int radeon_gart_size = 512; /* default gart size */
150int radeon_benchmarking = 0;
Michel Dänzerecc0b322009-07-21 11:23:57 +0200151int radeon_testing = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200152int radeon_connector_table = 0;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000153int radeon_tv = 1;
Alex Deucher805c2212011-06-06 17:39:16 -0400154int radeon_audio = 0;
Alex Deucherf46c0122010-03-31 00:33:27 -0400155int radeon_disp_priority = 0;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -0400156int radeon_hw_i2c = 0;
Dave Airlie197bbb32012-06-27 08:35:54 +0100157int radeon_pcie_gen2 = -1;
Alex Deuchera18cee12011-11-01 14:20:30 -0400158int radeon_msi = -1;
Christian König3368ff02012-05-02 15:11:21 +0200159int radeon_lockup_timeout = 10000;
Dave Airlie689b9d72005-09-30 17:09:07 +1000160
Niels de Vos61a2d072008-07-31 00:07:23 -0700161MODULE_PARM_DESC(no_wb, "Disable AGP writeback for scratch registers");
Dave Airlie689b9d72005-09-30 17:09:07 +1000162module_param_named(no_wb, radeon_no_wb, int, 0444);
163
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200164MODULE_PARM_DESC(modeset, "Disable/Enable modesetting");
165module_param_named(modeset, radeon_modeset, int, 0400);
166
167MODULE_PARM_DESC(dynclks, "Disable/Enable dynamic clocks");
168module_param_named(dynclks, radeon_dynclks, int, 0444);
169
170MODULE_PARM_DESC(r4xx_atom, "Enable ATOMBIOS modesetting for R4xx");
171module_param_named(r4xx_atom, radeon_r4xx_atom, int, 0444);
172
173MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing");
174module_param_named(vramlimit, radeon_vram_limit, int, 0600);
175
176MODULE_PARM_DESC(agpmode, "AGP Mode (-1 == PCI)");
177module_param_named(agpmode, radeon_agpmode, int, 0444);
178
Jean Delvare27d4d052011-11-30 17:22:55 +0100179MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc)");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180module_param_named(gartsize, radeon_gart_size, int, 0600);
181
182MODULE_PARM_DESC(benchmark, "Run benchmark");
183module_param_named(benchmark, radeon_benchmarking, int, 0444);
184
Michel Dänzerecc0b322009-07-21 11:23:57 +0200185MODULE_PARM_DESC(test, "Run tests");
186module_param_named(test, radeon_testing, int, 0444);
187
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200188MODULE_PARM_DESC(connector_table, "Force connector table");
189module_param_named(connector_table, radeon_connector_table, int, 0444);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000190
191MODULE_PARM_DESC(tv, "TV enable (0 = disable)");
192module_param_named(tv, radeon_tv, int, 0444);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200193
Alex Deucher805c2212011-06-06 17:39:16 -0400194MODULE_PARM_DESC(audio, "Audio enable (1 = enable)");
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200195module_param_named(audio, radeon_audio, int, 0444);
196
Alex Deucherf46c0122010-03-31 00:33:27 -0400197MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
198module_param_named(disp_priority, radeon_disp_priority, int, 0444);
199
Alex Deuchere2b0a8e2010-03-17 02:07:37 -0400200MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
201module_param_named(hw_i2c, radeon_hw_i2c, int, 0444);
202
Dave Airlie197bbb32012-06-27 08:35:54 +0100203MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
Alex Deucherd42dd572011-01-12 20:05:11 -0500204module_param_named(pcie_gen2, radeon_pcie_gen2, int, 0444);
205
Alex Deuchera18cee12011-11-01 14:20:30 -0400206MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
207module_param_named(msi, radeon_msi, int, 0444);
208
Christian König3368ff02012-05-02 15:11:21 +0200209MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (defaul 10000 = 10 seconds, 0 = disable)");
210module_param_named(lockup_timeout, radeon_lockup_timeout, int, 0444);
211
Christian König14adc892013-01-21 13:58:46 +0100212static struct pci_device_id pciidlist[] = {
213 radeon_PCI_IDS
214};
215
216MODULE_DEVICE_TABLE(pci, pciidlist);
217
218#ifdef CONFIG_DRM_RADEON_UMS
219
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700220static int radeon_suspend(struct drm_device *dev, pm_message_t state)
221{
222 drm_radeon_private_t *dev_priv = dev->dev_private;
223
Dave Airlie03efb882009-03-10 18:36:38 +1000224 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
225 return 0;
226
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700227 /* Disable *all* interrupts */
Alex Deucher800b6992009-03-06 11:47:54 -0500228 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700229 RADEON_WRITE(R500_DxMODE_INT_MASK, 0);
230 RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
231 return 0;
232}
233
234static int radeon_resume(struct drm_device *dev)
235{
236 drm_radeon_private_t *dev_priv = dev->dev_private;
237
Dave Airlie03efb882009-03-10 18:36:38 +1000238 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
239 return 0;
240
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700241 /* Restore interrupt registers */
Alex Deucher800b6992009-03-06 11:47:54 -0500242 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700243 RADEON_WRITE(R500_DxMODE_INT_MASK, dev_priv->r500_disp_irq_reg);
244 RADEON_WRITE(RADEON_GEN_INT_CNTL, dev_priv->irq_enable_reg);
245 return 0;
246}
247
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700248static const struct file_operations radeon_driver_old_fops = {
249 .owner = THIS_MODULE,
250 .open = drm_open,
251 .release = drm_release,
252 .unlocked_ioctl = drm_ioctl,
253 .mmap = drm_mmap,
254 .poll = drm_poll,
255 .fasync = drm_fasync,
256 .read = drm_read,
257#ifdef CONFIG_COMPAT
258 .compat_ioctl = radeon_compat_ioctl,
259#endif
260 .llseek = noop_llseek,
261};
262
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200263static struct drm_driver driver_old = {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000264 .driver_features =
265 DRIVER_USE_AGP | DRIVER_USE_MTRR | DRIVER_PCI_DMA | DRIVER_SG |
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700266 DRIVER_HAVE_IRQ | DRIVER_HAVE_DMA | DRIVER_IRQ_SHARED,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267 .dev_priv_size = sizeof(drm_radeon_buf_priv_t),
Dave Airlie22eae942005-11-10 22:16:34 +1100268 .load = radeon_driver_load,
269 .firstopen = radeon_driver_firstopen,
270 .open = radeon_driver_open,
271 .preclose = radeon_driver_preclose,
272 .postclose = radeon_driver_postclose,
273 .lastclose = radeon_driver_lastclose,
274 .unload = radeon_driver_unload,
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700275 .suspend = radeon_suspend,
276 .resume = radeon_resume,
277 .get_vblank_counter = radeon_get_vblank_counter,
278 .enable_vblank = radeon_enable_vblank,
279 .disable_vblank = radeon_disable_vblank,
Dave Airlie60f2ee02008-12-19 10:22:02 +1100280 .master_create = radeon_master_create,
281 .master_destroy = radeon_master_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 .irq_preinstall = radeon_driver_irq_preinstall,
283 .irq_postinstall = radeon_driver_irq_postinstall,
284 .irq_uninstall = radeon_driver_irq_uninstall,
285 .irq_handler = radeon_driver_irq_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 .ioctls = radeon_ioctls,
287 .dma_ioctl = radeon_cp_buffers,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700288 .fops = &radeon_driver_old_fops,
Dave Airlie22eae942005-11-10 22:16:34 +1100289 .name = DRIVER_NAME,
290 .desc = DRIVER_DESC,
291 .date = DRIVER_DATE,
292 .major = DRIVER_MAJOR,
293 .minor = DRIVER_MINOR,
294 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295};
296
Christian König14adc892013-01-21 13:58:46 +0100297#endif
298
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200299static struct drm_driver kms_driver;
300
Tommi Rantala30238152012-11-09 09:19:39 +0000301static int radeon_kick_out_firmware_fb(struct pci_dev *pdev)
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000302{
303 struct apertures_struct *ap;
304 bool primary = false;
305
306 ap = alloc_apertures(1);
Tommi Rantala30238152012-11-09 09:19:39 +0000307 if (!ap)
308 return -ENOMEM;
309
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000310 ap->ranges[0].base = pci_resource_start(pdev, 0);
311 ap->ranges[0].size = pci_resource_len(pdev, 0);
312
313#ifdef CONFIG_X86
314 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
315#endif
316 remove_conflicting_framebuffers(ap, "radeondrmfb", primary);
317 kfree(ap);
Tommi Rantala30238152012-11-09 09:19:39 +0000318
319 return 0;
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000320}
321
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800322static int radeon_pci_probe(struct pci_dev *pdev,
323 const struct pci_device_id *ent)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200324{
Tommi Rantala30238152012-11-09 09:19:39 +0000325 int ret;
326
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000327 /* Get rid of things like offb */
Tommi Rantala30238152012-11-09 09:19:39 +0000328 ret = radeon_kick_out_firmware_fb(pdev);
329 if (ret)
330 return ret;
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000331
Jordan Crousedcdb1672010-05-27 13:40:25 -0600332 return drm_get_pci_dev(pdev, ent, &kms_driver);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200333}
334
335static void
336radeon_pci_remove(struct pci_dev *pdev)
337{
338 struct drm_device *dev = pci_get_drvdata(pdev);
339
340 drm_put_dev(dev);
341}
342
343static int
344radeon_pci_suspend(struct pci_dev *pdev, pm_message_t state)
345{
346 struct drm_device *dev = pci_get_drvdata(pdev);
347 return radeon_suspend_kms(dev, state);
348}
349
350static int
351radeon_pci_resume(struct pci_dev *pdev)
352{
353 struct drm_device *dev = pci_get_drvdata(pdev);
354 return radeon_resume_kms(dev);
355}
356
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700357static const struct file_operations radeon_driver_kms_fops = {
358 .owner = THIS_MODULE,
359 .open = drm_open,
360 .release = drm_release,
361 .unlocked_ioctl = drm_ioctl,
362 .mmap = radeon_mmap,
363 .poll = drm_poll,
364 .fasync = drm_fasync,
365 .read = drm_read,
366#ifdef CONFIG_COMPAT
367 .compat_ioctl = radeon_kms_compat_ioctl,
368#endif
369};
370
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371static struct drm_driver kms_driver = {
372 .driver_features =
373 DRIVER_USE_AGP | DRIVER_USE_MTRR | DRIVER_PCI_DMA | DRIVER_SG |
Alex Deucher40f5cf92012-05-10 18:33:13 -0400374 DRIVER_HAVE_IRQ | DRIVER_HAVE_DMA | DRIVER_IRQ_SHARED | DRIVER_GEM |
375 DRIVER_PRIME,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200376 .dev_priv_size = 0,
377 .load = radeon_driver_load_kms,
378 .firstopen = radeon_driver_firstopen_kms,
379 .open = radeon_driver_open_kms,
380 .preclose = radeon_driver_preclose_kms,
381 .postclose = radeon_driver_postclose_kms,
382 .lastclose = radeon_driver_lastclose_kms,
383 .unload = radeon_driver_unload_kms,
384 .suspend = radeon_suspend_kms,
385 .resume = radeon_resume_kms,
386 .get_vblank_counter = radeon_get_vblank_counter_kms,
387 .enable_vblank = radeon_enable_vblank_kms,
388 .disable_vblank = radeon_disable_vblank_kms,
Mario Kleinerf5a80202010-10-23 04:42:17 +0200389 .get_vblank_timestamp = radeon_get_vblank_timestamp_kms,
390 .get_scanout_position = radeon_get_crtc_scanoutpos,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200391#if defined(CONFIG_DEBUG_FS)
392 .debugfs_init = radeon_debugfs_init,
393 .debugfs_cleanup = radeon_debugfs_cleanup,
394#endif
395 .irq_preinstall = radeon_driver_irq_preinstall_kms,
396 .irq_postinstall = radeon_driver_irq_postinstall_kms,
397 .irq_uninstall = radeon_driver_irq_uninstall_kms,
398 .irq_handler = radeon_driver_irq_handler_kms,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200399 .ioctls = radeon_ioctls_kms,
400 .gem_init_object = radeon_gem_object_init,
401 .gem_free_object = radeon_gem_object_free,
Jerome Glisse721604a2012-01-05 22:11:05 -0500402 .gem_open_object = radeon_gem_object_open,
403 .gem_close_object = radeon_gem_object_close,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200404 .dma_ioctl = radeon_dma_ioctl_kms,
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 .dumb_create = radeon_mode_dumb_create,
406 .dumb_map_offset = radeon_mode_dumb_mmap,
407 .dumb_destroy = radeon_mode_dumb_destroy,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700408 .fops = &radeon_driver_kms_fops,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400409
410 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
411 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
412 .gem_prime_export = radeon_gem_prime_export,
413 .gem_prime_import = radeon_gem_prime_import,
414
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200415 .name = DRIVER_NAME,
416 .desc = DRIVER_DESC,
417 .date = DRIVER_DATE,
418 .major = KMS_DRIVER_MAJOR,
419 .minor = KMS_DRIVER_MINOR,
420 .patchlevel = KMS_DRIVER_PATCHLEVEL,
421};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200422
423static struct drm_driver *driver;
Dave Airlie8410ea32010-12-15 03:16:38 +1000424static struct pci_driver *pdriver;
425
Christian König14adc892013-01-21 13:58:46 +0100426#ifdef CONFIG_DRM_RADEON_UMS
Dave Airlie8410ea32010-12-15 03:16:38 +1000427static struct pci_driver radeon_pci_driver = {
428 .name = DRIVER_NAME,
429 .id_table = pciidlist,
430};
Christian König14adc892013-01-21 13:58:46 +0100431#endif
Dave Airlie8410ea32010-12-15 03:16:38 +1000432
433static struct pci_driver radeon_kms_pci_driver = {
434 .name = DRIVER_NAME,
435 .id_table = pciidlist,
436 .probe = radeon_pci_probe,
437 .remove = radeon_pci_remove,
438 .suspend = radeon_pci_suspend,
439 .resume = radeon_pci_resume,
440};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200441
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442static int __init radeon_init(void)
443{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200444 if (radeon_modeset == 1) {
445 DRM_INFO("radeon kernel modesetting enabled.\n");
446 driver = &kms_driver;
Dave Airlie8410ea32010-12-15 03:16:38 +1000447 pdriver = &radeon_kms_pci_driver;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200448 driver->driver_features |= DRIVER_MODESET;
449 driver->num_ioctls = radeon_max_kms_ioctl;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000450 radeon_register_atpx_handler();
Christian König14adc892013-01-21 13:58:46 +0100451
452 } else {
453#ifdef CONFIG_DRM_RADEON_UMS
454 DRM_INFO("radeon userspace modesetting enabled.\n");
455 driver = &driver_old;
456 pdriver = &radeon_pci_driver;
457 driver->driver_features &= ~DRIVER_MODESET;
458 driver->num_ioctls = radeon_max_ioctl;
459#else
460 DRM_ERROR("No UMS support in radeon module!\n");
461 return -EINVAL;
462#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200463 }
Christian König14adc892013-01-21 13:58:46 +0100464
465 /* let modprobe override vga console setting */
Dave Airlie8410ea32010-12-15 03:16:38 +1000466 return drm_pci_init(driver, pdriver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467}
468
469static void __exit radeon_exit(void)
470{
Dave Airlie8410ea32010-12-15 03:16:38 +1000471 drm_pci_exit(driver, pdriver);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000472 radeon_unregister_atpx_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473}
474
Jerome Glisse176f6132009-06-22 18:16:13 +0200475module_init(radeon_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476module_exit(radeon_exit);
477
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000478MODULE_AUTHOR(DRIVER_AUTHOR);
479MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480MODULE_LICENSE("GPL and additional rights");