blob: 20e29d23d348fdea12b39caa1dc94991ead29aee [file] [log] [blame]
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001/*
2 * Copyright 2009 Advanced Micro Devices, Inc.
3 * Copyright 2009 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 * Jerome Glisse
26 */
27#ifndef RV770_H
28#define RV770_H
29
30#define R7XX_MAX_SH_GPRS 256
31#define R7XX_MAX_TEMP_GPRS 16
32#define R7XX_MAX_SH_THREADS 256
33#define R7XX_MAX_SH_STACK_ENTRIES 4096
34#define R7XX_MAX_BACKENDS 8
35#define R7XX_MAX_BACKENDS_MASK 0xff
36#define R7XX_MAX_SIMDS 16
37#define R7XX_MAX_SIMDS_MASK 0xffff
38#define R7XX_MAX_PIPES 8
39#define R7XX_MAX_PIPES_MASK 0xff
40
41/* Registers */
42#define CB_COLOR0_BASE 0x28040
43#define CB_COLOR1_BASE 0x28044
44#define CB_COLOR2_BASE 0x28048
45#define CB_COLOR3_BASE 0x2804C
46#define CB_COLOR4_BASE 0x28050
47#define CB_COLOR5_BASE 0x28054
48#define CB_COLOR6_BASE 0x28058
49#define CB_COLOR7_BASE 0x2805C
50#define CB_COLOR7_FRAG 0x280FC
51
52#define CC_GC_SHADER_PIPE_CONFIG 0x8950
53#define CC_RB_BACKEND_DISABLE 0x98F4
54#define BACKEND_DISABLE(x) ((x) << 16)
55#define CC_SYS_RB_BACKEND_DISABLE 0x3F88
56
57#define CGTS_SYS_TCC_DISABLE 0x3F90
58#define CGTS_TCC_DISABLE 0x9148
59#define CGTS_USER_SYS_TCC_DISABLE 0x3F94
60#define CGTS_USER_TCC_DISABLE 0x914C
61
62#define CONFIG_MEMSIZE 0x5428
63
64#define CP_ME_CNTL 0x86D8
65#define CP_ME_HALT (1<<28)
66#define CP_PFP_HALT (1<<26)
67#define CP_ME_RAM_DATA 0xC160
68#define CP_ME_RAM_RADDR 0xC158
69#define CP_ME_RAM_WADDR 0xC15C
70#define CP_MEQ_THRESHOLDS 0x8764
71#define STQ_SPLIT(x) ((x) << 0)
72#define CP_PERFMON_CNTL 0x87FC
73#define CP_PFP_UCODE_ADDR 0xC150
74#define CP_PFP_UCODE_DATA 0xC154
75#define CP_QUEUE_THRESHOLDS 0x8760
76#define ROQ_IB1_START(x) ((x) << 0)
77#define ROQ_IB2_START(x) ((x) << 8)
78#define CP_RB_CNTL 0xC104
Cédric Cano4eace7f2011-02-11 19:45:38 -050079#define RB_BUFSZ(x) ((x) << 0)
80#define RB_BLKSZ(x) ((x) << 8)
81#define RB_NO_UPDATE (1 << 27)
82#define RB_RPTR_WR_ENA (1 << 31)
Jerome Glisse3ce0a232009-09-08 10:10:24 +100083#define BUF_SWAP_32BIT (2 << 16)
84#define CP_RB_RPTR 0x8700
85#define CP_RB_RPTR_ADDR 0xC10C
86#define CP_RB_RPTR_ADDR_HI 0xC110
87#define CP_RB_RPTR_WR 0xC108
88#define CP_RB_WPTR 0xC114
89#define CP_RB_WPTR_ADDR 0xC118
90#define CP_RB_WPTR_ADDR_HI 0xC11C
91#define CP_RB_WPTR_DELAY 0x8704
92#define CP_SEM_WAIT_TIMER 0x85BC
93
94#define DB_DEBUG3 0x98B0
95#define DB_CLK_OFF_DELAY(x) ((x) << 11)
96#define DB_DEBUG4 0x9B8C
97#define DISABLE_TILE_COVERED_FOR_PS_ITER (1 << 6)
98
99#define DCP_TILING_CONFIG 0x6CA0
100#define PIPE_TILING(x) ((x) << 1)
101#define BANK_TILING(x) ((x) << 4)
102#define GROUP_SIZE(x) ((x) << 6)
103#define ROW_TILING(x) ((x) << 8)
104#define BANK_SWAPS(x) ((x) << 11)
105#define SAMPLE_SPLIT(x) ((x) << 14)
106#define BACKEND_MAP(x) ((x) << 16)
107
108#define GB_TILING_CONFIG 0x98F0
Alex Deucher416a2bd2012-05-31 19:00:25 -0400109#define PIPE_TILING__SHIFT 1
110#define PIPE_TILING__MASK 0x0000000e
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000111
Alex Deucher4d756582012-09-27 15:08:35 -0400112#define DMA_TILING_CONFIG 0x3ec8
113#define DMA_TILING_CONFIG2 0xd0b8
114
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000115#define GC_USER_SHADER_PIPE_CONFIG 0x8954
116#define INACTIVE_QD_PIPES(x) ((x) << 8)
117#define INACTIVE_QD_PIPES_MASK 0x0000FF00
Alex Deucher416a2bd2012-05-31 19:00:25 -0400118#define INACTIVE_QD_PIPES_SHIFT 8
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000119#define INACTIVE_SIMDS(x) ((x) << 16)
120#define INACTIVE_SIMDS_MASK 0x00FF0000
121
122#define GRBM_CNTL 0x8000
123#define GRBM_READ_TIMEOUT(x) ((x) << 0)
124#define GRBM_SOFT_RESET 0x8020
125#define SOFT_RESET_CP (1<<0)
126#define GRBM_STATUS 0x8010
127#define CMDFIFO_AVAIL_MASK 0x0000000F
128#define GUI_ACTIVE (1<<31)
129#define GRBM_STATUS2 0x8014
130
Alex Deucher21a81222010-07-02 12:58:16 -0400131#define CG_MULT_THERMAL_STATUS 0x740
132#define ASIC_T(x) ((x) << 16)
133#define ASIC_T_MASK 0x3FF0000
134#define ASIC_T_SHIFT 16
135
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000136#define HDP_HOST_PATH_CNTL 0x2C00
137#define HDP_NONSURFACE_BASE 0x2C04
138#define HDP_NONSURFACE_INFO 0x2C08
139#define HDP_NONSURFACE_SIZE 0x2C0C
140#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
141#define HDP_TILING_CONFIG 0x2F3C
Alex Deucher812d0462010-07-26 18:51:53 -0400142#define HDP_DEBUG1 0x2F34
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000143
Alex Deucher5885b7a2009-10-19 17:23:33 -0400144#define MC_SHARED_CHMAP 0x2004
145#define NOOFCHAN_SHIFT 12
146#define NOOFCHAN_MASK 0x00003000
Alex Deucher9535ab72010-11-22 17:56:18 -0500147#define MC_SHARED_CHREMAP 0x2008
Alex Deucher5885b7a2009-10-19 17:23:33 -0400148
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000149#define MC_ARB_RAMCFG 0x2760
150#define NOOFBANK_SHIFT 0
151#define NOOFBANK_MASK 0x00000003
152#define NOOFRANK_SHIFT 2
153#define NOOFRANK_MASK 0x00000004
154#define NOOFROWS_SHIFT 3
155#define NOOFROWS_MASK 0x00000038
156#define NOOFCOLS_SHIFT 6
157#define NOOFCOLS_MASK 0x000000C0
158#define CHANSIZE_SHIFT 8
159#define CHANSIZE_MASK 0x00000100
160#define BURSTLENGTH_SHIFT 9
161#define BURSTLENGTH_MASK 0x00000200
Alex Deucher5885b7a2009-10-19 17:23:33 -0400162#define CHANSIZE_OVERRIDE (1 << 11)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000163#define MC_VM_AGP_TOP 0x2028
164#define MC_VM_AGP_BOT 0x202C
165#define MC_VM_AGP_BASE 0x2030
166#define MC_VM_FB_LOCATION 0x2024
167#define MC_VM_MB_L1_TLB0_CNTL 0x2234
168#define MC_VM_MB_L1_TLB1_CNTL 0x2238
169#define MC_VM_MB_L1_TLB2_CNTL 0x223C
170#define MC_VM_MB_L1_TLB3_CNTL 0x2240
171#define ENABLE_L1_TLB (1 << 0)
172#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
173#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
174#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
175#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
176#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
177#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
178#define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
179#define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
180#define MC_VM_MD_L1_TLB0_CNTL 0x2654
181#define MC_VM_MD_L1_TLB1_CNTL 0x2658
182#define MC_VM_MD_L1_TLB2_CNTL 0x265C
Alex Deucher0b8c30b2012-05-31 18:54:43 -0400183#define MC_VM_MD_L1_TLB3_CNTL 0x2698
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000184#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
185#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
186#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
187
188#define PA_CL_ENHANCE 0x8A14
189#define CLIP_VTX_REORDER_ENA (1 << 0)
190#define NUM_CLIP_SEQ(x) ((x) << 1)
191#define PA_SC_AA_CONFIG 0x28C04
192#define PA_SC_CLIPRECT_RULE 0x2820C
193#define PA_SC_EDGERULE 0x28230
194#define PA_SC_FIFO_SIZE 0x8BCC
195#define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
196#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
197#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
198#define FORCE_EOV_MAX_CLK_CNT(x) ((x)<<0)
199#define FORCE_EOV_MAX_REZ_CNT(x) ((x)<<16)
200#define PA_SC_LINE_STIPPLE 0x28A0C
201#define PA_SC_LINE_STIPPLE_STATE 0x8B10
202#define PA_SC_MODE_CNTL 0x28A4C
203#define PA_SC_MULTI_CHIP_CNTL 0x8B20
204#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
205
206#define SCRATCH_REG0 0x8500
207#define SCRATCH_REG1 0x8504
208#define SCRATCH_REG2 0x8508
209#define SCRATCH_REG3 0x850C
210#define SCRATCH_REG4 0x8510
211#define SCRATCH_REG5 0x8514
212#define SCRATCH_REG6 0x8518
213#define SCRATCH_REG7 0x851C
214#define SCRATCH_UMSK 0x8540
215#define SCRATCH_ADDR 0x8544
216
Alex Deucherb866d132012-06-14 22:06:36 +0200217#define SMX_SAR_CTL0 0xA008
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000218#define SMX_DC_CTL0 0xA020
219#define USE_HASH_FUNCTION (1 << 0)
220#define CACHE_DEPTH(x) ((x) << 1)
221#define FLUSH_ALL_ON_EVENT (1 << 10)
222#define STALL_ON_EVENT (1 << 11)
223#define SMX_EVENT_CTL 0xA02C
224#define ES_FLUSH_CTL(x) ((x) << 0)
225#define GS_FLUSH_CTL(x) ((x) << 3)
226#define ACK_FLUSH_CTL(x) ((x) << 6)
227#define SYNC_FLUSH_CTL (1 << 8)
228
229#define SPI_CONFIG_CNTL 0x9100
230#define GPR_WRITE_PRIORITY(x) ((x) << 0)
231#define DISABLE_INTERP_1 (1 << 5)
232#define SPI_CONFIG_CNTL_1 0x913C
233#define VTX_DONE_DELAY(x) ((x) << 0)
234#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
235#define SPI_INPUT_Z 0x286D8
236#define SPI_PS_IN_CONTROL_0 0x286CC
237#define NUM_INTERP(x) ((x)<<0)
238#define POSITION_ENA (1<<8)
239#define POSITION_CENTROID (1<<9)
240#define POSITION_ADDR(x) ((x)<<10)
241#define PARAM_GEN(x) ((x)<<15)
242#define PARAM_GEN_ADDR(x) ((x)<<19)
243#define BARYC_SAMPLE_CNTL(x) ((x)<<26)
244#define PERSP_GRADIENT_ENA (1<<28)
245#define LINEAR_GRADIENT_ENA (1<<29)
246#define POSITION_SAMPLE (1<<30)
247#define BARYC_AT_SAMPLE_ENA (1<<31)
248
249#define SQ_CONFIG 0x8C00
250#define VC_ENABLE (1 << 0)
251#define EXPORT_SRC_C (1 << 1)
252#define DX9_CONSTS (1 << 2)
253#define ALU_INST_PREFER_VECTOR (1 << 3)
254#define DX10_CLAMP (1 << 4)
255#define CLAUSE_SEQ_PRIO(x) ((x) << 8)
256#define PS_PRIO(x) ((x) << 24)
257#define VS_PRIO(x) ((x) << 26)
258#define GS_PRIO(x) ((x) << 28)
259#define SQ_DYN_GPR_SIZE_SIMD_AB_0 0x8DB0
260#define SIMDA_RING0(x) ((x)<<0)
261#define SIMDA_RING1(x) ((x)<<8)
262#define SIMDB_RING0(x) ((x)<<16)
263#define SIMDB_RING1(x) ((x)<<24)
264#define SQ_DYN_GPR_SIZE_SIMD_AB_1 0x8DB4
265#define SQ_DYN_GPR_SIZE_SIMD_AB_2 0x8DB8
266#define SQ_DYN_GPR_SIZE_SIMD_AB_3 0x8DBC
267#define SQ_DYN_GPR_SIZE_SIMD_AB_4 0x8DC0
268#define SQ_DYN_GPR_SIZE_SIMD_AB_5 0x8DC4
269#define SQ_DYN_GPR_SIZE_SIMD_AB_6 0x8DC8
270#define SQ_DYN_GPR_SIZE_SIMD_AB_7 0x8DCC
271#define ES_PRIO(x) ((x) << 30)
272#define SQ_GPR_RESOURCE_MGMT_1 0x8C04
273#define NUM_PS_GPRS(x) ((x) << 0)
274#define NUM_VS_GPRS(x) ((x) << 16)
275#define DYN_GPR_ENABLE (1 << 27)
276#define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
277#define SQ_GPR_RESOURCE_MGMT_2 0x8C08
278#define NUM_GS_GPRS(x) ((x) << 0)
279#define NUM_ES_GPRS(x) ((x) << 16)
280#define SQ_MS_FIFO_SIZES 0x8CF0
281#define CACHE_FIFO_SIZE(x) ((x) << 0)
282#define FETCH_FIFO_HIWATER(x) ((x) << 8)
283#define DONE_FIFO_HIWATER(x) ((x) << 16)
284#define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
285#define SQ_STACK_RESOURCE_MGMT_1 0x8C10
286#define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
287#define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
288#define SQ_STACK_RESOURCE_MGMT_2 0x8C14
289#define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
290#define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
291#define SQ_THREAD_RESOURCE_MGMT 0x8C0C
292#define NUM_PS_THREADS(x) ((x) << 0)
293#define NUM_VS_THREADS(x) ((x) << 8)
294#define NUM_GS_THREADS(x) ((x) << 16)
295#define NUM_ES_THREADS(x) ((x) << 24)
296
297#define SX_DEBUG_1 0x9058
298#define ENABLE_NEW_SMX_ADDRESS (1 << 16)
299#define SX_EXPORT_BUFFER_SIZES 0x900C
300#define COLOR_BUFFER_SIZE(x) ((x) << 0)
301#define POSITION_BUFFER_SIZE(x) ((x) << 8)
302#define SMX_BUFFER_SIZE(x) ((x) << 16)
303#define SX_MISC 0x28350
304
305#define TA_CNTL_AUX 0x9508
306#define DISABLE_CUBE_WRAP (1 << 0)
307#define DISABLE_CUBE_ANISO (1 << 1)
308#define SYNC_GRADIENT (1 << 24)
309#define SYNC_WALKER (1 << 25)
310#define SYNC_ALIGNER (1 << 26)
311#define BILINEAR_PRECISION_6_BIT (0 << 31)
312#define BILINEAR_PRECISION_8_BIT (1 << 31)
313
314#define TCP_CNTL 0x9610
Alex Deucher9535ab72010-11-22 17:56:18 -0500315#define TCP_CHAN_STEER 0x9614
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000316
Alex Deucherb866d132012-06-14 22:06:36 +0200317#define VC_ENHANCE 0x9714
318
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000319#define VGT_CACHE_INVALIDATION 0x88C4
320#define CACHE_INVALIDATION(x) ((x)<<0)
321#define VC_ONLY 0
322#define TC_ONLY 1
323#define VC_AND_TC 2
324#define AUTO_INVLD_EN(x) ((x) << 6)
325#define NO_AUTO 0
326#define ES_AUTO 1
327#define GS_AUTO 2
328#define ES_AND_GS_AUTO 3
329#define VGT_ES_PER_GS 0x88CC
330#define VGT_GS_PER_ES 0x88C8
331#define VGT_GS_PER_VS 0x88E8
332#define VGT_GS_VERTEX_REUSE 0x88D4
333#define VGT_NUM_INSTANCES 0x8974
334#define VGT_OUT_DEALLOC_CNTL 0x28C5C
335#define DEALLOC_DIST_MASK 0x0000007F
336#define VGT_STRMOUT_EN 0x28AB0
337#define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
338#define VTX_REUSE_DEPTH_MASK 0x000000FF
339
340#define VM_CONTEXT0_CNTL 0x1410
341#define ENABLE_CONTEXT (1 << 0)
342#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
343#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
344#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
345#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
346#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
347#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
348#define VM_L2_CNTL 0x1400
349#define ENABLE_L2_CACHE (1 << 0)
350#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
351#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
352#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
353#define VM_L2_CNTL2 0x1404
354#define INVALIDATE_ALL_L1_TLBS (1 << 0)
355#define INVALIDATE_L2_CACHE (1 << 1)
356#define VM_L2_CNTL3 0x1408
357#define BANK_SELECT(x) ((x) << 0)
358#define CACHE_UPDATE_MODE(x) ((x) << 6)
359#define VM_L2_STATUS 0x140C
360#define L2_BUSY (1 << 0)
361
362#define WAIT_UNTIL 0x8040
363
Alex Deucher4d756582012-09-27 15:08:35 -0400364/* async DMA */
365#define DMA_RB_RPTR 0xd008
366#define DMA_RB_WPTR 0xd00c
367
368/* async DMA packets */
369#define DMA_PACKET(cmd, t, s, n) ((((cmd) & 0xF) << 28) | \
370 (((t) & 0x1) << 23) | \
371 (((s) & 0x1) << 22) | \
372 (((n) & 0xFFFF) << 0))
373/* async DMA Packet types */
374#define DMA_PACKET_WRITE 0x2
375#define DMA_PACKET_COPY 0x3
376#define DMA_PACKET_INDIRECT_BUFFER 0x4
377#define DMA_PACKET_SEMAPHORE 0x5
378#define DMA_PACKET_FENCE 0x6
379#define DMA_PACKET_TRAP 0x7
380#define DMA_PACKET_CONSTANT_FILL 0xd
381#define DMA_PACKET_NOP 0xf
382
383
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500384#define SRBM_STATUS 0x0E50
385
Alex Deucher3a2a67a2012-03-28 13:19:06 -0400386/* DCE 3.2 HDMI */
387#define HDMI_CONTROL 0x7400
388# define HDMI_KEEPOUT_MODE (1 << 0)
389# define HDMI_PACKET_GEN_VERSION (1 << 4) /* 0 = r6xx compat */
390# define HDMI_ERROR_ACK (1 << 8)
391# define HDMI_ERROR_MASK (1 << 9)
392#define HDMI_STATUS 0x7404
393# define HDMI_ACTIVE_AVMUTE (1 << 0)
394# define HDMI_AUDIO_PACKET_ERROR (1 << 16)
395# define HDMI_VBI_PACKET_ERROR (1 << 20)
396#define HDMI_AUDIO_PACKET_CONTROL 0x7408
397# define HDMI_AUDIO_DELAY_EN(x) (((x) & 3) << 4)
398# define HDMI_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16)
399#define HDMI_ACR_PACKET_CONTROL 0x740c
400# define HDMI_ACR_SEND (1 << 0)
401# define HDMI_ACR_CONT (1 << 1)
402# define HDMI_ACR_SELECT(x) (((x) & 3) << 4)
403# define HDMI_ACR_HW 0
404# define HDMI_ACR_32 1
405# define HDMI_ACR_44 2
406# define HDMI_ACR_48 3
407# define HDMI_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */
408# define HDMI_ACR_AUTO_SEND (1 << 12)
409#define HDMI_VBI_PACKET_CONTROL 0x7410
410# define HDMI_NULL_SEND (1 << 0)
411# define HDMI_GC_SEND (1 << 4)
412# define HDMI_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */
413#define HDMI_INFOFRAME_CONTROL0 0x7414
414# define HDMI_AVI_INFO_SEND (1 << 0)
415# define HDMI_AVI_INFO_CONT (1 << 1)
416# define HDMI_AUDIO_INFO_SEND (1 << 4)
417# define HDMI_AUDIO_INFO_CONT (1 << 5)
418# define HDMI_MPEG_INFO_SEND (1 << 8)
419# define HDMI_MPEG_INFO_CONT (1 << 9)
420#define HDMI_INFOFRAME_CONTROL1 0x7418
421# define HDMI_AVI_INFO_LINE(x) (((x) & 0x3f) << 0)
422# define HDMI_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8)
423# define HDMI_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16)
424#define HDMI_GENERIC_PACKET_CONTROL 0x741c
425# define HDMI_GENERIC0_SEND (1 << 0)
426# define HDMI_GENERIC0_CONT (1 << 1)
427# define HDMI_GENERIC1_SEND (1 << 4)
428# define HDMI_GENERIC1_CONT (1 << 5)
429# define HDMI_GENERIC0_LINE(x) (((x) & 0x3f) << 16)
430# define HDMI_GENERIC1_LINE(x) (((x) & 0x3f) << 24)
431#define HDMI_GC 0x7428
432# define HDMI_GC_AVMUTE (1 << 0)
433#define AFMT_AUDIO_PACKET_CONTROL2 0x742c
434# define AFMT_AUDIO_LAYOUT_OVRD (1 << 0)
435# define AFMT_AUDIO_LAYOUT_SELECT (1 << 1)
436# define AFMT_60958_CS_SOURCE (1 << 4)
437# define AFMT_AUDIO_CHANNEL_ENABLE(x) (((x) & 0xff) << 8)
438# define AFMT_DP_AUDIO_STREAM_ID(x) (((x) & 0xff) << 16)
439#define AFMT_AVI_INFO0 0x7454
440# define AFMT_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
441# define AFMT_AVI_INFO_S(x) (((x) & 3) << 8)
442# define AFMT_AVI_INFO_B(x) (((x) & 3) << 10)
443# define AFMT_AVI_INFO_A(x) (((x) & 1) << 12)
444# define AFMT_AVI_INFO_Y(x) (((x) & 3) << 13)
445# define AFMT_AVI_INFO_Y_RGB 0
446# define AFMT_AVI_INFO_Y_YCBCR422 1
447# define AFMT_AVI_INFO_Y_YCBCR444 2
448# define AFMT_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8)
449# define AFMT_AVI_INFO_R(x) (((x) & 0xf) << 16)
450# define AFMT_AVI_INFO_M(x) (((x) & 0x3) << 20)
451# define AFMT_AVI_INFO_C(x) (((x) & 0x3) << 22)
452# define AFMT_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16)
453# define AFMT_AVI_INFO_SC(x) (((x) & 0x3) << 24)
454# define AFMT_AVI_INFO_Q(x) (((x) & 0x3) << 26)
455# define AFMT_AVI_INFO_EC(x) (((x) & 0x3) << 28)
456# define AFMT_AVI_INFO_ITC(x) (((x) & 0x1) << 31)
457# define AFMT_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24)
458#define AFMT_AVI_INFO1 0x7458
459# define AFMT_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */
460# define AFMT_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */
461# define AFMT_AVI_INFO_TOP(x) (((x) & 0xffff) << 16)
462#define AFMT_AVI_INFO2 0x745c
463# define AFMT_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0)
464# define AFMT_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16)
465#define AFMT_AVI_INFO3 0x7460
466# define AFMT_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0)
467# define AFMT_AVI_INFO_VERSION(x) (((x) & 3) << 24)
468#define AFMT_MPEG_INFO0 0x7464
469# define AFMT_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
470# define AFMT_MPEG_INFO_MB0(x) (((x) & 0xff) << 8)
471# define AFMT_MPEG_INFO_MB1(x) (((x) & 0xff) << 16)
472# define AFMT_MPEG_INFO_MB2(x) (((x) & 0xff) << 24)
473#define AFMT_MPEG_INFO1 0x7468
474# define AFMT_MPEG_INFO_MB3(x) (((x) & 0xff) << 0)
475# define AFMT_MPEG_INFO_MF(x) (((x) & 3) << 8)
476# define AFMT_MPEG_INFO_FR(x) (((x) & 1) << 12)
477#define AFMT_GENERIC0_HDR 0x746c
478#define AFMT_GENERIC0_0 0x7470
479#define AFMT_GENERIC0_1 0x7474
480#define AFMT_GENERIC0_2 0x7478
481#define AFMT_GENERIC0_3 0x747c
482#define AFMT_GENERIC0_4 0x7480
483#define AFMT_GENERIC0_5 0x7484
484#define AFMT_GENERIC0_6 0x7488
485#define AFMT_GENERIC1_HDR 0x748c
486#define AFMT_GENERIC1_0 0x7490
487#define AFMT_GENERIC1_1 0x7494
488#define AFMT_GENERIC1_2 0x7498
489#define AFMT_GENERIC1_3 0x749c
490#define AFMT_GENERIC1_4 0x74a0
491#define AFMT_GENERIC1_5 0x74a4
492#define AFMT_GENERIC1_6 0x74a8
493#define HDMI_ACR_32_0 0x74ac
494# define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12)
495#define HDMI_ACR_32_1 0x74b0
496# define HDMI_ACR_N_32(x) (((x) & 0xfffff) << 0)
497#define HDMI_ACR_44_0 0x74b4
498# define HDMI_ACR_CTS_44(x) (((x) & 0xfffff) << 12)
499#define HDMI_ACR_44_1 0x74b8
500# define HDMI_ACR_N_44(x) (((x) & 0xfffff) << 0)
501#define HDMI_ACR_48_0 0x74bc
502# define HDMI_ACR_CTS_48(x) (((x) & 0xfffff) << 12)
503#define HDMI_ACR_48_1 0x74c0
504# define HDMI_ACR_N_48(x) (((x) & 0xfffff) << 0)
505#define HDMI_ACR_STATUS_0 0x74c4
506#define HDMI_ACR_STATUS_1 0x74c8
507#define AFMT_AUDIO_INFO0 0x74cc
508# define AFMT_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
509# define AFMT_AUDIO_INFO_CC(x) (((x) & 7) << 8)
510# define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x) (((x) & 0xff) << 16)
511#define AFMT_AUDIO_INFO1 0x74d0
512# define AFMT_AUDIO_INFO_CA(x) (((x) & 0xff) << 0)
513# define AFMT_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11)
514# define AFMT_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15)
515# define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8)
516#define AFMT_60958_0 0x74d4
517# define AFMT_60958_CS_A(x) (((x) & 1) << 0)
518# define AFMT_60958_CS_B(x) (((x) & 1) << 1)
519# define AFMT_60958_CS_C(x) (((x) & 1) << 2)
520# define AFMT_60958_CS_D(x) (((x) & 3) << 3)
521# define AFMT_60958_CS_MODE(x) (((x) & 3) << 6)
522# define AFMT_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8)
523# define AFMT_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16)
524# define AFMT_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20)
525# define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24)
526# define AFMT_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28)
527#define AFMT_60958_1 0x74d8
528# define AFMT_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0)
529# define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4)
530# define AFMT_60958_CS_VALID_L(x) (((x) & 1) << 16)
531# define AFMT_60958_CS_VALID_R(x) (((x) & 1) << 18)
532# define AFMT_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20)
533#define AFMT_AUDIO_CRC_CONTROL 0x74dc
534# define AFMT_AUDIO_CRC_EN (1 << 0)
535#define AFMT_RAMP_CONTROL0 0x74e0
536# define AFMT_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0)
537# define AFMT_RAMP_DATA_SIGN (1 << 31)
538#define AFMT_RAMP_CONTROL1 0x74e4
539# define AFMT_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0)
540# define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24)
541#define AFMT_RAMP_CONTROL2 0x74e8
542# define AFMT_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0)
543#define AFMT_RAMP_CONTROL3 0x74ec
544# define AFMT_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0)
545#define AFMT_60958_2 0x74f0
546# define AFMT_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0)
547# define AFMT_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4)
548# define AFMT_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8)
549# define AFMT_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12)
550# define AFMT_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16)
551# define AFMT_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20)
552#define AFMT_STATUS 0x7600
553# define AFMT_AUDIO_ENABLE (1 << 4)
554# define AFMT_AZ_FORMAT_WTRIG (1 << 28)
555# define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29)
556# define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30)
557#define AFMT_AUDIO_PACKET_CONTROL 0x7604
558# define AFMT_AUDIO_SAMPLE_SEND (1 << 0)
559# define AFMT_AUDIO_TEST_EN (1 << 12)
560# define AFMT_AUDIO_CHANNEL_SWAP (1 << 24)
561# define AFMT_60958_CS_UPDATE (1 << 26)
562# define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27)
563# define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28)
564# define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29)
565# define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30)
566#define AFMT_VBI_PACKET_CONTROL 0x7608
567# define AFMT_GENERIC0_UPDATE (1 << 2)
568#define AFMT_INFOFRAME_CONTROL0 0x760c
569# define AFMT_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - hmdi regs */
570# define AFMT_AUDIO_INFO_UPDATE (1 << 7)
571# define AFMT_MPEG_INFO_UPDATE (1 << 10)
572#define AFMT_GENERIC0_7 0x7610
573/* second instance starts at 0x7800 */
574#define HDMI_OFFSET0 (0x7400 - 0x7400)
575#define HDMI_OFFSET1 (0x7800 - 0x7400)
576
Alex Deucherfbed6002012-12-03 11:52:49 -0500577/* DCE3.2 ELD audio interface */
578#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 0x71c8 /* LPCM */
579#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 0x71cc /* AC3 */
580#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 0x71d0 /* MPEG1 */
581#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 0x71d4 /* MP3 */
582#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 0x71d8 /* MPEG2 */
583#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 0x71dc /* AAC */
584#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 0x71e0 /* DTS */
585#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 0x71e4 /* ATRAC */
586#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8 0x71e8 /* one bit audio - leave at 0 (default) */
587#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 0x71ec /* Dolby Digital */
588#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 0x71f0 /* DTS-HD */
589#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 0x71f4 /* MAT-MLP */
590#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12 0x71f8 /* DTS */
591#define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 0x71fc /* WMA Pro */
592# define MAX_CHANNELS(x) (((x) & 0x7) << 0)
593/* max channels minus one. 7 = 8 channels */
594# define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8)
595# define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16)
596# define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */
597/* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO
598 * bit0 = 32 kHz
599 * bit1 = 44.1 kHz
600 * bit2 = 48 kHz
601 * bit3 = 88.2 kHz
602 * bit4 = 96 kHz
603 * bit5 = 176.4 kHz
604 * bit6 = 192 kHz
605 */
606
607#define AZ_HOT_PLUG_CONTROL 0x7300
608# define AZ_FORCE_CODEC_WAKE (1 << 0)
609# define PIN0_JACK_DETECTION_ENABLE (1 << 4)
610# define PIN1_JACK_DETECTION_ENABLE (1 << 5)
611# define PIN2_JACK_DETECTION_ENABLE (1 << 6)
612# define PIN3_JACK_DETECTION_ENABLE (1 << 7)
613# define PIN0_UNSOLICITED_RESPONSE_ENABLE (1 << 8)
614# define PIN1_UNSOLICITED_RESPONSE_ENABLE (1 << 9)
615# define PIN2_UNSOLICITED_RESPONSE_ENABLE (1 << 10)
616# define PIN3_UNSOLICITED_RESPONSE_ENABLE (1 << 11)
617# define CODEC_HOT_PLUG_ENABLE (1 << 12)
618# define PIN0_AUDIO_ENABLED (1 << 24)
619# define PIN1_AUDIO_ENABLED (1 << 25)
620# define PIN2_AUDIO_ENABLED (1 << 26)
621# define PIN3_AUDIO_ENABLED (1 << 27)
622# define AUDIO_ENABLED (1 << 31)
623
624
Alex Deucher6f34be52010-11-21 10:59:01 -0500625#define D1GRPH_PRIMARY_SURFACE_ADDRESS 0x6110
626#define D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6914
627#define D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6114
628#define D1GRPH_SECONDARY_SURFACE_ADDRESS 0x6118
629#define D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x691c
630#define D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x611c
631
Alex Deucher9e46a482011-01-06 18:49:35 -0500632/* PCIE link stuff */
633#define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
634#define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
635# define LC_LINK_WIDTH_SHIFT 0
636# define LC_LINK_WIDTH_MASK 0x7
637# define LC_LINK_WIDTH_X0 0
638# define LC_LINK_WIDTH_X1 1
639# define LC_LINK_WIDTH_X2 2
640# define LC_LINK_WIDTH_X4 3
641# define LC_LINK_WIDTH_X8 4
642# define LC_LINK_WIDTH_X16 6
643# define LC_LINK_WIDTH_RD_SHIFT 4
644# define LC_LINK_WIDTH_RD_MASK 0x70
645# define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
646# define LC_RECONFIG_NOW (1 << 8)
647# define LC_RENEGOTIATION_SUPPORT (1 << 9)
648# define LC_RENEGOTIATE_EN (1 << 10)
649# define LC_SHORT_RECONFIG_EN (1 << 11)
650# define LC_UPCONFIGURE_SUPPORT (1 << 12)
651# define LC_UPCONFIGURE_DIS (1 << 13)
652#define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
653# define LC_GEN2_EN_STRAP (1 << 0)
654# define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
655# define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
656# define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
657# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
658# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
659# define LC_CURRENT_DATA_RATE (1 << 11)
660# define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
661# define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
662# define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
663# define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
664#define MM_CFGREGS_CNTL 0x544c
665# define MM_WR_TO_CFG_EN (1 << 3)
666#define LINK_CNTL2 0x88 /* F0 */
667# define TARGET_LINK_SPEED_MASK (0xf << 0)
668# define SELECTABLE_DEEMPHASIS (1 << 6)
669
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000670#endif