blob: 42d6298eb9d77900ff8255b8e13433e3a713b451 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 * Christian König
28 */
29#include <linux/seq_file.h>
30#include <linux/slab.h>
31#include <drm/drmP.h>
32#include <drm/amdgpu_drm.h>
33#include "amdgpu.h"
34#include "atom.h"
35
36/*
37 * IB
38 * IBs (Indirect Buffers) and areas of GPU accessible memory where
39 * commands are stored. You can put a pointer to the IB in the
40 * command ring and the hw will fetch the commands from the IB
41 * and execute them. Generally userspace acceleration drivers
42 * produce command buffers which are send to the kernel and
43 * put in IBs for execution by the requested ring.
44 */
45static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev);
46
47/**
48 * amdgpu_ib_get - request an IB (Indirect Buffer)
49 *
50 * @ring: ring index the IB is associated with
51 * @size: requested IB size
52 * @ib: IB object returned
53 *
54 * Request an IB (all asics). IBs are allocated using the
55 * suballocator.
56 * Returns 0 on success, error on failure.
57 */
58int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
59 unsigned size, struct amdgpu_ib *ib)
60{
61 struct amdgpu_device *adev = ring->adev;
62 int r;
63
64 if (size) {
65 r = amdgpu_sa_bo_new(adev, &adev->ring_tmp_bo,
66 &ib->sa_bo, size, 256);
67 if (r) {
68 dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
69 return r;
70 }
71
72 ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
73
74 if (!vm)
75 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
76 else
77 ib->gpu_addr = 0;
78
79 } else {
80 ib->sa_bo = NULL;
81 ib->ptr = NULL;
82 ib->gpu_addr = 0;
83 }
84
85 amdgpu_sync_create(&ib->sync);
86
87 ib->ring = ring;
88 ib->fence = NULL;
89 ib->user = NULL;
90 ib->vm = vm;
Christian König5430a3f2015-07-21 18:02:21 +020091 ib->ctx = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092 ib->gds_base = 0;
93 ib->gds_size = 0;
94 ib->gws_base = 0;
95 ib->gws_size = 0;
96 ib->oa_base = 0;
97 ib->oa_size = 0;
Jammy Zhoude807f82015-05-11 23:41:41 +080098 ib->flags = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040099
100 return 0;
101}
102
103/**
104 * amdgpu_ib_free - free an IB (Indirect Buffer)
105 *
106 * @adev: amdgpu_device pointer
107 * @ib: IB object to free
108 *
109 * Free an IB (all asics).
110 */
111void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib)
112{
113 amdgpu_sync_free(adev, &ib->sync, ib->fence);
114 amdgpu_sa_bo_free(adev, &ib->sa_bo, ib->fence);
115 amdgpu_fence_unref(&ib->fence);
116}
117
118/**
119 * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
120 *
121 * @adev: amdgpu_device pointer
122 * @num_ibs: number of IBs to schedule
123 * @ibs: IB objects to schedule
124 * @owner: owner for creating the fences
125 *
126 * Schedule an IB on the associated ring (all asics).
127 * Returns 0 on success, error on failure.
128 *
129 * On SI, there are two parallel engines fed from the primary ring,
130 * the CE (Constant Engine) and the DE (Drawing Engine). Since
131 * resource descriptors have moved to memory, the CE allows you to
132 * prime the caches while the DE is updating register state so that
133 * the resource descriptors will be already in cache when the draw is
134 * processed. To accomplish this, the userspace driver submits two
135 * IBs, one for the CE and one for the DE. If there is a CE IB (called
136 * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
137 * to SI there was just a DE IB.
138 */
139int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
140 struct amdgpu_ib *ibs, void *owner)
141{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400142 struct amdgpu_ib *ib = &ibs[0];
Christian Königd919ad42015-05-11 14:32:17 +0200143 struct amdgpu_ring *ring;
Christian König3cb485f2015-05-11 15:34:59 +0200144 struct amdgpu_ctx *ctx, *old_ctx;
Christian Königd919ad42015-05-11 14:32:17 +0200145 struct amdgpu_vm *vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400146 unsigned i;
147 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400148
149 if (num_ibs == 0)
150 return -EINVAL;
151
152 ring = ibs->ring;
Christian König3cb485f2015-05-11 15:34:59 +0200153 ctx = ibs->ctx;
Christian Königd919ad42015-05-11 14:32:17 +0200154 vm = ibs->vm;
155
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400156 if (!ring->ready) {
157 dev_err(adev->dev, "couldn't schedule ib\n");
158 return -EINVAL;
159 }
160
161 r = amdgpu_ring_lock(ring, (256 + AMDGPU_NUM_SYNCS * 8) * num_ibs);
162 if (r) {
163 dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
164 return r;
165 }
166
167 if (vm) {
168 /* grab a vm id if necessary */
Christian König7f8a5292015-07-20 16:09:40 +0200169 r = amdgpu_vm_grab_id(ibs->vm, ibs->ring, &ibs->sync);
Christian König91e1a522015-07-06 22:06:40 +0200170 if (r) {
171 amdgpu_ring_unlock_undo(ring);
172 return r;
173 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174 }
175
176 r = amdgpu_sync_rings(&ibs->sync, ring);
177 if (r) {
178 amdgpu_ring_unlock_undo(ring);
179 dev_err(adev->dev, "failed to sync rings (%d)\n", r);
180 return r;
181 }
182
183 if (vm) {
184 /* do context switch */
185 amdgpu_vm_flush(ring, vm, ib->sync.last_vm_update);
monk.liue722b712015-07-17 17:10:09 +0800186
187 if (ring->funcs->emit_gds_switch)
188 amdgpu_ring_emit_gds_switch(ring, ib->vm->ids[ring->idx].id,
189 ib->gds_base, ib->gds_size,
190 ib->gws_base, ib->gws_size,
191 ib->oa_base, ib->oa_size);
192
193 if (ring->funcs->emit_hdp_flush)
194 amdgpu_ring_emit_hdp_flush(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400195 }
196
Christian König3cb485f2015-05-11 15:34:59 +0200197 old_ctx = ring->current_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400198 for (i = 0; i < num_ibs; ++i) {
199 ib = &ibs[i];
200
Christian König3cb485f2015-05-11 15:34:59 +0200201 if (ib->ring != ring || ib->ctx != ctx || ib->vm != vm) {
202 ring->current_ctx = old_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400203 amdgpu_ring_unlock_undo(ring);
204 return -EINVAL;
205 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400206 amdgpu_ring_emit_ib(ring, ib);
Christian König3cb485f2015-05-11 15:34:59 +0200207 ring->current_ctx = ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400208 }
209
210 r = amdgpu_fence_emit(ring, owner, &ib->fence);
211 if (r) {
212 dev_err(adev->dev, "failed to emit fence (%d)\n", r);
Christian König3cb485f2015-05-11 15:34:59 +0200213 ring->current_ctx = old_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400214 amdgpu_ring_unlock_undo(ring);
215 return r;
216 }
217
Christian König5430a3f2015-07-21 18:02:21 +0200218 if (ib->ctx)
219 ib->sequence = amdgpu_ctx_add_fence(ib->ctx, ring,
220 &ib->fence->base);
221
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400222 /* wrap the last IB with fence */
223 if (ib->user) {
224 uint64_t addr = amdgpu_bo_gpu_offset(ib->user->bo);
225 addr += ib->user->offset;
Christian König5430a3f2015-07-21 18:02:21 +0200226 amdgpu_ring_emit_fence(ring, addr, ib->sequence,
Chunming Zhou890ee232015-06-01 14:35:03 +0800227 AMDGPU_FENCE_FLAG_64BIT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400228 }
229
230 if (ib->vm)
231 amdgpu_vm_fence(adev, ib->vm, ib->fence);
232
233 amdgpu_ring_unlock_commit(ring);
234 return 0;
235}
236
237/**
238 * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
239 *
240 * @adev: amdgpu_device pointer
241 *
242 * Initialize the suballocator to manage a pool of memory
243 * for use as IBs (all asics).
244 * Returns 0 on success, error on failure.
245 */
246int amdgpu_ib_pool_init(struct amdgpu_device *adev)
247{
248 int r;
249
250 if (adev->ib_pool_ready) {
251 return 0;
252 }
253 r = amdgpu_sa_bo_manager_init(adev, &adev->ring_tmp_bo,
254 AMDGPU_IB_POOL_SIZE*64*1024,
255 AMDGPU_GPU_PAGE_SIZE,
256 AMDGPU_GEM_DOMAIN_GTT);
257 if (r) {
258 return r;
259 }
260
261 r = amdgpu_sa_bo_manager_start(adev, &adev->ring_tmp_bo);
262 if (r) {
263 return r;
264 }
265
266 adev->ib_pool_ready = true;
267 if (amdgpu_debugfs_sa_init(adev)) {
268 dev_err(adev->dev, "failed to register debugfs file for SA\n");
269 }
270 return 0;
271}
272
273/**
274 * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
275 *
276 * @adev: amdgpu_device pointer
277 *
278 * Tear down the suballocator managing the pool of memory
279 * for use as IBs (all asics).
280 */
281void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
282{
283 if (adev->ib_pool_ready) {
284 amdgpu_sa_bo_manager_suspend(adev, &adev->ring_tmp_bo);
285 amdgpu_sa_bo_manager_fini(adev, &adev->ring_tmp_bo);
286 adev->ib_pool_ready = false;
287 }
288}
289
290/**
291 * amdgpu_ib_ring_tests - test IBs on the rings
292 *
293 * @adev: amdgpu_device pointer
294 *
295 * Test an IB (Indirect Buffer) on each ring.
296 * If the test fails, disable the ring.
297 * Returns 0 on success, error if the primary GFX ring
298 * IB test fails.
299 */
300int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
301{
302 unsigned i;
303 int r;
304
305 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
306 struct amdgpu_ring *ring = adev->rings[i];
307
308 if (!ring || !ring->ready)
309 continue;
310
311 r = amdgpu_ring_test_ib(ring);
312 if (r) {
313 ring->ready = false;
314 adev->needs_reset = false;
315
316 if (ring == &adev->gfx.gfx_ring[0]) {
317 /* oh, oh, that's really bad */
318 DRM_ERROR("amdgpu: failed testing IB on GFX ring (%d).\n", r);
319 adev->accel_working = false;
320 return r;
321
322 } else {
323 /* still not good, but we can live with it */
324 DRM_ERROR("amdgpu: failed testing IB on ring %d (%d).\n", i, r);
325 }
326 }
327 }
328 return 0;
329}
330
331/*
332 * Debugfs info
333 */
334#if defined(CONFIG_DEBUG_FS)
335
336static int amdgpu_debugfs_sa_info(struct seq_file *m, void *data)
337{
338 struct drm_info_node *node = (struct drm_info_node *) m->private;
339 struct drm_device *dev = node->minor->dev;
340 struct amdgpu_device *adev = dev->dev_private;
341
342 amdgpu_sa_bo_dump_debug_info(&adev->ring_tmp_bo, m);
343
344 return 0;
345
346}
347
348static struct drm_info_list amdgpu_debugfs_sa_list[] = {
349 {"amdgpu_sa_info", &amdgpu_debugfs_sa_info, 0, NULL},
350};
351
352#endif
353
354static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
355{
356#if defined(CONFIG_DEBUG_FS)
357 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_sa_list, 1);
358#else
359 return 0;
360#endif
361}