blob: c0ae91c39292a10385477861e18c6fa50119522a [file] [log] [blame]
Catalin Marinasb3901d52012-03-05 11:49:28 +00001/*
2 * Based on arch/arm/include/asm/mmu_context.h
3 *
4 * Copyright (C) 1996 Russell King.
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19#ifndef __ASM_MMU_CONTEXT_H
20#define __ASM_MMU_CONTEXT_H
21
22#include <linux/compiler.h>
23#include <linux/sched.h>
24
25#include <asm/cacheflush.h>
Catalin Marinascfa93772016-09-02 14:54:03 +010026#include <asm/cpufeature.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000027#include <asm/proc-fns.h>
28#include <asm-generic/mm_hooks.h>
29#include <asm/cputype.h>
30#include <asm/pgtable.h>
Mark Rutlandadf75892016-09-08 13:55:38 +010031#include <asm/sysreg.h>
Mark Rutland9e8e8652016-01-25 11:44:58 +000032#include <asm/tlbflush.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000033
Will Deaconec45d1c2013-01-17 12:31:45 +000034static inline void contextidr_thread_switch(struct task_struct *next)
35{
Mark Rutlandd3ea42a2016-09-08 13:55:39 +010036 if (!IS_ENABLED(CONFIG_PID_IN_CONTEXTIDR))
37 return;
38
Mark Rutlandadf75892016-09-08 13:55:38 +010039 write_sysreg(task_pid_nr(next), contextidr_el1);
40 isb();
Will Deaconec45d1c2013-01-17 12:31:45 +000041}
Will Deaconec45d1c2013-01-17 12:31:45 +000042
Catalin Marinasb3901d52012-03-05 11:49:28 +000043/*
44 * Set TTBR0 to empty_zero_page. No translations will be possible via TTBR0.
45 */
46static inline void cpu_set_reserved_ttbr0(void)
47{
Laura Abbottf8fee94e2017-01-10 13:35:49 -080048 unsigned long ttbr = __pa_symbol(empty_zero_page);
Catalin Marinasb3901d52012-03-05 11:49:28 +000049
Mark Rutlandadf75892016-09-08 13:55:38 +010050 write_sysreg(ttbr, ttbr0_el1);
51 isb();
Catalin Marinasb3901d52012-03-05 11:49:28 +000052}
53
Will Deacona72dd8a2017-08-10 13:19:09 +010054static inline void cpu_switch_mm(pgd_t *pgd, struct mm_struct *mm)
55{
56 BUG_ON(pgd == swapper_pg_dir);
57 cpu_set_reserved_ttbr0();
58 cpu_do_switch_mm(virt_to_phys(pgd),mm);
59}
60
Ard Biesheuveldd006da2015-03-19 16:42:27 +000061/*
62 * TCR.T0SZ value to use when the ID map is active. Usually equals
63 * TCR_T0SZ(VA_BITS), unless system RAM is positioned very high in
64 * physical memory, in which case it will be smaller.
65 */
66extern u64 idmap_t0sz;
67
68static inline bool __cpu_uses_extended_idmap(void)
69{
70 return (!IS_ENABLED(CONFIG_ARM64_VA_BITS_48) &&
71 unlikely(idmap_t0sz != TCR_T0SZ(VA_BITS)));
72}
73
Ard Biesheuveldd006da2015-03-19 16:42:27 +000074/*
75 * Set TCR.T0SZ to its default value (based on VA_BITS)
76 */
Mark Rutland609116d2016-01-25 11:45:00 +000077static inline void __cpu_set_tcr_t0sz(unsigned long t0sz)
Ard Biesheuveldd006da2015-03-19 16:42:27 +000078{
Will Deaconc51e97d2015-10-06 18:46:21 +010079 unsigned long tcr;
80
81 if (!__cpu_uses_extended_idmap())
82 return;
83
Mark Rutlandadf75892016-09-08 13:55:38 +010084 tcr = read_sysreg(tcr_el1);
85 tcr &= ~TCR_T0SZ_MASK;
86 tcr |= t0sz << TCR_T0SZ_OFFSET;
87 write_sysreg(tcr, tcr_el1);
88 isb();
Ard Biesheuveldd006da2015-03-19 16:42:27 +000089}
90
Mark Rutland609116d2016-01-25 11:45:00 +000091#define cpu_set_default_tcr_t0sz() __cpu_set_tcr_t0sz(TCR_T0SZ(VA_BITS))
92#define cpu_set_idmap_tcr_t0sz() __cpu_set_tcr_t0sz(idmap_t0sz)
93
Will Deacon5aec7152015-10-06 18:46:24 +010094/*
Mark Rutland9e8e8652016-01-25 11:44:58 +000095 * Remove the idmap from TTBR0_EL1 and install the pgd of the active mm.
96 *
97 * The idmap lives in the same VA range as userspace, but uses global entries
98 * and may use a different TCR_EL1.T0SZ. To avoid issues resulting from
99 * speculative TLB fetches, we must temporarily install the reserved page
100 * tables while we invalidate the TLBs and set up the correct TCR_EL1.T0SZ.
101 *
102 * If current is a not a user task, the mm covers the TTBR1_EL1 page tables,
103 * which should not be installed in TTBR0_EL1. In this case we can leave the
104 * reserved page tables in place.
105 */
106static inline void cpu_uninstall_idmap(void)
107{
108 struct mm_struct *mm = current->active_mm;
109
110 cpu_set_reserved_ttbr0();
111 local_flush_tlb_all();
112 cpu_set_default_tcr_t0sz();
113
Catalin Marinascfa93772016-09-02 14:54:03 +0100114 if (mm != &init_mm && !system_uses_ttbr0_pan())
Mark Rutland9e8e8652016-01-25 11:44:58 +0000115 cpu_switch_mm(mm->pgd, mm);
116}
117
Mark Rutland609116d2016-01-25 11:45:00 +0000118static inline void cpu_install_idmap(void)
119{
120 cpu_set_reserved_ttbr0();
121 local_flush_tlb_all();
122 cpu_set_idmap_tcr_t0sz();
123
Laura Abbottf8fee94e2017-01-10 13:35:49 -0800124 cpu_switch_mm(lm_alias(idmap_pg_dir), &init_mm);
Mark Rutland609116d2016-01-25 11:45:00 +0000125}
126
Mark Rutland9e8e8652016-01-25 11:44:58 +0000127/*
Mark Rutland50e18812016-01-25 11:45:01 +0000128 * Atomically replaces the active TTBR1_EL1 PGD with a new VA-compatible PGD,
129 * avoiding the possibility of conflicting TLB entries being allocated.
130 */
Sami Tolvanena30a6d32017-08-18 14:31:23 -0700131static inline void __nocfi cpu_replace_ttbr1(pgd_t *pgd)
Mark Rutland50e18812016-01-25 11:45:01 +0000132{
133 typedef void (ttbr_replace_func)(phys_addr_t);
134 extern ttbr_replace_func idmap_cpu_replace_ttbr1;
135 ttbr_replace_func *replace_phys;
136
137 phys_addr_t pgd_phys = virt_to_phys(pgd);
138
Laura Abbottf8fee94e2017-01-10 13:35:49 -0800139 replace_phys = (void *)__pa_symbol(idmap_cpu_replace_ttbr1);
Mark Rutland50e18812016-01-25 11:45:01 +0000140
141 cpu_install_idmap();
142 replace_phys(pgd_phys);
143 cpu_uninstall_idmap();
144}
145
146/*
Will Deacon5aec7152015-10-06 18:46:24 +0100147 * It would be nice to return ASIDs back to the allocator, but unfortunately
148 * that introduces a race with a generation rollover where we could erroneously
149 * free an ASID allocated in a future generation. We could workaround this by
150 * freeing the ASID from the context of the dying mm (e.g. in arch_exit_mmap),
151 * but we'd then need to make sure that we didn't dirty any TLBs afterwards.
152 * Setting a reserved TTBR0 or EPD0 would work, but it all gets ugly when you
153 * take CPU migration into account.
154 */
Catalin Marinasb3901d52012-03-05 11:49:28 +0000155#define destroy_context(mm) do { } while(0)
Will Deacon5aec7152015-10-06 18:46:24 +0100156void check_and_switch_context(struct mm_struct *mm, unsigned int cpu);
Catalin Marinasb3901d52012-03-05 11:49:28 +0000157
Ard Biesheuvel65da0a82015-11-17 09:53:31 +0100158#define init_new_context(tsk,mm) ({ atomic64_set(&(mm)->context.id, 0); 0; })
Catalin Marinasb3901d52012-03-05 11:49:28 +0000159
160/*
161 * This is called when "tsk" is about to enter lazy TLB mode.
162 *
163 * mm: describes the currently active mm context
164 * tsk: task which is entering lazy tlb
165 * cpu: cpu number which is entering lazy tlb
166 *
167 * tsk->mm will be NULL
168 */
169static inline void
170enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
171{
172}
173
Catalin Marinascfa93772016-09-02 14:54:03 +0100174#ifdef CONFIG_ARM64_SW_TTBR0_PAN
175static inline void update_saved_ttbr0(struct task_struct *tsk,
176 struct mm_struct *mm)
177{
178 if (system_uses_ttbr0_pan()) {
Catalin Marinas87883132018-01-10 13:18:30 +0000179 u64 ttbr;
Catalin Marinascfa93772016-09-02 14:54:03 +0100180 BUG_ON(mm->pgd == swapper_pg_dir);
Catalin Marinas87883132018-01-10 13:18:30 +0000181 ttbr = virt_to_phys(mm->pgd) | ASID(mm) << 48;
182 WRITE_ONCE(task_thread_info(tsk)->ttbr0, ttbr);
Catalin Marinascfa93772016-09-02 14:54:03 +0100183 }
184}
185#else
186static inline void update_saved_ttbr0(struct task_struct *tsk,
187 struct mm_struct *mm)
188{
189}
190#endif
191
192static inline void __switch_mm(struct mm_struct *next)
Catalin Marinasb3901d52012-03-05 11:49:28 +0000193{
194 unsigned int cpu = smp_processor_id();
195
Catalin Marinase53f21b2015-03-23 15:06:50 +0000196 /*
197 * init_mm.pgd does not contain any user mappings and it is always
198 * active for kernel addresses in TTBR1. Just set the reserved TTBR0.
199 */
200 if (next == &init_mm) {
201 cpu_set_reserved_ttbr0();
202 return;
203 }
204
Will Deaconc2775b22015-10-06 18:46:27 +0100205 check_and_switch_context(next, cpu);
Catalin Marinasb3901d52012-03-05 11:49:28 +0000206}
207
Catalin Marinascfa93772016-09-02 14:54:03 +0100208static inline void
209switch_mm(struct mm_struct *prev, struct mm_struct *next,
210 struct task_struct *tsk)
211{
212 if (prev != next)
213 __switch_mm(next);
214
215 /*
216 * Update the saved TTBR0_EL1 of the scheduled-in task as the previous
217 * value may have not been initialised yet (activate_mm caller) or the
218 * ASID has changed since the last run (following the context switch
219 * of another thread of the same process). Avoid setting the reserved
220 * TTBR0_EL1 to swapper_pg_dir (init_mm; e.g. via idle_task_exit).
221 */
222 if (next != &init_mm)
223 update_saved_ttbr0(tsk, next);
224}
225
Catalin Marinasb3901d52012-03-05 11:49:28 +0000226#define deactivate_mm(tsk,mm) do { } while (0)
Catalin Marinascfa93772016-09-02 14:54:03 +0100227#define activate_mm(prev,next) switch_mm(prev, next, current)
Catalin Marinasb3901d52012-03-05 11:49:28 +0000228
Suzuki K Poulose13f417f2016-02-23 10:31:45 +0000229void verify_cpu_asid_bits(void);
Catalin Marinas87883132018-01-10 13:18:30 +0000230void post_ttbr_update_workaround(void);
Suzuki K Poulose13f417f2016-02-23 10:31:45 +0000231
Catalin Marinasb3901d52012-03-05 11:49:28 +0000232#endif