blob: ec65472b379f0c82277b0aae8b5ff6560d1ae975 [file] [log] [blame]
Devdutt Patnaik4ff5bcd62017-05-05 19:45:01 -07001/*
Hemant Kumar14b9f512017-12-14 13:06:09 -08002 * Copyright (c) 2017-2018, The Linux Foundation. All rights reserved.
Devdutt Patnaik4ff5bcd62017-05-05 19:45:01 -07003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13#include <dt-bindings/clock/qcom,rpmh.h>
14#include <dt-bindings/clock/qcom,gcc-sdxpoorwills.h>
Hemant Kumar01e34782017-12-13 15:30:25 -080015#include <dt-bindings/msm/msm-bus-ids.h>
Devdutt Patnaik4ff5bcd62017-05-05 19:45:01 -070016
17&soc {
18 /* USB port for DWC3 controller */
19 usb: ssusb@a600000 {
20 compatible = "qcom,dwc-usb3-msm";
21 reg = <0x0a600000 0xf8c00>;
22 reg-names = "core_base";
23 #address-cells = <1>;
24 #size-cells = <1>;
25 ranges;
26
Hemant Kumar26652232018-01-31 15:44:57 -080027 interrupts = <0 197 0>, <0 130 0>, <0 196 0>, <0 198 0>;
28 interrupt-names = "dp_hs_phy_irq", "pwr_event_irq",
29 "ss_phy_irq", "dm_hs_phy_irq";
Devdutt Patnaik4ff5bcd62017-05-05 19:45:01 -070030
31 USB3_GDSC-supply = <&gdsc_usb30>;
32 qcom,usb-dbm = <&dbm_1p5>;
33 qcom,dwc-usb3-msm-tx-fifo-size = <21288>;
34 qcom,num-gsi-evt-buffs = <0x3>;
Hemant Kumar26652232018-01-31 15:44:57 -080035 qcom,use-pdc-interrupts;
Devdutt Patnaik4ff5bcd62017-05-05 19:45:01 -070036
37 clocks = <&clock_gcc GCC_USB30_MASTER_CLK>,
38 <&clock_gcc GCC_SYS_NOC_USB3_CLK>,
39 <&clock_gcc GCC_USB30_MOCK_UTMI_CLK>,
40 <&clock_gcc GCC_USB30_SLEEP_CLK>,
41 <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
42 <&clock_gcc GCC_USB3_PRIM_CLKREF_CLK>;
43
44 clock-names = "core_clk", "iface_clk", "utmi_clk", "sleep_clk",
45 "cfg_ahb_clk", "xo";
46
47 qcom,core-clk-rate = <133333333>;
48 qcom,core-clk-rate-hs = <66666667>;
49
50 resets = <&clock_gcc GCC_USB30_BCR>;
51 reset-names = "core_reset";
Hemant Kumar42849cf2017-12-06 17:30:20 -080052 status = "disabled";
Devdutt Patnaik4ff5bcd62017-05-05 19:45:01 -070053
Hemant Kumar01e34782017-12-13 15:30:25 -080054 qcom,msm-bus,name = "usb";
55 qcom,msm-bus,num-cases = <2>;
56 qcom,msm-bus,num-paths = <3>;
57 qcom,msm-bus,vectors-KBps =
58 <MSM_BUS_MASTER_USB3 MSM_BUS_SLAVE_EBI_CH0 0 0>,
59 <MSM_BUS_MASTER_USB3 MSM_BUS_SLAVE_IPA_CFG 0 0>,
60 <MSM_BUS_MASTER_AMPSS_M0 MSM_BUS_SLAVE_USB3 0 0>,
61 <MSM_BUS_MASTER_USB3
62 MSM_BUS_SLAVE_EBI_CH0 240000 700000>,
63 <MSM_BUS_MASTER_USB3
64 MSM_BUS_SLAVE_IPA_CFG 0 2400>,
65 <MSM_BUS_MASTER_AMPSS_M0 MSM_BUS_SLAVE_USB3 0 40000>;
66
Devdutt Patnaik4ff5bcd62017-05-05 19:45:01 -070067 dwc3@a600000 {
68 compatible = "snps,dwc3";
69 reg = <0x0a600000 0xcd00>;
70 interrupt-parent = <&intc>;
71 interrupts = <0 133 0>;
72 usb-phy = <&usb2_phy>, <&usb3_qmp_phy>;
73 tx-fifo-resize;
74 linux,sysdev_is_parent;
Hemant Kumarfcc709a2018-01-31 16:09:32 -080075 snps,bus-suspend-enable;
Devdutt Patnaik4ff5bcd62017-05-05 19:45:01 -070076 snps,disable-clk-gating;
77 snps,has-lpm-erratum;
78 snps,hird-threshold = /bits/ 8 <0x10>;
79 };
Hemant Kumar14b9f512017-12-14 13:06:09 -080080
81 qcom,usbbam@a704000 {
82 compatible = "qcom,usb-bam-msm";
83 reg = <0xa704000 0x17000>;
84 interrupts = <0 132 0>;
85
86 qcom,bam-type = <0>;
87 qcom,usb-bam-fifo-baseaddr = <0x14689000>;
88 qcom,usb-bam-num-pipes = <8>;
89 qcom,ignore-core-reset-ack;
90 qcom,disable-clk-gating;
91 qcom,usb-bam-override-threshold = <0x4001>;
92 qcom,usb-bam-max-mbps-highspeed = <400>;
93 qcom,usb-bam-max-mbps-superspeed = <3600>;
94 qcom,reset-bam-on-connect;
95
96 qcom,pipe0 {
97 label = "ssusb-qdss-in-0";
98 qcom,usb-bam-mem-type = <2>;
99 qcom,dir = <1>;
100 qcom,pipe-num = <0>;
101 qcom,peer-bam = <0>;
102 qcom,peer-bam-physical-address = <0x6064000>;
103 qcom,src-bam-pipe-index = <0>;
104 qcom,dst-bam-pipe-index = <0>;
105 qcom,data-fifo-offset = <0x0>;
106 qcom,data-fifo-size = <0x1800>;
107 qcom,descriptor-fifo-offset = <0x1800>;
108 qcom,descriptor-fifo-size = <0x800>;
109 };
110 };
Devdutt Patnaik4ff5bcd62017-05-05 19:45:01 -0700111 };
112
113 /* USB port for High Speed PHY */
114 usb2_phy: hsphy@ff1000 {
115 compatible = "qcom,usb-hsphy-snps-femto";
116 reg = <0xff1000 0x400>;
117 reg-names = "hsusb_phy_base";
118
119 vdd-supply = <&pmxpoorwills_l4>;
120 vdda18-supply = <&pmxpoorwills_l5>;
121 vdda33-supply = <&pmxpoorwills_l10>;
122 qcom,vdd-voltage-level = <0 872000 872000>;
123 clocks = <&clock_rpmh RPMH_CXO_CLK>,
124 <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>;
125 clock-names = "ref_clk_src", "cfg_ahb_clk";
126
127 resets = <&clock_gcc GCC_QUSB2PHY_BCR>;
128 reset-names = "phy_reset";
129 };
130
131 dbm_1p5: dbm@a6f8000 {
132 compatible = "qcom,usb-dbm-1p5";
133 reg = <0xa6f8000 0x400>;
134 qcom,reset-ep-after-lpm-resume;
135 };
136
137 usb_nop_phy: usb_nop_phy {
138 compatible = "usb-nop-xceiv";
139 };
140
141 /* USB port for Super Speed PHY */
142 usb3_qmp_phy: ssphy@ff0000 {
143 compatible = "qcom,usb-ssphy-qmp-v2";
Hemant Kumar7c6705d2017-11-30 12:23:38 -0800144 reg = <0xff0000 0x1000>,
Hemant Kumar05171012018-01-31 14:51:12 -0800145 <0x01fcb244 0x4>,
146 <0x00ff088c 0x4>;
Hemant Kumar7c6705d2017-11-30 12:23:38 -0800147 reg-names = "qmp_phy_base",
Hemant Kumar05171012018-01-31 14:51:12 -0800148 "vls_clamp_reg",
149 "pcs_clamp_enable_reg";
Devdutt Patnaik4ff5bcd62017-05-05 19:45:01 -0700150
151 vdd-supply = <&pmxpoorwills_l4>;
152 core-supply = <&pmxpoorwills_l1>;
153 qcom,vdd-voltage-level = <0 872000 872000>;
154 qcom,vbus-valid-override;
155 qcom,qmp-phy-init-seq =
156 /* <reg_offset, value, delay> */
Hemant Kumarf8e48342017-11-17 17:07:40 -0800157 <0x058 0x07 0x00 /* QSERDES_COM_PLL_IVCO */
158 0x094 0x1a 0x00 /* QSERDES_COM_SYSCLK_EN_SEL */
159 0x044 0x14 0x00 /* QSERDES_COM_BIAS_EN_CLKBUFLR_EN */
160 0x154 0x31 0x00 /* QSERDES_COM_CLK_SELECT */
161 0x04c 0x02 0x00 /* QSERDES_COM_SYS_CLK_CTRL */
162 0x0a0 0x08 0x00 /* QSERDES_COM_RESETSM_CNTRL2 */
163 0x17c 0x06 0x00 /* QSERDES_COM_CMN_CONFIG */
164 0x184 0x05 0x00 /* QSERDES_COM_SVS_MODE_CLK_SEL */
165 0x1bc 0x11 0x00 /* QSERDES_COM_BIN_VCOCAL_HSCLK_SEL*/
166 0x158 0x01 0x00 /* QSERDES_COM_HSCLK_SEL */
167 0x0bc 0x82 0x00 /* QSERDES_COM_DEC_START_MODE0 */
168 0x0cc 0xab 0x00 /* QSERDES_COM_DIV_FRAC_START1_MODE0 */
169 0x0d0 0xea 0x00 /* QSERDES_COM_DIV_FRAC_START2_MODE0 */
170 0x0d4 0x02 0x00 /* COM_DIV_FRAC_START3_MODE0 */
171 0x1ac 0xca 0x00 /* COM_BIN_VCOCAL_CMP_CODE1_MODE0 */
172 0x1b0 0x1e 0x00 /* COM_BIN_VCOCAL_CMP_CODE2_MODE0 */
173 0x074 0x06 0x00 /* QSERDES_COM_CP_CTRL_MODE0 */
174 0x07c 0x16 0x00 /* QSERDES_COM_PLL_RCTRL_MODE0 */
175 0x084 0x36 0x00 /* QSERDES_COM_PLL_CCTRL_MODE0 */
176 0x0f0 0x00 0x00 /* QSERDES_COM_INTEGLOOP_GAIN1_MODE0 */
177 0x0ec 0x3f 0x00 /* QSERDES_COM_INTEGLOOP_GAIN0_MODE0 */
178 0x114 0x02 0x00 /* QSERDES_COM_VCO_TUNE2_MODE0 */
179 0x110 0x24 0x00 /* QSERDES_COM_VCO_TUNE1_MODE0 */
180 0x168 0x0a 0x00 /* QSERDES_COM_CORECLK_DIV_MODE0 */
181 0x0b0 0x34 0x00 /* QSERDES_COM_LOCK_CMP2_MODE0 */
182 0x0ac 0x14 0x00 /* QSERDES_COM_LOCK_CMP1_MODE0 */
183 0x0a4 0x04 0x00 /* QSERDES_COM_LOCK_CMP_EN */
184 0x174 0x00 0x00 /* QSERDES_COM_CORE_CLK_EN */
185 0x0a8 0x00 0x00 /* QSERDES_COM_LOCK_CMP_CFG */
186 0x10c 0x00 0x00 /* QSERDES_COM_VCO_TUNE_MAP */
187 0x050 0x0a 0x00 /* QSERDES_COM_SYSCLK_BUF_ENABLE */
188 0x00c 0x0a 0x00 /* QSERDES_COM_BG_TIMER */
Devdutt Patnaik4ff5bcd62017-05-05 19:45:01 -0700189 0x010 0x01 0x00 /* QSERDES_COM_SSC_EN_CENTER */
190 0x01c 0x31 0x00 /* QSERDES_COM_SSC_PER1 */
191 0x020 0x01 0x00 /* QSERDES_COM_SSC_PER2 */
192 0x014 0x00 0x00 /* QSERDES_COM_SSC_ADJ_PER1 */
193 0x018 0x00 0x00 /* QSERDES_COM_SSC_ADJ_PER2 */
Hemant Kumarf8e48342017-11-17 17:07:40 -0800194 0x030 0xde 0x00 /* QSERDES_COM_SSC_STEP_SIZE1_MODE1 */
195 0x034 0x07 0x00 /* QSERDES_COM_SSC_STEP_SIZE2_MODE1 */
196 0x024 0xde 0x00 /* QSERDES_COM_SSC_STEP_SIZE1_MODE0 */
197 0x028 0x07 0x00 /* QSERDES_COM_SSC_STEP_SIZE1_MODE0 */
198 0x4a4 0x3f 0x00 /* QSERDES_RX_RX_IDAC_ENABLES */
199 0x594 0xbf 0x00 /* QSERDES_RX_RX_MODE_01_HIGH4 */
200 0x590 0x09 0x00 /* QSERDES_RX_RX_MODE_01_HIGH3 */
201 0x58c 0xc8 0x00 /* QSERDES_RX_RX_MODE_01_HIGH2 */
202 0x588 0xc8 0x00 /* QSERDES_RX_RX_MODE_01_HIGH */
203 0x584 0xe0 0x00 /* QSERDES_RX_RX_MODE_01_LOW */
204 0x444 0x01 0x00 /* QSERDES_RX_UCDR_PI_CONTROLS */
Devdutt Patnaik4ff5bcd62017-05-05 19:45:01 -0700205 0x408 0x0a 0x00 /* QSERDES_RX_UCDR_FO_GAIN */
Hemant Kumarf8e48342017-11-17 17:07:40 -0800206 0x414 0x06 0x00 /* QSERDES_RX_UCDR_SO_GAIN */
207 0x430 0x2f 0x00 /* QSERDES_RX_UCDR_FASTLOCK_FO_GAIN */
208 0x43c 0xff 0x00 /* RX_UCDR_FASTLOCK_COUNT_LOW */
209 0x440 0x0f 0x00 /* RX_UCDR_FASTLOCK_COUNT_HIGH */
210 0x420 0x0a 0x00 /* QSERDES_RX_UCDR_SVS_FO_GAIN */
211 0x42c 0x06 0x00 /* QSERDES_RX_UCDR_SVS_SO_GAIN */
212 0x434 0x7f 0x00 /* RX_UCDR_SO_SATURATION_AND_ENABLE */
213 0x4d8 0x0c 0x00 /* QSERDES_RX_VGA_CAL_CNTRL2 */
214 0x4ec 0x0e 0x00 /* QSERDES_RX_RX_EQU_ADAPTOR_CNTRL2 */
215 0x4f0 0x4e 0x00 /* QSERDES_RX_RX_EQU_ADAPTOR_CNTRL3 */
216 0x4f4 0x18 0x00 /* QSERDES_RX_RX_EQU_ADAPTOR_CNTRL4 */
217 0x5b4 0x04 0x00 /* QSERDES_RX_DFE_EN_TIMER */
218 0x510 0x77 0x00 /* RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1 */
219 0x514 0x80 0x00 /* RX_RX_OFFSET_ADAPTOR_CNTRL2 */
220 0x51c 0x04 0x00 /* QSERDES_RX_SIGDET_CNTRL */
221 0x524 0x1a 0x00 /* QSERDES_RX_SIGDET_DEGLITCH_CNTRL */
222 0x4fc 0x00 0x00 /* QSERDES_RX_RX_IDAC_TSETTLE_HIGH */
223 0x4f8 0xc0 0x00 /* QSERDES_RX_RX_IDAC_TSETTLE_LOW */
224 0x258 0x10 0x00 /* QSERDES_TX_HIGHZ_DRVR_EN */
225 0x29c 0x12 0x00 /* QSERDES_TX_RCV_DETECT_LVL_2 */
226 0x284 0x05 0x00 /* QSERDES_TX_LANE_MODE_1 */
227 0x288 0x02 0x00 /* QSERDES_TX_LANE_MODE_2 */
228 0x28c 0x00 0x00 /* QSERDES_TX_LANE_MODE_3*/
229 0x89c 0x83 0x00 /* USB3_UNI_PCS_FLL_CNTRL2 */
230 0x8a0 0x09 0x00 /* USB3_UNI_PCS_FLL_CNT_VAL_L */
231 0x8a4 0xa2 0x00 /* USB3_UNI_PCS_FLL_CNT_VAL_H_TOL */
232 0x8a8 0x40 0x00 /* USB3_UNI_PCS_FLL_MAN_CODE */
233 0x898 0x02 0x00 /* USB3_UNI_PCS_FLL_CNTRL1 */
234 0x8c4 0xd0 0x00 /* USB3_UNI_PCS_LOCK_DETECT_CONFIG1 */
235 0x8c8 0x17 0x00 /* USB3_UNI_PCS_LOCK_DETECT_CONFIG2 */
236 0x8cc 0x20 0x00 /* USB3_UNI_PCS_LOCK_DETECT_CONFIG3 */
237 0x890 0x4f 0x00 /* USB3_UNI_PCS_POWER_STATE_CONFIG1 */
238 0x990 0xe7 0x00 /* USB3_UNI_PCS_RCVR_DTCT_DLY_P1U2_L */
239 0x994 0x03 0x00 /* USB3_UNI_PCS_RCVR_DTCT_DLY_P1U2_H */
240 0x988 0xba 0x00 /* USB3_UNI_PCS_RX_SIGDET_LVL */
241 0xe2c 0x75 0x00 /* USB3_RXEQTRAINING_WAIT_TIME */
242 0xe38 0x07 0x00 /* USB3_RXEQTRAINING_DFE_TIME_S2 */
243 0xe18 0x64 0x00 /* USB3_LFPS_DET_HIGH_COUNT_VAL */
244 0x9c0 0x88 0x00 /* USB3_UNI_PCS_ALIGN_DETECT_CONFIG1 */
245 0x9c4 0x13 0x00 /* USB3_UNI_PCS_ALIGN_DETECT_CONFIG2 */
246 0x9dc 0x0d 0x00 /* USB3_UNI_PCS_EQ_CONFIG1 */
247 0x9e0 0x0d 0x00 /* USB3_UNI_PCS_EQ_CONFIG2 */
248 0x8dc 0x21 0x00 /* USB3_UNI_PCS_REFGEN_REQ_CONFIG1 */
249 0x8e0 0x60 0x00 /* USB3_UNI_PCS_REFGEN_REQ_CONFIG2 */
Devdutt Patnaik4ff5bcd62017-05-05 19:45:01 -0700250 0xffffffff 0xffffffff 0x00>;
251
252 qcom,qmp-phy-reg-offset =
Hemant Kumar1a44e5d12017-12-01 15:49:49 -0800253 <0x814 /* USB3_UNI_PCS_PCS_STATUS */
254 0xe08 /* USB3_UNI_PCS_AUTONOMOUS_MODE_CTRL */
255 0xe14 /* USB3_UNI_PCS_LFPS_RXTERM_IRQ_CLEAR */
256 0x840 /* USB3_UNI_PCS_POWER_DOWN_CONTROL */
Devdutt Patnaik4ff5bcd62017-05-05 19:45:01 -0700257 0x800 /* USB3_UNI_PCS_SW_RESET */
Hemant Kumar1a44e5d12017-12-01 15:49:49 -0800258 0x844>; /* USB3_UNI_PCS_START_CONTROL */
Devdutt Patnaik4ff5bcd62017-05-05 19:45:01 -0700259
260 clocks = <&clock_gcc GCC_USB3_PHY_AUX_CLK>,
261 <&clock_gcc GCC_USB3_PHY_PIPE_CLK>,
262 <&clock_rpmh RPMH_CXO_CLK>,
263 <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>;
264
265 clock-names = "aux_clk", "pipe_clk", "ref_clk_src",
266 "cfg_ahb_clk";
Hemant Kumar6f67fe72017-11-28 16:38:15 -0800267 resets = <&clock_gcc GCC_USB3_PHY_BCR>,
268 <&clock_gcc GCC_USB3PHY_PHY_BCR>;
269 reset-names = "phy_reset", "phy_phy_reset";
Devdutt Patnaik4ff5bcd62017-05-05 19:45:01 -0700270 };
271};