blob: fdd156101a72af0e15583bc107ef2b4aadb0a6ce [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#include <linux/module.h>
34#include <rdma/ib_umem.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020035#include <rdma/ib_cache.h>
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020036#include <rdma/ib_user_verbs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030037#include "mlx5_ib.h"
Eli Cohene126ba92013-07-07 17:25:49 +030038
39/* not supported currently */
40static int wq_signature;
41
42enum {
43 MLX5_IB_ACK_REQ_FREQ = 8,
44};
45
46enum {
47 MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
48 MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
49 MLX5_IB_LINK_TYPE_IB = 0,
50 MLX5_IB_LINK_TYPE_ETH = 1
51};
52
53enum {
54 MLX5_IB_SQ_STRIDE = 6,
Eli Cohene126ba92013-07-07 17:25:49 +030055};
56
57static const u32 mlx5_ib_opcode[] = {
58 [IB_WR_SEND] = MLX5_OPCODE_SEND,
Erez Shitritf0313962016-02-21 16:27:17 +020059 [IB_WR_LSO] = MLX5_OPCODE_LSO,
Eli Cohene126ba92013-07-07 17:25:49 +030060 [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
61 [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
62 [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
63 [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
64 [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
65 [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
66 [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
67 [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
Sagi Grimberg8a187ee2015-10-13 19:11:26 +030068 [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
Eli Cohene126ba92013-07-07 17:25:49 +030069 [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
70 [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
71 [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
72};
73
Erez Shitritf0313962016-02-21 16:27:17 +020074struct mlx5_wqe_eth_pad {
75 u8 rsvd0[16];
76};
Eli Cohene126ba92013-07-07 17:25:49 +030077
Alex Veskereb49ab02016-08-28 12:25:53 +030078enum raw_qp_set_mask_map {
79 MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
80};
81
Alex Vesker0680efa2016-08-28 12:25:52 +030082struct mlx5_modify_raw_qp_param {
83 u16 operation;
Alex Veskereb49ab02016-08-28 12:25:53 +030084
85 u32 set_mask; /* raw_qp_set_mask_map */
86 u8 rq_q_ctr_id;
Alex Vesker0680efa2016-08-28 12:25:52 +030087};
88
Maor Gottlieb89ea94a72016-06-17 15:01:38 +030089static void get_cqs(enum ib_qp_type qp_type,
90 struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
91 struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
92
Eli Cohene126ba92013-07-07 17:25:49 +030093static int is_qp0(enum ib_qp_type qp_type)
94{
95 return qp_type == IB_QPT_SMI;
96}
97
Eli Cohene126ba92013-07-07 17:25:49 +030098static int is_sqp(enum ib_qp_type qp_type)
99{
100 return is_qp0(qp_type) || is_qp1(qp_type);
101}
102
103static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
104{
105 return mlx5_buf_offset(&qp->buf, offset);
106}
107
108static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
109{
110 return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
111}
112
113void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
114{
115 return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
116}
117
Haggai Eranc1395a22014-12-11 17:04:14 +0200118/**
119 * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
120 *
121 * @qp: QP to copy from.
122 * @send: copy from the send queue when non-zero, use the receive queue
123 * otherwise.
124 * @wqe_index: index to start copying from. For send work queues, the
125 * wqe_index is in units of MLX5_SEND_WQE_BB.
126 * For receive work queue, it is the number of work queue
127 * element in the queue.
128 * @buffer: destination buffer.
129 * @length: maximum number of bytes to copy.
130 *
131 * Copies at least a single WQE, but may copy more data.
132 *
133 * Return: the number of bytes copied, or an error code.
134 */
135int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200136 void *buffer, u32 length,
137 struct mlx5_ib_qp_base *base)
Haggai Eranc1395a22014-12-11 17:04:14 +0200138{
139 struct ib_device *ibdev = qp->ibqp.device;
140 struct mlx5_ib_dev *dev = to_mdev(ibdev);
141 struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
142 size_t offset;
143 size_t wq_end;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200144 struct ib_umem *umem = base->ubuffer.umem;
Haggai Eranc1395a22014-12-11 17:04:14 +0200145 u32 first_copy_length;
146 int wqe_length;
147 int ret;
148
149 if (wq->wqe_cnt == 0) {
150 mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
151 qp->ibqp.qp_type);
152 return -EINVAL;
153 }
154
155 offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
156 wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
157
158 if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
159 return -EINVAL;
160
161 if (offset > umem->length ||
162 (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
163 return -EINVAL;
164
165 first_copy_length = min_t(u32, offset + length, wq_end) - offset;
166 ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
167 if (ret)
168 return ret;
169
170 if (send) {
171 struct mlx5_wqe_ctrl_seg *ctrl = buffer;
172 int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
173
174 wqe_length = ds * MLX5_WQE_DS_UNITS;
175 } else {
176 wqe_length = 1 << wq->wqe_shift;
177 }
178
179 if (wqe_length <= first_copy_length)
180 return first_copy_length;
181
182 ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
183 wqe_length - first_copy_length);
184 if (ret)
185 return ret;
186
187 return wqe_length;
188}
189
Eli Cohene126ba92013-07-07 17:25:49 +0300190static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
191{
192 struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
193 struct ib_event event;
194
majd@mellanox.com19098df2016-01-14 19:13:03 +0200195 if (type == MLX5_EVENT_TYPE_PATH_MIG) {
196 /* This event is only valid for trans_qps */
197 to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
198 }
Eli Cohene126ba92013-07-07 17:25:49 +0300199
200 if (ibqp->event_handler) {
201 event.device = ibqp->device;
202 event.element.qp = ibqp;
203 switch (type) {
204 case MLX5_EVENT_TYPE_PATH_MIG:
205 event.event = IB_EVENT_PATH_MIG;
206 break;
207 case MLX5_EVENT_TYPE_COMM_EST:
208 event.event = IB_EVENT_COMM_EST;
209 break;
210 case MLX5_EVENT_TYPE_SQ_DRAINED:
211 event.event = IB_EVENT_SQ_DRAINED;
212 break;
213 case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
214 event.event = IB_EVENT_QP_LAST_WQE_REACHED;
215 break;
216 case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
217 event.event = IB_EVENT_QP_FATAL;
218 break;
219 case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
220 event.event = IB_EVENT_PATH_MIG_ERR;
221 break;
222 case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
223 event.event = IB_EVENT_QP_REQ_ERR;
224 break;
225 case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
226 event.event = IB_EVENT_QP_ACCESS_ERR;
227 break;
228 default:
229 pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
230 return;
231 }
232
233 ibqp->event_handler(&event, ibqp->qp_context);
234 }
235}
236
237static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
238 int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
239{
240 int wqe_size;
241 int wq_size;
242
243 /* Sanity check RQ size before proceeding */
Saeed Mahameed938fe832015-05-28 22:28:41 +0300244 if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
Eli Cohene126ba92013-07-07 17:25:49 +0300245 return -EINVAL;
246
247 if (!has_rq) {
248 qp->rq.max_gs = 0;
249 qp->rq.wqe_cnt = 0;
250 qp->rq.wqe_shift = 0;
Noa Osherovich0540d812016-06-04 15:15:32 +0300251 cap->max_recv_wr = 0;
252 cap->max_recv_sge = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300253 } else {
254 if (ucmd) {
255 qp->rq.wqe_cnt = ucmd->rq_wqe_count;
256 qp->rq.wqe_shift = ucmd->rq_wqe_shift;
257 qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
258 qp->rq.max_post = qp->rq.wqe_cnt;
259 } else {
260 wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
261 wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
262 wqe_size = roundup_pow_of_two(wqe_size);
263 wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
264 wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
265 qp->rq.wqe_cnt = wq_size / wqe_size;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300266 if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300267 mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
268 wqe_size,
Saeed Mahameed938fe832015-05-28 22:28:41 +0300269 MLX5_CAP_GEN(dev->mdev,
270 max_wqe_sz_rq));
Eli Cohene126ba92013-07-07 17:25:49 +0300271 return -EINVAL;
272 }
273 qp->rq.wqe_shift = ilog2(wqe_size);
274 qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
275 qp->rq.max_post = qp->rq.wqe_cnt;
276 }
277 }
278
279 return 0;
280}
281
Erez Shitritf0313962016-02-21 16:27:17 +0200282static int sq_overhead(struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +0300283{
Andi Shyti618af382013-07-16 15:35:01 +0200284 int size = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300285
Erez Shitritf0313962016-02-21 16:27:17 +0200286 switch (attr->qp_type) {
Eli Cohene126ba92013-07-07 17:25:49 +0300287 case IB_QPT_XRC_INI:
Eli Cohenb125a542013-09-11 16:35:22 +0300288 size += sizeof(struct mlx5_wqe_xrc_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300289 /* fall through */
290 case IB_QPT_RC:
291 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Leon Romanovsky75c1657e2016-02-11 21:09:57 +0200292 max(sizeof(struct mlx5_wqe_atomic_seg) +
293 sizeof(struct mlx5_wqe_raddr_seg),
294 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
295 sizeof(struct mlx5_mkey_seg));
Eli Cohene126ba92013-07-07 17:25:49 +0300296 break;
297
Eli Cohenb125a542013-09-11 16:35:22 +0300298 case IB_QPT_XRC_TGT:
299 return 0;
300
Eli Cohene126ba92013-07-07 17:25:49 +0300301 case IB_QPT_UC:
Eli Cohenb125a542013-09-11 16:35:22 +0300302 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Leon Romanovsky75c1657e2016-02-11 21:09:57 +0200303 max(sizeof(struct mlx5_wqe_raddr_seg),
304 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
305 sizeof(struct mlx5_mkey_seg));
Eli Cohene126ba92013-07-07 17:25:49 +0300306 break;
307
308 case IB_QPT_UD:
Erez Shitritf0313962016-02-21 16:27:17 +0200309 if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
310 size += sizeof(struct mlx5_wqe_eth_pad) +
311 sizeof(struct mlx5_wqe_eth_seg);
312 /* fall through */
Eli Cohene126ba92013-07-07 17:25:49 +0300313 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +0200314 case MLX5_IB_QPT_HW_GSI:
Eli Cohenb125a542013-09-11 16:35:22 +0300315 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Eli Cohene126ba92013-07-07 17:25:49 +0300316 sizeof(struct mlx5_wqe_datagram_seg);
317 break;
318
319 case MLX5_IB_QPT_REG_UMR:
Eli Cohenb125a542013-09-11 16:35:22 +0300320 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Eli Cohene126ba92013-07-07 17:25:49 +0300321 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
322 sizeof(struct mlx5_mkey_seg);
323 break;
324
325 default:
326 return -EINVAL;
327 }
328
329 return size;
330}
331
332static int calc_send_wqe(struct ib_qp_init_attr *attr)
333{
334 int inl_size = 0;
335 int size;
336
Erez Shitritf0313962016-02-21 16:27:17 +0200337 size = sq_overhead(attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300338 if (size < 0)
339 return size;
340
341 if (attr->cap.max_inline_data) {
342 inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
343 attr->cap.max_inline_data;
344 }
345
346 size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200347 if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
348 ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
349 return MLX5_SIG_WQE_SIZE;
350 else
351 return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
Eli Cohene126ba92013-07-07 17:25:49 +0300352}
353
Eli Cohendae9f4f2016-10-27 16:36:45 +0300354static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
355{
356 int max_sge;
357
358 if (attr->qp_type == IB_QPT_RC)
359 max_sge = (min_t(int, wqe_size, 512) -
360 sizeof(struct mlx5_wqe_ctrl_seg) -
361 sizeof(struct mlx5_wqe_raddr_seg)) /
362 sizeof(struct mlx5_wqe_data_seg);
363 else if (attr->qp_type == IB_QPT_XRC_INI)
364 max_sge = (min_t(int, wqe_size, 512) -
365 sizeof(struct mlx5_wqe_ctrl_seg) -
366 sizeof(struct mlx5_wqe_xrc_seg) -
367 sizeof(struct mlx5_wqe_raddr_seg)) /
368 sizeof(struct mlx5_wqe_data_seg);
369 else
370 max_sge = (wqe_size - sq_overhead(attr)) /
371 sizeof(struct mlx5_wqe_data_seg);
372
373 return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
374 sizeof(struct mlx5_wqe_data_seg));
375}
376
Eli Cohene126ba92013-07-07 17:25:49 +0300377static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
378 struct mlx5_ib_qp *qp)
379{
380 int wqe_size;
381 int wq_size;
382
383 if (!attr->cap.max_send_wr)
384 return 0;
385
386 wqe_size = calc_send_wqe(attr);
387 mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
388 if (wqe_size < 0)
389 return wqe_size;
390
Saeed Mahameed938fe832015-05-28 22:28:41 +0300391 if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
Eli Cohenb125a542013-09-11 16:35:22 +0300392 mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300393 wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
Eli Cohene126ba92013-07-07 17:25:49 +0300394 return -EINVAL;
395 }
396
Erez Shitritf0313962016-02-21 16:27:17 +0200397 qp->max_inline_data = wqe_size - sq_overhead(attr) -
398 sizeof(struct mlx5_wqe_inline_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300399 attr->cap.max_inline_data = qp->max_inline_data;
400
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200401 if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
402 qp->signature_en = true;
403
Eli Cohene126ba92013-07-07 17:25:49 +0300404 wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
405 qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300406 if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
Eli Cohenb125a542013-09-11 16:35:22 +0300407 mlx5_ib_dbg(dev, "wqe count(%d) exceeds limits(%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300408 qp->sq.wqe_cnt,
409 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
Eli Cohenb125a542013-09-11 16:35:22 +0300410 return -ENOMEM;
411 }
Eli Cohene126ba92013-07-07 17:25:49 +0300412 qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
Eli Cohendae9f4f2016-10-27 16:36:45 +0300413 qp->sq.max_gs = get_send_sge(attr, wqe_size);
414 if (qp->sq.max_gs < attr->cap.max_send_sge)
415 return -ENOMEM;
416
417 attr->cap.max_send_sge = qp->sq.max_gs;
Eli Cohenb125a542013-09-11 16:35:22 +0300418 qp->sq.max_post = wq_size / wqe_size;
419 attr->cap.max_send_wr = qp->sq.max_post;
Eli Cohene126ba92013-07-07 17:25:49 +0300420
421 return wq_size;
422}
423
424static int set_user_buf_size(struct mlx5_ib_dev *dev,
425 struct mlx5_ib_qp *qp,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200426 struct mlx5_ib_create_qp *ucmd,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200427 struct mlx5_ib_qp_base *base,
428 struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +0300429{
430 int desc_sz = 1 << qp->sq.wqe_shift;
431
Saeed Mahameed938fe832015-05-28 22:28:41 +0300432 if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300433 mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300434 desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
Eli Cohene126ba92013-07-07 17:25:49 +0300435 return -EINVAL;
436 }
437
438 if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
439 mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
440 ucmd->sq_wqe_count, ucmd->sq_wqe_count);
441 return -EINVAL;
442 }
443
444 qp->sq.wqe_cnt = ucmd->sq_wqe_count;
445
Saeed Mahameed938fe832015-05-28 22:28:41 +0300446 if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
Eli Cohene126ba92013-07-07 17:25:49 +0300447 mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300448 qp->sq.wqe_cnt,
449 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
Eli Cohene126ba92013-07-07 17:25:49 +0300450 return -EINVAL;
451 }
452
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200453 if (attr->qp_type == IB_QPT_RAW_PACKET) {
454 base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
455 qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
456 } else {
457 base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
458 (qp->sq.wqe_cnt << 6);
459 }
Eli Cohene126ba92013-07-07 17:25:49 +0300460
461 return 0;
462}
463
464static int qp_has_rq(struct ib_qp_init_attr *attr)
465{
466 if (attr->qp_type == IB_QPT_XRC_INI ||
467 attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
468 attr->qp_type == MLX5_IB_QPT_REG_UMR ||
469 !attr->cap.max_recv_wr)
470 return 0;
471
472 return 1;
473}
474
Eli Cohenc1be5232014-01-14 17:45:12 +0200475static int first_med_uuar(void)
476{
477 return 1;
478}
479
480static int next_uuar(int n)
481{
482 n++;
483
484 while (((n % 4) & 2))
485 n++;
486
487 return n;
488}
489
490static int num_med_uuar(struct mlx5_uuar_info *uuari)
491{
492 int n;
493
494 n = uuari->num_uars * MLX5_NON_FP_BF_REGS_PER_PAGE -
495 uuari->num_low_latency_uuars - 1;
496
497 return n >= 0 ? n : 0;
498}
499
500static int max_uuari(struct mlx5_uuar_info *uuari)
501{
502 return uuari->num_uars * 4;
503}
504
505static int first_hi_uuar(struct mlx5_uuar_info *uuari)
506{
507 int med;
508 int i;
509 int t;
510
511 med = num_med_uuar(uuari);
512 for (t = 0, i = first_med_uuar();; i = next_uuar(i)) {
513 t++;
514 if (t == med)
515 return next_uuar(i);
516 }
517
518 return 0;
519}
520
Eli Cohene126ba92013-07-07 17:25:49 +0300521static int alloc_high_class_uuar(struct mlx5_uuar_info *uuari)
522{
Eli Cohene126ba92013-07-07 17:25:49 +0300523 int i;
524
Eli Cohenc1be5232014-01-14 17:45:12 +0200525 for (i = first_hi_uuar(uuari); i < max_uuari(uuari); i = next_uuar(i)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300526 if (!test_bit(i, uuari->bitmap)) {
527 set_bit(i, uuari->bitmap);
528 uuari->count[i]++;
529 return i;
530 }
531 }
532
533 return -ENOMEM;
534}
535
536static int alloc_med_class_uuar(struct mlx5_uuar_info *uuari)
537{
Eli Cohenc1be5232014-01-14 17:45:12 +0200538 int minidx = first_med_uuar();
Eli Cohene126ba92013-07-07 17:25:49 +0300539 int i;
540
Eli Cohenc1be5232014-01-14 17:45:12 +0200541 for (i = first_med_uuar(); i < first_hi_uuar(uuari); i = next_uuar(i)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300542 if (uuari->count[i] < uuari->count[minidx])
543 minidx = i;
544 }
545
546 uuari->count[minidx]++;
547 return minidx;
548}
549
550static int alloc_uuar(struct mlx5_uuar_info *uuari,
551 enum mlx5_ib_latency_class lat)
552{
553 int uuarn = -EINVAL;
554
555 mutex_lock(&uuari->lock);
556 switch (lat) {
557 case MLX5_IB_LATENCY_CLASS_LOW:
558 uuarn = 0;
559 uuari->count[uuarn]++;
560 break;
561
562 case MLX5_IB_LATENCY_CLASS_MEDIUM:
Eli Cohen78c0f982014-01-30 13:49:48 +0200563 if (uuari->ver < 2)
564 uuarn = -ENOMEM;
565 else
566 uuarn = alloc_med_class_uuar(uuari);
Eli Cohene126ba92013-07-07 17:25:49 +0300567 break;
568
569 case MLX5_IB_LATENCY_CLASS_HIGH:
Eli Cohen78c0f982014-01-30 13:49:48 +0200570 if (uuari->ver < 2)
571 uuarn = -ENOMEM;
572 else
573 uuarn = alloc_high_class_uuar(uuari);
Eli Cohene126ba92013-07-07 17:25:49 +0300574 break;
575
576 case MLX5_IB_LATENCY_CLASS_FAST_PATH:
577 uuarn = 2;
578 break;
579 }
580 mutex_unlock(&uuari->lock);
581
582 return uuarn;
583}
584
585static void free_med_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
586{
587 clear_bit(uuarn, uuari->bitmap);
588 --uuari->count[uuarn];
589}
590
591static void free_high_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
592{
593 clear_bit(uuarn, uuari->bitmap);
594 --uuari->count[uuarn];
595}
596
597static void free_uuar(struct mlx5_uuar_info *uuari, int uuarn)
598{
599 int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
600 int high_uuar = nuuars - uuari->num_low_latency_uuars;
601
602 mutex_lock(&uuari->lock);
603 if (uuarn == 0) {
604 --uuari->count[uuarn];
605 goto out;
606 }
607
608 if (uuarn < high_uuar) {
609 free_med_class_uuar(uuari, uuarn);
610 goto out;
611 }
612
613 free_high_class_uuar(uuari, uuarn);
614
615out:
616 mutex_unlock(&uuari->lock);
617}
618
619static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
620{
621 switch (state) {
622 case IB_QPS_RESET: return MLX5_QP_STATE_RST;
623 case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
624 case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
625 case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
626 case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
627 case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
628 case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
629 default: return -1;
630 }
631}
632
633static int to_mlx5_st(enum ib_qp_type type)
634{
635 switch (type) {
636 case IB_QPT_RC: return MLX5_QP_ST_RC;
637 case IB_QPT_UC: return MLX5_QP_ST_UC;
638 case IB_QPT_UD: return MLX5_QP_ST_UD;
639 case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
640 case IB_QPT_XRC_INI:
641 case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
642 case IB_QPT_SMI: return MLX5_QP_ST_QP0;
Haggai Erand16e91d2016-02-29 15:45:05 +0200643 case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
Eli Cohene126ba92013-07-07 17:25:49 +0300644 case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
Eli Cohene126ba92013-07-07 17:25:49 +0300645 case IB_QPT_RAW_PACKET:
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200646 case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
Eli Cohene126ba92013-07-07 17:25:49 +0300647 case IB_QPT_MAX:
648 default: return -EINVAL;
649 }
650}
651
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300652static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
653 struct mlx5_ib_cq *recv_cq);
654static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
655 struct mlx5_ib_cq *recv_cq);
656
Eli Cohene126ba92013-07-07 17:25:49 +0300657static int uuarn_to_uar_index(struct mlx5_uuar_info *uuari, int uuarn)
658{
659 return uuari->uars[uuarn / MLX5_BF_REGS_PER_PAGE].index;
660}
661
majd@mellanox.com19098df2016-01-14 19:13:03 +0200662static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
663 struct ib_pd *pd,
664 unsigned long addr, size_t size,
665 struct ib_umem **umem,
666 int *npages, int *page_shift, int *ncont,
667 u32 *offset)
668{
669 int err;
670
671 *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
672 if (IS_ERR(*umem)) {
673 mlx5_ib_dbg(dev, "umem_get failed\n");
674 return PTR_ERR(*umem);
675 }
676
677 mlx5_ib_cont_pages(*umem, addr, npages, page_shift, ncont, NULL);
678
679 err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
680 if (err) {
681 mlx5_ib_warn(dev, "bad offset\n");
682 goto err_umem;
683 }
684
685 mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
686 addr, size, *npages, *page_shift, *ncont, *offset);
687
688 return 0;
689
690err_umem:
691 ib_umem_release(*umem);
692 *umem = NULL;
693
694 return err;
695}
696
Yishai Hadas79b20a62016-05-23 15:20:50 +0300697static void destroy_user_rq(struct ib_pd *pd, struct mlx5_ib_rwq *rwq)
698{
699 struct mlx5_ib_ucontext *context;
700
701 context = to_mucontext(pd->uobject->context);
702 mlx5_ib_db_unmap_user(context, &rwq->db);
703 if (rwq->umem)
704 ib_umem_release(rwq->umem);
705}
706
707static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
708 struct mlx5_ib_rwq *rwq,
709 struct mlx5_ib_create_wq *ucmd)
710{
711 struct mlx5_ib_ucontext *context;
712 int page_shift = 0;
713 int npages;
714 u32 offset = 0;
715 int ncont = 0;
716 int err;
717
718 if (!ucmd->buf_addr)
719 return -EINVAL;
720
721 context = to_mucontext(pd->uobject->context);
722 rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
723 rwq->buf_size, 0, 0);
724 if (IS_ERR(rwq->umem)) {
725 mlx5_ib_dbg(dev, "umem_get failed\n");
726 err = PTR_ERR(rwq->umem);
727 return err;
728 }
729
730 mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, &npages, &page_shift,
731 &ncont, NULL);
732 err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
733 &rwq->rq_page_offset);
734 if (err) {
735 mlx5_ib_warn(dev, "bad offset\n");
736 goto err_umem;
737 }
738
739 rwq->rq_num_pas = ncont;
740 rwq->page_shift = page_shift;
741 rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
742 rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
743
744 mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
745 (unsigned long long)ucmd->buf_addr, rwq->buf_size,
746 npages, page_shift, ncont, offset);
747
748 err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
749 if (err) {
750 mlx5_ib_dbg(dev, "map failed\n");
751 goto err_umem;
752 }
753
754 rwq->create_type = MLX5_WQ_USER;
755 return 0;
756
757err_umem:
758 ib_umem_release(rwq->umem);
759 return err;
760}
761
Eli Cohene126ba92013-07-07 17:25:49 +0300762static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
763 struct mlx5_ib_qp *qp, struct ib_udata *udata,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200764 struct ib_qp_init_attr *attr,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300765 u32 **in,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200766 struct mlx5_ib_create_qp_resp *resp, int *inlen,
767 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300768{
769 struct mlx5_ib_ucontext *context;
770 struct mlx5_ib_create_qp ucmd;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200771 struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200772 int page_shift = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300773 int uar_index;
774 int npages;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200775 u32 offset = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300776 int uuarn;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200777 int ncont = 0;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300778 __be64 *pas;
779 void *qpc;
Eli Cohene126ba92013-07-07 17:25:49 +0300780 int err;
781
782 err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
783 if (err) {
784 mlx5_ib_dbg(dev, "copy failed\n");
785 return err;
786 }
787
788 context = to_mucontext(pd->uobject->context);
789 /*
790 * TBD: should come from the verbs when we have the API
791 */
Leon Romanovsky051f2632015-12-20 12:16:11 +0200792 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
793 /* In CROSS_CHANNEL CQ and QP must use the same UAR */
794 uuarn = MLX5_CROSS_CHANNEL_UUAR;
795 else {
796 uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_HIGH);
Eli Cohene126ba92013-07-07 17:25:49 +0300797 if (uuarn < 0) {
Leon Romanovsky051f2632015-12-20 12:16:11 +0200798 mlx5_ib_dbg(dev, "failed to allocate low latency UUAR\n");
799 mlx5_ib_dbg(dev, "reverting to medium latency\n");
800 uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_MEDIUM);
Eli Cohenc1be5232014-01-14 17:45:12 +0200801 if (uuarn < 0) {
Leon Romanovsky051f2632015-12-20 12:16:11 +0200802 mlx5_ib_dbg(dev, "failed to allocate medium latency UUAR\n");
803 mlx5_ib_dbg(dev, "reverting to high latency\n");
804 uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_LOW);
805 if (uuarn < 0) {
806 mlx5_ib_warn(dev, "uuar allocation failed\n");
807 return uuarn;
808 }
Eli Cohenc1be5232014-01-14 17:45:12 +0200809 }
Eli Cohene126ba92013-07-07 17:25:49 +0300810 }
811 }
812
813 uar_index = uuarn_to_uar_index(&context->uuari, uuarn);
814 mlx5_ib_dbg(dev, "uuarn 0x%x, uar_index 0x%x\n", uuarn, uar_index);
815
Haggai Eran48fea832014-05-22 14:50:11 +0300816 qp->rq.offset = 0;
817 qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
818 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
819
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200820 err = set_user_buf_size(dev, qp, &ucmd, base, attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300821 if (err)
822 goto err_uuar;
823
majd@mellanox.com19098df2016-01-14 19:13:03 +0200824 if (ucmd.buf_addr && ubuffer->buf_size) {
825 ubuffer->buf_addr = ucmd.buf_addr;
826 err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
827 ubuffer->buf_size,
828 &ubuffer->umem, &npages, &page_shift,
829 &ncont, &offset);
830 if (err)
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200831 goto err_uuar;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200832 } else {
majd@mellanox.com19098df2016-01-14 19:13:03 +0200833 ubuffer->umem = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300834 }
Eli Cohene126ba92013-07-07 17:25:49 +0300835
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300836 *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
837 MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
Eli Cohene126ba92013-07-07 17:25:49 +0300838 *in = mlx5_vzalloc(*inlen);
839 if (!*in) {
840 err = -ENOMEM;
841 goto err_umem;
842 }
Eli Cohene126ba92013-07-07 17:25:49 +0300843
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300844 pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
845 if (ubuffer->umem)
846 mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
847
848 qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
849
850 MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
851 MLX5_SET(qpc, qpc, page_offset, offset);
852
853 MLX5_SET(qpc, qpc, uar_page, uar_index);
Eli Cohene126ba92013-07-07 17:25:49 +0300854 resp->uuar_index = uuarn;
855 qp->uuarn = uuarn;
856
857 err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
858 if (err) {
859 mlx5_ib_dbg(dev, "map failed\n");
860 goto err_free;
861 }
862
863 err = ib_copy_to_udata(udata, resp, sizeof(*resp));
864 if (err) {
865 mlx5_ib_dbg(dev, "copy failed\n");
866 goto err_unmap;
867 }
868 qp->create_type = MLX5_QP_USER;
869
870 return 0;
871
872err_unmap:
873 mlx5_ib_db_unmap_user(context, &qp->db);
874
875err_free:
Al Viro479163f2014-11-20 08:13:57 +0000876 kvfree(*in);
Eli Cohene126ba92013-07-07 17:25:49 +0300877
878err_umem:
majd@mellanox.com19098df2016-01-14 19:13:03 +0200879 if (ubuffer->umem)
880 ib_umem_release(ubuffer->umem);
Eli Cohene126ba92013-07-07 17:25:49 +0300881
882err_uuar:
883 free_uuar(&context->uuari, uuarn);
884 return err;
885}
886
majd@mellanox.com19098df2016-01-14 19:13:03 +0200887static void destroy_qp_user(struct ib_pd *pd, struct mlx5_ib_qp *qp,
888 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300889{
890 struct mlx5_ib_ucontext *context;
891
892 context = to_mucontext(pd->uobject->context);
893 mlx5_ib_db_unmap_user(context, &qp->db);
majd@mellanox.com19098df2016-01-14 19:13:03 +0200894 if (base->ubuffer.umem)
895 ib_umem_release(base->ubuffer.umem);
Eli Cohene126ba92013-07-07 17:25:49 +0300896 free_uuar(&context->uuari, qp->uuarn);
897}
898
899static int create_kernel_qp(struct mlx5_ib_dev *dev,
900 struct ib_qp_init_attr *init_attr,
901 struct mlx5_ib_qp *qp,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300902 u32 **in, int *inlen,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200903 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300904{
905 enum mlx5_ib_latency_class lc = MLX5_IB_LATENCY_CLASS_LOW;
906 struct mlx5_uuar_info *uuari;
907 int uar_index;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300908 void *qpc;
Eli Cohene126ba92013-07-07 17:25:49 +0300909 int uuarn;
910 int err;
911
Jack Morgenstein9603b612014-07-28 23:30:22 +0300912 uuari = &dev->mdev->priv.uuari;
Erez Shitritf0313962016-02-21 16:27:17 +0200913 if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
914 IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
Haggai Eranb11a4f92016-02-29 15:45:03 +0200915 IB_QP_CREATE_IPOIB_UD_LSO |
916 mlx5_ib_create_qp_sqpn_qp1()))
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200917 return -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +0300918
919 if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
920 lc = MLX5_IB_LATENCY_CLASS_FAST_PATH;
921
922 uuarn = alloc_uuar(uuari, lc);
923 if (uuarn < 0) {
924 mlx5_ib_dbg(dev, "\n");
925 return -ENOMEM;
926 }
927
928 qp->bf = &uuari->bfs[uuarn];
929 uar_index = qp->bf->uar->index;
930
931 err = calc_sq_size(dev, init_attr, qp);
932 if (err < 0) {
933 mlx5_ib_dbg(dev, "err %d\n", err);
934 goto err_uuar;
935 }
936
937 qp->rq.offset = 0;
938 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200939 base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
Eli Cohene126ba92013-07-07 17:25:49 +0300940
majd@mellanox.com19098df2016-01-14 19:13:03 +0200941 err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300942 if (err) {
943 mlx5_ib_dbg(dev, "err %d\n", err);
944 goto err_uuar;
945 }
946
947 qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300948 *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
949 MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
Eli Cohene126ba92013-07-07 17:25:49 +0300950 *in = mlx5_vzalloc(*inlen);
951 if (!*in) {
952 err = -ENOMEM;
953 goto err_buf;
954 }
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300955
956 qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
957 MLX5_SET(qpc, qpc, uar_page, uar_index);
958 MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
959
Eli Cohene126ba92013-07-07 17:25:49 +0300960 /* Set "fast registration enabled" for all kernel QPs */
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300961 MLX5_SET(qpc, qpc, fre, 1);
962 MLX5_SET(qpc, qpc, rlky, 1);
Eli Cohene126ba92013-07-07 17:25:49 +0300963
Haggai Eranb11a4f92016-02-29 15:45:03 +0200964 if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300965 MLX5_SET(qpc, qpc, deth_sqpn, 1);
Haggai Eranb11a4f92016-02-29 15:45:03 +0200966 qp->flags |= MLX5_IB_QP_SQPN_QP1;
967 }
968
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300969 mlx5_fill_page_array(&qp->buf,
970 (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
Eli Cohene126ba92013-07-07 17:25:49 +0300971
Jack Morgenstein9603b612014-07-28 23:30:22 +0300972 err = mlx5_db_alloc(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +0300973 if (err) {
974 mlx5_ib_dbg(dev, "err %d\n", err);
975 goto err_free;
976 }
977
Eli Cohene126ba92013-07-07 17:25:49 +0300978 qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
979 qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
980 qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
981 qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
982 qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
983
984 if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
985 !qp->sq.w_list || !qp->sq.wqe_head) {
986 err = -ENOMEM;
987 goto err_wrid;
988 }
989 qp->create_type = MLX5_QP_KERNEL;
990
991 return 0;
992
993err_wrid:
Jack Morgenstein9603b612014-07-28 23:30:22 +0300994 mlx5_db_free(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +0300995 kfree(qp->sq.wqe_head);
996 kfree(qp->sq.w_list);
997 kfree(qp->sq.wrid);
998 kfree(qp->sq.wr_data);
999 kfree(qp->rq.wrid);
1000
1001err_free:
Al Viro479163f2014-11-20 08:13:57 +00001002 kvfree(*in);
Eli Cohene126ba92013-07-07 17:25:49 +03001003
1004err_buf:
Jack Morgenstein9603b612014-07-28 23:30:22 +03001005 mlx5_buf_free(dev->mdev, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +03001006
1007err_uuar:
Jack Morgenstein9603b612014-07-28 23:30:22 +03001008 free_uuar(&dev->mdev->priv.uuari, uuarn);
Eli Cohene126ba92013-07-07 17:25:49 +03001009 return err;
1010}
1011
1012static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1013{
Jack Morgenstein9603b612014-07-28 23:30:22 +03001014 mlx5_db_free(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +03001015 kfree(qp->sq.wqe_head);
1016 kfree(qp->sq.w_list);
1017 kfree(qp->sq.wrid);
1018 kfree(qp->sq.wr_data);
1019 kfree(qp->rq.wrid);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001020 mlx5_buf_free(dev->mdev, &qp->buf);
1021 free_uuar(&dev->mdev->priv.uuari, qp->bf->uuarn);
Eli Cohene126ba92013-07-07 17:25:49 +03001022}
1023
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001024static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +03001025{
1026 if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
1027 (attr->qp_type == IB_QPT_XRC_INI))
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001028 return MLX5_SRQ_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001029 else if (!qp->has_rq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001030 return MLX5_ZERO_LEN_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001031 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001032 return MLX5_NON_ZERO_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001033}
1034
1035static int is_connected(enum ib_qp_type qp_type)
1036{
1037 if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
1038 return 1;
1039
1040 return 0;
1041}
1042
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001043static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
1044 struct mlx5_ib_sq *sq, u32 tdn)
1045{
Saeed Mahameedc4f287c2016-07-19 20:17:12 +03001046 u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001047 void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
1048
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001049 MLX5_SET(tisc, tisc, transport_domain, tdn);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001050 return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
1051}
1052
1053static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
1054 struct mlx5_ib_sq *sq)
1055{
1056 mlx5_core_destroy_tis(dev->mdev, sq->tisn);
1057}
1058
1059static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
1060 struct mlx5_ib_sq *sq, void *qpin,
1061 struct ib_pd *pd)
1062{
1063 struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
1064 __be64 *pas;
1065 void *in;
1066 void *sqc;
1067 void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
1068 void *wq;
1069 int inlen;
1070 int err;
1071 int page_shift = 0;
1072 int npages;
1073 int ncont = 0;
1074 u32 offset = 0;
1075
1076 err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
1077 &sq->ubuffer.umem, &npages, &page_shift,
1078 &ncont, &offset);
1079 if (err)
1080 return err;
1081
1082 inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
1083 in = mlx5_vzalloc(inlen);
1084 if (!in) {
1085 err = -ENOMEM;
1086 goto err_umem;
1087 }
1088
1089 sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
1090 MLX5_SET(sqc, sqc, flush_in_error_en, 1);
1091 MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
1092 MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
1093 MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
1094 MLX5_SET(sqc, sqc, tis_lst_sz, 1);
1095 MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
1096
1097 wq = MLX5_ADDR_OF(sqc, sqc, wq);
1098 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
1099 MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
1100 MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
1101 MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
1102 MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1103 MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
1104 MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
1105 MLX5_SET(wq, wq, page_offset, offset);
1106
1107 pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
1108 mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
1109
1110 err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
1111
1112 kvfree(in);
1113
1114 if (err)
1115 goto err_umem;
1116
1117 return 0;
1118
1119err_umem:
1120 ib_umem_release(sq->ubuffer.umem);
1121 sq->ubuffer.umem = NULL;
1122
1123 return err;
1124}
1125
1126static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
1127 struct mlx5_ib_sq *sq)
1128{
1129 mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
1130 ib_umem_release(sq->ubuffer.umem);
1131}
1132
1133static int get_rq_pas_size(void *qpc)
1134{
1135 u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
1136 u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
1137 u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
1138 u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
1139 u32 po_quanta = 1 << (log_page_size - 6);
1140 u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
1141 u32 page_size = 1 << log_page_size;
1142 u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
1143 u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
1144
1145 return rq_num_pas * sizeof(u64);
1146}
1147
1148static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
1149 struct mlx5_ib_rq *rq, void *qpin)
1150{
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001151 struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001152 __be64 *pas;
1153 __be64 *qp_pas;
1154 void *in;
1155 void *rqc;
1156 void *wq;
1157 void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
1158 int inlen;
1159 int err;
1160 u32 rq_pas_size = get_rq_pas_size(qpc);
1161
1162 inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
1163 in = mlx5_vzalloc(inlen);
1164 if (!in)
1165 return -ENOMEM;
1166
1167 rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
1168 MLX5_SET(rqc, rqc, vsd, 1);
1169 MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
1170 MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
1171 MLX5_SET(rqc, rqc, flush_in_error_en, 1);
1172 MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
1173 MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
1174
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001175 if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
1176 MLX5_SET(rqc, rqc, scatter_fcs, 1);
1177
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001178 wq = MLX5_ADDR_OF(rqc, rqc, wq);
1179 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
1180 MLX5_SET(wq, wq, end_padding_mode,
Maor Gottlieb01581fb2016-01-28 17:51:49 +02001181 MLX5_GET(qpc, qpc, end_padding_mode));
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001182 MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
1183 MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
1184 MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
1185 MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
1186 MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
1187 MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
1188
1189 pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
1190 qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
1191 memcpy(pas, qp_pas, rq_pas_size);
1192
1193 err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
1194
1195 kvfree(in);
1196
1197 return err;
1198}
1199
1200static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
1201 struct mlx5_ib_rq *rq)
1202{
1203 mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
1204}
1205
1206static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
1207 struct mlx5_ib_rq *rq, u32 tdn)
1208{
1209 u32 *in;
1210 void *tirc;
1211 int inlen;
1212 int err;
1213
1214 inlen = MLX5_ST_SZ_BYTES(create_tir_in);
1215 in = mlx5_vzalloc(inlen);
1216 if (!in)
1217 return -ENOMEM;
1218
1219 tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
1220 MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
1221 MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
1222 MLX5_SET(tirc, tirc, transport_domain, tdn);
1223
1224 err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
1225
1226 kvfree(in);
1227
1228 return err;
1229}
1230
1231static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
1232 struct mlx5_ib_rq *rq)
1233{
1234 mlx5_core_destroy_tir(dev->mdev, rq->tirn);
1235}
1236
1237static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001238 u32 *in,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001239 struct ib_pd *pd)
1240{
1241 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
1242 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1243 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1244 struct ib_uobject *uobj = pd->uobject;
1245 struct ib_ucontext *ucontext = uobj->context;
1246 struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
1247 int err;
1248 u32 tdn = mucontext->tdn;
1249
1250 if (qp->sq.wqe_cnt) {
1251 err = create_raw_packet_qp_tis(dev, sq, tdn);
1252 if (err)
1253 return err;
1254
1255 err = create_raw_packet_qp_sq(dev, sq, in, pd);
1256 if (err)
1257 goto err_destroy_tis;
1258
1259 sq->base.container_mibqp = qp;
1260 }
1261
1262 if (qp->rq.wqe_cnt) {
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001263 rq->base.container_mibqp = qp;
1264
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001265 err = create_raw_packet_qp_rq(dev, rq, in);
1266 if (err)
1267 goto err_destroy_sq;
1268
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001269
1270 err = create_raw_packet_qp_tir(dev, rq, tdn);
1271 if (err)
1272 goto err_destroy_rq;
1273 }
1274
1275 qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
1276 rq->base.mqp.qpn;
1277
1278 return 0;
1279
1280err_destroy_rq:
1281 destroy_raw_packet_qp_rq(dev, rq);
1282err_destroy_sq:
1283 if (!qp->sq.wqe_cnt)
1284 return err;
1285 destroy_raw_packet_qp_sq(dev, sq);
1286err_destroy_tis:
1287 destroy_raw_packet_qp_tis(dev, sq);
1288
1289 return err;
1290}
1291
1292static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
1293 struct mlx5_ib_qp *qp)
1294{
1295 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
1296 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1297 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1298
1299 if (qp->rq.wqe_cnt) {
1300 destroy_raw_packet_qp_tir(dev, rq);
1301 destroy_raw_packet_qp_rq(dev, rq);
1302 }
1303
1304 if (qp->sq.wqe_cnt) {
1305 destroy_raw_packet_qp_sq(dev, sq);
1306 destroy_raw_packet_qp_tis(dev, sq);
1307 }
1308}
1309
1310static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
1311 struct mlx5_ib_raw_packet_qp *raw_packet_qp)
1312{
1313 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1314 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1315
1316 sq->sq = &qp->sq;
1317 rq->rq = &qp->rq;
1318 sq->doorbell = &qp->db;
1319 rq->doorbell = &qp->db;
1320}
1321
Yishai Hadas28d61372016-05-23 15:20:56 +03001322static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1323{
1324 mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
1325}
1326
1327static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
1328 struct ib_pd *pd,
1329 struct ib_qp_init_attr *init_attr,
1330 struct ib_udata *udata)
1331{
1332 struct ib_uobject *uobj = pd->uobject;
1333 struct ib_ucontext *ucontext = uobj->context;
1334 struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
1335 struct mlx5_ib_create_qp_resp resp = {};
1336 int inlen;
1337 int err;
1338 u32 *in;
1339 void *tirc;
1340 void *hfso;
1341 u32 selected_fields = 0;
1342 size_t min_resp_len;
1343 u32 tdn = mucontext->tdn;
1344 struct mlx5_ib_create_qp_rss ucmd = {};
1345 size_t required_cmd_sz;
1346
1347 if (init_attr->qp_type != IB_QPT_RAW_PACKET)
1348 return -EOPNOTSUPP;
1349
1350 if (init_attr->create_flags || init_attr->send_cq)
1351 return -EINVAL;
1352
1353 min_resp_len = offsetof(typeof(resp), uuar_index) + sizeof(resp.uuar_index);
1354 if (udata->outlen < min_resp_len)
1355 return -EINVAL;
1356
1357 required_cmd_sz = offsetof(typeof(ucmd), reserved1) + sizeof(ucmd.reserved1);
1358 if (udata->inlen < required_cmd_sz) {
1359 mlx5_ib_dbg(dev, "invalid inlen\n");
1360 return -EINVAL;
1361 }
1362
1363 if (udata->inlen > sizeof(ucmd) &&
1364 !ib_is_udata_cleared(udata, sizeof(ucmd),
1365 udata->inlen - sizeof(ucmd))) {
1366 mlx5_ib_dbg(dev, "inlen is not supported\n");
1367 return -EOPNOTSUPP;
1368 }
1369
1370 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
1371 mlx5_ib_dbg(dev, "copy failed\n");
1372 return -EFAULT;
1373 }
1374
1375 if (ucmd.comp_mask) {
1376 mlx5_ib_dbg(dev, "invalid comp mask\n");
1377 return -EOPNOTSUPP;
1378 }
1379
1380 if (memchr_inv(ucmd.reserved, 0, sizeof(ucmd.reserved)) || ucmd.reserved1) {
1381 mlx5_ib_dbg(dev, "invalid reserved\n");
1382 return -EOPNOTSUPP;
1383 }
1384
1385 err = ib_copy_to_udata(udata, &resp, min_resp_len);
1386 if (err) {
1387 mlx5_ib_dbg(dev, "copy failed\n");
1388 return -EINVAL;
1389 }
1390
1391 inlen = MLX5_ST_SZ_BYTES(create_tir_in);
1392 in = mlx5_vzalloc(inlen);
1393 if (!in)
1394 return -ENOMEM;
1395
1396 tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
1397 MLX5_SET(tirc, tirc, disp_type,
1398 MLX5_TIRC_DISP_TYPE_INDIRECT);
1399 MLX5_SET(tirc, tirc, indirect_table,
1400 init_attr->rwq_ind_tbl->ind_tbl_num);
1401 MLX5_SET(tirc, tirc, transport_domain, tdn);
1402
1403 hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
1404 switch (ucmd.rx_hash_function) {
1405 case MLX5_RX_HASH_FUNC_TOEPLITZ:
1406 {
1407 void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
1408 size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
1409
1410 if (len != ucmd.rx_key_len) {
1411 err = -EINVAL;
1412 goto err;
1413 }
1414
1415 MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
1416 MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
1417 memcpy(rss_key, ucmd.rx_hash_key, len);
1418 break;
1419 }
1420 default:
1421 err = -EOPNOTSUPP;
1422 goto err;
1423 }
1424
1425 if (!ucmd.rx_hash_fields_mask) {
1426 /* special case when this TIR serves as steering entry without hashing */
1427 if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
1428 goto create_tir;
1429 err = -EINVAL;
1430 goto err;
1431 }
1432
1433 if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1434 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
1435 ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
1436 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
1437 err = -EINVAL;
1438 goto err;
1439 }
1440
1441 /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
1442 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1443 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
1444 MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
1445 MLX5_L3_PROT_TYPE_IPV4);
1446 else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
1447 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
1448 MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
1449 MLX5_L3_PROT_TYPE_IPV6);
1450
1451 if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1452 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) &&
1453 ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
1454 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))) {
1455 err = -EINVAL;
1456 goto err;
1457 }
1458
1459 /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
1460 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1461 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
1462 MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
1463 MLX5_L4_PROT_TYPE_TCP);
1464 else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
1465 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
1466 MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
1467 MLX5_L4_PROT_TYPE_UDP);
1468
1469 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1470 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
1471 selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
1472
1473 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
1474 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
1475 selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
1476
1477 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1478 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
1479 selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
1480
1481 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
1482 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
1483 selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
1484
1485 MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
1486
1487create_tir:
1488 err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
1489
1490 if (err)
1491 goto err;
1492
1493 kvfree(in);
1494 /* qpn is reserved for that QP */
1495 qp->trans_qp.base.mqp.qpn = 0;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03001496 qp->flags |= MLX5_IB_QP_RSS;
Yishai Hadas28d61372016-05-23 15:20:56 +03001497 return 0;
1498
1499err:
1500 kvfree(in);
1501 return err;
1502}
1503
Eli Cohene126ba92013-07-07 17:25:49 +03001504static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
1505 struct ib_qp_init_attr *init_attr,
1506 struct ib_udata *udata, struct mlx5_ib_qp *qp)
1507{
1508 struct mlx5_ib_resources *devr = &dev->devr;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001509 int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
Saeed Mahameed938fe832015-05-28 22:28:41 +03001510 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001511 struct mlx5_ib_create_qp_resp resp;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001512 struct mlx5_ib_cq *send_cq;
1513 struct mlx5_ib_cq *recv_cq;
1514 unsigned long flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001515 u32 uidx = MLX5_IB_DEFAULT_UIDX;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001516 struct mlx5_ib_create_qp ucmd;
1517 struct mlx5_ib_qp_base *base;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001518 void *qpc;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001519 u32 *in;
1520 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03001521
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001522 base = init_attr->qp_type == IB_QPT_RAW_PACKET ?
1523 &qp->raw_packet_qp.rq.base :
1524 &qp->trans_qp.base;
1525
1526 if (init_attr->qp_type != IB_QPT_RAW_PACKET)
1527 mlx5_ib_odp_create_qp(qp);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001528
Eli Cohene126ba92013-07-07 17:25:49 +03001529 mutex_init(&qp->mutex);
1530 spin_lock_init(&qp->sq.lock);
1531 spin_lock_init(&qp->rq.lock);
1532
Yishai Hadas28d61372016-05-23 15:20:56 +03001533 if (init_attr->rwq_ind_tbl) {
1534 if (!udata)
1535 return -ENOSYS;
1536
1537 err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
1538 return err;
1539 }
1540
Eli Cohenf360d882014-04-02 00:10:16 +03001541 if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03001542 if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
Eli Cohenf360d882014-04-02 00:10:16 +03001543 mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
1544 return -EINVAL;
1545 } else {
1546 qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
1547 }
1548 }
1549
Leon Romanovsky051f2632015-12-20 12:16:11 +02001550 if (init_attr->create_flags &
1551 (IB_QP_CREATE_CROSS_CHANNEL |
1552 IB_QP_CREATE_MANAGED_SEND |
1553 IB_QP_CREATE_MANAGED_RECV)) {
1554 if (!MLX5_CAP_GEN(mdev, cd)) {
1555 mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
1556 return -EINVAL;
1557 }
1558 if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
1559 qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
1560 if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
1561 qp->flags |= MLX5_IB_QP_MANAGED_SEND;
1562 if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
1563 qp->flags |= MLX5_IB_QP_MANAGED_RECV;
1564 }
Erez Shitritf0313962016-02-21 16:27:17 +02001565
1566 if (init_attr->qp_type == IB_QPT_UD &&
1567 (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
1568 if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
1569 mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
1570 return -EOPNOTSUPP;
1571 }
1572
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001573 if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
1574 if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
1575 mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
1576 return -EOPNOTSUPP;
1577 }
1578 if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
1579 !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
1580 mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
1581 return -EOPNOTSUPP;
1582 }
1583 qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
1584 }
1585
Eli Cohene126ba92013-07-07 17:25:49 +03001586 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
1587 qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
1588
1589 if (pd && pd->uobject) {
1590 if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
1591 mlx5_ib_dbg(dev, "copy failed\n");
1592 return -EFAULT;
1593 }
1594
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001595 err = get_qp_user_index(to_mucontext(pd->uobject->context),
1596 &ucmd, udata->inlen, &uidx);
1597 if (err)
1598 return err;
1599
Eli Cohene126ba92013-07-07 17:25:49 +03001600 qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
1601 qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
1602 } else {
1603 qp->wq_sig = !!wq_signature;
1604 }
1605
1606 qp->has_rq = qp_has_rq(init_attr);
1607 err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
1608 qp, (pd && pd->uobject) ? &ucmd : NULL);
1609 if (err) {
1610 mlx5_ib_dbg(dev, "err %d\n", err);
1611 return err;
1612 }
1613
1614 if (pd) {
1615 if (pd->uobject) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03001616 __u32 max_wqes =
1617 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
Eli Cohene126ba92013-07-07 17:25:49 +03001618 mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
1619 if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
1620 ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
1621 mlx5_ib_dbg(dev, "invalid rq params\n");
1622 return -EINVAL;
1623 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03001624 if (ucmd.sq_wqe_count > max_wqes) {
Eli Cohene126ba92013-07-07 17:25:49 +03001625 mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +03001626 ucmd.sq_wqe_count, max_wqes);
Eli Cohene126ba92013-07-07 17:25:49 +03001627 return -EINVAL;
1628 }
Haggai Eranb11a4f92016-02-29 15:45:03 +02001629 if (init_attr->create_flags &
1630 mlx5_ib_create_qp_sqpn_qp1()) {
1631 mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
1632 return -EINVAL;
1633 }
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001634 err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
1635 &resp, &inlen, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001636 if (err)
1637 mlx5_ib_dbg(dev, "err %d\n", err);
1638 } else {
majd@mellanox.com19098df2016-01-14 19:13:03 +02001639 err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
1640 base);
Eli Cohene126ba92013-07-07 17:25:49 +03001641 if (err)
1642 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohene126ba92013-07-07 17:25:49 +03001643 }
1644
1645 if (err)
1646 return err;
1647 } else {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001648 in = mlx5_vzalloc(inlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001649 if (!in)
1650 return -ENOMEM;
1651
1652 qp->create_type = MLX5_QP_EMPTY;
1653 }
1654
1655 if (is_sqp(init_attr->qp_type))
1656 qp->port = init_attr->port_num;
1657
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001658 qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
1659
1660 MLX5_SET(qpc, qpc, st, to_mlx5_st(init_attr->qp_type));
1661 MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
Eli Cohene126ba92013-07-07 17:25:49 +03001662
1663 if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001664 MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001665 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001666 MLX5_SET(qpc, qpc, latency_sensitive, 1);
1667
Eli Cohene126ba92013-07-07 17:25:49 +03001668
1669 if (qp->wq_sig)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001670 MLX5_SET(qpc, qpc, wq_signature, 1);
Eli Cohene126ba92013-07-07 17:25:49 +03001671
Eli Cohenf360d882014-04-02 00:10:16 +03001672 if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001673 MLX5_SET(qpc, qpc, block_lb_mc, 1);
Eli Cohenf360d882014-04-02 00:10:16 +03001674
Leon Romanovsky051f2632015-12-20 12:16:11 +02001675 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001676 MLX5_SET(qpc, qpc, cd_master, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001677 if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001678 MLX5_SET(qpc, qpc, cd_slave_send, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001679 if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001680 MLX5_SET(qpc, qpc, cd_slave_receive, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001681
Eli Cohene126ba92013-07-07 17:25:49 +03001682 if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
1683 int rcqe_sz;
1684 int scqe_sz;
1685
1686 rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
1687 scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
1688
1689 if (rcqe_sz == 128)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001690 MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001691 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001692 MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001693
1694 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
1695 if (scqe_sz == 128)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001696 MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001697 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001698 MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001699 }
1700 }
1701
1702 if (qp->rq.wqe_cnt) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001703 MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
1704 MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
Eli Cohene126ba92013-07-07 17:25:49 +03001705 }
1706
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001707 MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
Eli Cohene126ba92013-07-07 17:25:49 +03001708
1709 if (qp->sq.wqe_cnt)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001710 MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
Eli Cohene126ba92013-07-07 17:25:49 +03001711 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001712 MLX5_SET(qpc, qpc, no_sq, 1);
Eli Cohene126ba92013-07-07 17:25:49 +03001713
1714 /* Set default resources */
1715 switch (init_attr->qp_type) {
1716 case IB_QPT_XRC_TGT:
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001717 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
1718 MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
1719 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
1720 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001721 break;
1722 case IB_QPT_XRC_INI:
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001723 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
1724 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
1725 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001726 break;
1727 default:
1728 if (init_attr->srq) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001729 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
1730 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001731 } else {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001732 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
1733 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001734 }
1735 }
1736
1737 if (init_attr->send_cq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001738 MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001739
1740 if (init_attr->recv_cq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001741 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001742
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001743 MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
Eli Cohene126ba92013-07-07 17:25:49 +03001744
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001745 /* 0xffffff means we ask to work with cqe version 0 */
1746 if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001747 MLX5_SET(qpc, qpc, user_index, uidx);
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001748
Erez Shitritf0313962016-02-21 16:27:17 +02001749 /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
1750 if (init_attr->qp_type == IB_QPT_UD &&
1751 (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
Erez Shitritf0313962016-02-21 16:27:17 +02001752 MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
1753 qp->flags |= MLX5_IB_QP_LSO;
1754 }
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001755
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001756 if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
1757 qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
1758 raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
1759 err = create_raw_packet_qp(dev, qp, in, pd);
1760 } else {
1761 err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
1762 }
1763
Eli Cohene126ba92013-07-07 17:25:49 +03001764 if (err) {
1765 mlx5_ib_dbg(dev, "create qp failed\n");
1766 goto err_create;
1767 }
1768
Al Viro479163f2014-11-20 08:13:57 +00001769 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001770
majd@mellanox.com19098df2016-01-14 19:13:03 +02001771 base->container_mibqp = qp;
1772 base->mqp.event = mlx5_ib_qp_event;
Eli Cohene126ba92013-07-07 17:25:49 +03001773
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001774 get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
1775 &send_cq, &recv_cq);
1776 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
1777 mlx5_ib_lock_cqs(send_cq, recv_cq);
1778 /* Maintain device to QPs access, needed for further handling via reset
1779 * flow
1780 */
1781 list_add_tail(&qp->qps_list, &dev->qp_list);
1782 /* Maintain CQ to QPs access, needed for further handling via reset flow
1783 */
1784 if (send_cq)
1785 list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
1786 if (recv_cq)
1787 list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
1788 mlx5_ib_unlock_cqs(send_cq, recv_cq);
1789 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
1790
Eli Cohene126ba92013-07-07 17:25:49 +03001791 return 0;
1792
1793err_create:
1794 if (qp->create_type == MLX5_QP_USER)
majd@mellanox.com19098df2016-01-14 19:13:03 +02001795 destroy_qp_user(pd, qp, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001796 else if (qp->create_type == MLX5_QP_KERNEL)
1797 destroy_qp_kernel(dev, qp);
1798
Al Viro479163f2014-11-20 08:13:57 +00001799 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001800 return err;
1801}
1802
1803static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
1804 __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
1805{
1806 if (send_cq) {
1807 if (recv_cq) {
1808 if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001809 spin_lock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001810 spin_lock_nested(&recv_cq->lock,
1811 SINGLE_DEPTH_NESTING);
1812 } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001813 spin_lock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001814 __acquire(&recv_cq->lock);
1815 } else {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001816 spin_lock(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001817 spin_lock_nested(&send_cq->lock,
1818 SINGLE_DEPTH_NESTING);
1819 }
1820 } else {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001821 spin_lock(&send_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001822 __acquire(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001823 }
1824 } else if (recv_cq) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001825 spin_lock(&recv_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001826 __acquire(&send_cq->lock);
1827 } else {
1828 __acquire(&send_cq->lock);
1829 __acquire(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001830 }
1831}
1832
1833static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
1834 __releases(&send_cq->lock) __releases(&recv_cq->lock)
1835{
1836 if (send_cq) {
1837 if (recv_cq) {
1838 if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
1839 spin_unlock(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001840 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001841 } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
1842 __release(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001843 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001844 } else {
1845 spin_unlock(&send_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001846 spin_unlock(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001847 }
1848 } else {
Eli Cohen6a4f1392014-12-02 12:26:18 +02001849 __release(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001850 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001851 }
1852 } else if (recv_cq) {
Eli Cohen6a4f1392014-12-02 12:26:18 +02001853 __release(&send_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001854 spin_unlock(&recv_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001855 } else {
1856 __release(&recv_cq->lock);
1857 __release(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001858 }
1859}
1860
1861static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
1862{
1863 return to_mpd(qp->ibqp.pd);
1864}
1865
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001866static void get_cqs(enum ib_qp_type qp_type,
1867 struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
Eli Cohene126ba92013-07-07 17:25:49 +03001868 struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
1869{
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001870 switch (qp_type) {
Eli Cohene126ba92013-07-07 17:25:49 +03001871 case IB_QPT_XRC_TGT:
1872 *send_cq = NULL;
1873 *recv_cq = NULL;
1874 break;
1875 case MLX5_IB_QPT_REG_UMR:
1876 case IB_QPT_XRC_INI:
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001877 *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03001878 *recv_cq = NULL;
1879 break;
1880
1881 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +02001882 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03001883 case IB_QPT_RC:
1884 case IB_QPT_UC:
1885 case IB_QPT_UD:
1886 case IB_QPT_RAW_IPV6:
1887 case IB_QPT_RAW_ETHERTYPE:
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001888 case IB_QPT_RAW_PACKET:
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001889 *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
1890 *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03001891 break;
1892
Eli Cohene126ba92013-07-07 17:25:49 +03001893 case IB_QPT_MAX:
1894 default:
1895 *send_cq = NULL;
1896 *recv_cq = NULL;
1897 break;
1898 }
1899}
1900
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001901static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Aviv Heller13eab212016-09-18 20:48:04 +03001902 const struct mlx5_modify_raw_qp_param *raw_qp_param,
1903 u8 lag_tx_affinity);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001904
Eli Cohene126ba92013-07-07 17:25:49 +03001905static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1906{
1907 struct mlx5_ib_cq *send_cq, *recv_cq;
majd@mellanox.com19098df2016-01-14 19:13:03 +02001908 struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001909 unsigned long flags;
Eli Cohene126ba92013-07-07 17:25:49 +03001910 int err;
1911
Yishai Hadas28d61372016-05-23 15:20:56 +03001912 if (qp->ibqp.rwq_ind_tbl) {
1913 destroy_rss_raw_qp_tir(dev, qp);
1914 return;
1915 }
1916
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001917 base = qp->ibqp.qp_type == IB_QPT_RAW_PACKET ?
1918 &qp->raw_packet_qp.rq.base :
1919 &qp->trans_qp.base;
1920
Haggai Eran6aec21f2014-12-11 17:04:23 +02001921 if (qp->state != IB_QPS_RESET) {
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001922 if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET) {
1923 mlx5_ib_qp_disable_pagefaults(qp);
1924 err = mlx5_core_qp_modify(dev->mdev,
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03001925 MLX5_CMD_OP_2RST_QP, 0,
1926 NULL, &base->mqp);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001927 } else {
Alex Vesker0680efa2016-08-28 12:25:52 +03001928 struct mlx5_modify_raw_qp_param raw_qp_param = {
1929 .operation = MLX5_CMD_OP_2RST_QP
1930 };
1931
Aviv Heller13eab212016-09-18 20:48:04 +03001932 err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001933 }
1934 if (err)
majd@mellanox.com427c1e72016-01-14 19:13:07 +02001935 mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
majd@mellanox.com19098df2016-01-14 19:13:03 +02001936 base->mqp.qpn);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001937 }
Eli Cohene126ba92013-07-07 17:25:49 +03001938
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001939 get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
1940 &send_cq, &recv_cq);
1941
1942 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
1943 mlx5_ib_lock_cqs(send_cq, recv_cq);
1944 /* del from lists under both locks above to protect reset flow paths */
1945 list_del(&qp->qps_list);
1946 if (send_cq)
1947 list_del(&qp->cq_send_list);
1948
1949 if (recv_cq)
1950 list_del(&qp->cq_recv_list);
Eli Cohene126ba92013-07-07 17:25:49 +03001951
1952 if (qp->create_type == MLX5_QP_KERNEL) {
majd@mellanox.com19098df2016-01-14 19:13:03 +02001953 __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
Eli Cohene126ba92013-07-07 17:25:49 +03001954 qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
1955 if (send_cq != recv_cq)
majd@mellanox.com19098df2016-01-14 19:13:03 +02001956 __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
1957 NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03001958 }
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001959 mlx5_ib_unlock_cqs(send_cq, recv_cq);
1960 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001961
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001962 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
1963 destroy_raw_packet_qp(dev, qp);
1964 } else {
1965 err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
1966 if (err)
1967 mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
1968 base->mqp.qpn);
1969 }
Eli Cohene126ba92013-07-07 17:25:49 +03001970
Eli Cohene126ba92013-07-07 17:25:49 +03001971 if (qp->create_type == MLX5_QP_KERNEL)
1972 destroy_qp_kernel(dev, qp);
1973 else if (qp->create_type == MLX5_QP_USER)
majd@mellanox.com19098df2016-01-14 19:13:03 +02001974 destroy_qp_user(&get_pd(qp)->ibpd, qp, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001975}
1976
1977static const char *ib_qp_type_str(enum ib_qp_type type)
1978{
1979 switch (type) {
1980 case IB_QPT_SMI:
1981 return "IB_QPT_SMI";
1982 case IB_QPT_GSI:
1983 return "IB_QPT_GSI";
1984 case IB_QPT_RC:
1985 return "IB_QPT_RC";
1986 case IB_QPT_UC:
1987 return "IB_QPT_UC";
1988 case IB_QPT_UD:
1989 return "IB_QPT_UD";
1990 case IB_QPT_RAW_IPV6:
1991 return "IB_QPT_RAW_IPV6";
1992 case IB_QPT_RAW_ETHERTYPE:
1993 return "IB_QPT_RAW_ETHERTYPE";
1994 case IB_QPT_XRC_INI:
1995 return "IB_QPT_XRC_INI";
1996 case IB_QPT_XRC_TGT:
1997 return "IB_QPT_XRC_TGT";
1998 case IB_QPT_RAW_PACKET:
1999 return "IB_QPT_RAW_PACKET";
2000 case MLX5_IB_QPT_REG_UMR:
2001 return "MLX5_IB_QPT_REG_UMR";
2002 case IB_QPT_MAX:
2003 default:
2004 return "Invalid QP type";
2005 }
2006}
2007
2008struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
2009 struct ib_qp_init_attr *init_attr,
2010 struct ib_udata *udata)
2011{
2012 struct mlx5_ib_dev *dev;
2013 struct mlx5_ib_qp *qp;
2014 u16 xrcdn = 0;
2015 int err;
2016
2017 if (pd) {
2018 dev = to_mdev(pd->device);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002019
2020 if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
2021 if (!pd->uobject) {
2022 mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
2023 return ERR_PTR(-EINVAL);
2024 } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
2025 mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
2026 return ERR_PTR(-EINVAL);
2027 }
2028 }
Majd Dibbiny09f16cf2016-01-28 17:51:48 +02002029 } else {
2030 /* being cautious here */
2031 if (init_attr->qp_type != IB_QPT_XRC_TGT &&
2032 init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
2033 pr_warn("%s: no PD for transport %s\n", __func__,
2034 ib_qp_type_str(init_attr->qp_type));
2035 return ERR_PTR(-EINVAL);
2036 }
2037 dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
Eli Cohene126ba92013-07-07 17:25:49 +03002038 }
2039
2040 switch (init_attr->qp_type) {
2041 case IB_QPT_XRC_TGT:
2042 case IB_QPT_XRC_INI:
Saeed Mahameed938fe832015-05-28 22:28:41 +03002043 if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03002044 mlx5_ib_dbg(dev, "XRC not supported\n");
2045 return ERR_PTR(-ENOSYS);
2046 }
2047 init_attr->recv_cq = NULL;
2048 if (init_attr->qp_type == IB_QPT_XRC_TGT) {
2049 xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
2050 init_attr->send_cq = NULL;
2051 }
2052
2053 /* fall through */
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002054 case IB_QPT_RAW_PACKET:
Eli Cohene126ba92013-07-07 17:25:49 +03002055 case IB_QPT_RC:
2056 case IB_QPT_UC:
2057 case IB_QPT_UD:
2058 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +02002059 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03002060 case MLX5_IB_QPT_REG_UMR:
2061 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
2062 if (!qp)
2063 return ERR_PTR(-ENOMEM);
2064
2065 err = create_qp_common(dev, pd, init_attr, udata, qp);
2066 if (err) {
2067 mlx5_ib_dbg(dev, "create_qp_common failed\n");
2068 kfree(qp);
2069 return ERR_PTR(err);
2070 }
2071
2072 if (is_qp0(init_attr->qp_type))
2073 qp->ibqp.qp_num = 0;
2074 else if (is_qp1(init_attr->qp_type))
2075 qp->ibqp.qp_num = 1;
2076 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002077 qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
Eli Cohene126ba92013-07-07 17:25:49 +03002078
2079 mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
majd@mellanox.com19098df2016-01-14 19:13:03 +02002080 qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
Eli Cohena1ab8402016-10-27 16:36:46 +03002081 init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
2082 init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
Eli Cohene126ba92013-07-07 17:25:49 +03002083
majd@mellanox.com19098df2016-01-14 19:13:03 +02002084 qp->trans_qp.xrcdn = xrcdn;
Eli Cohene126ba92013-07-07 17:25:49 +03002085
2086 break;
2087
Haggai Erand16e91d2016-02-29 15:45:05 +02002088 case IB_QPT_GSI:
2089 return mlx5_ib_gsi_create_qp(pd, init_attr);
2090
Eli Cohene126ba92013-07-07 17:25:49 +03002091 case IB_QPT_RAW_IPV6:
2092 case IB_QPT_RAW_ETHERTYPE:
Eli Cohene126ba92013-07-07 17:25:49 +03002093 case IB_QPT_MAX:
2094 default:
2095 mlx5_ib_dbg(dev, "unsupported qp type %d\n",
2096 init_attr->qp_type);
2097 /* Don't support raw QPs */
2098 return ERR_PTR(-EINVAL);
2099 }
2100
2101 return &qp->ibqp;
2102}
2103
2104int mlx5_ib_destroy_qp(struct ib_qp *qp)
2105{
2106 struct mlx5_ib_dev *dev = to_mdev(qp->device);
2107 struct mlx5_ib_qp *mqp = to_mqp(qp);
2108
Haggai Erand16e91d2016-02-29 15:45:05 +02002109 if (unlikely(qp->qp_type == IB_QPT_GSI))
2110 return mlx5_ib_gsi_destroy_qp(qp);
2111
Eli Cohene126ba92013-07-07 17:25:49 +03002112 destroy_qp_common(dev, mqp);
2113
2114 kfree(mqp);
2115
2116 return 0;
2117}
2118
2119static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
2120 int attr_mask)
2121{
2122 u32 hw_access_flags = 0;
2123 u8 dest_rd_atomic;
2124 u32 access_flags;
2125
2126 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
2127 dest_rd_atomic = attr->max_dest_rd_atomic;
2128 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002129 dest_rd_atomic = qp->trans_qp.resp_depth;
Eli Cohene126ba92013-07-07 17:25:49 +03002130
2131 if (attr_mask & IB_QP_ACCESS_FLAGS)
2132 access_flags = attr->qp_access_flags;
2133 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002134 access_flags = qp->trans_qp.atomic_rd_en;
Eli Cohene126ba92013-07-07 17:25:49 +03002135
2136 if (!dest_rd_atomic)
2137 access_flags &= IB_ACCESS_REMOTE_WRITE;
2138
2139 if (access_flags & IB_ACCESS_REMOTE_READ)
2140 hw_access_flags |= MLX5_QP_BIT_RRE;
2141 if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
2142 hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
2143 if (access_flags & IB_ACCESS_REMOTE_WRITE)
2144 hw_access_flags |= MLX5_QP_BIT_RWE;
2145
2146 return cpu_to_be32(hw_access_flags);
2147}
2148
2149enum {
2150 MLX5_PATH_FLAG_FL = 1 << 0,
2151 MLX5_PATH_FLAG_FREE_AR = 1 << 1,
2152 MLX5_PATH_FLAG_COUNTER = 1 << 2,
2153};
2154
2155static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
2156{
2157 if (rate == IB_RATE_PORT_CURRENT) {
2158 return 0;
2159 } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
2160 return -EINVAL;
2161 } else {
2162 while (rate != IB_RATE_2_5_GBPS &&
2163 !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
Saeed Mahameed938fe832015-05-28 22:28:41 +03002164 MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
Eli Cohene126ba92013-07-07 17:25:49 +03002165 --rate;
2166 }
2167
2168 return rate + MLX5_STAT_RATE_OFFSET;
2169}
2170
majd@mellanox.com75850d02016-01-14 19:13:06 +02002171static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
2172 struct mlx5_ib_sq *sq, u8 sl)
2173{
2174 void *in;
2175 void *tisc;
2176 int inlen;
2177 int err;
2178
2179 inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
2180 in = mlx5_vzalloc(inlen);
2181 if (!in)
2182 return -ENOMEM;
2183
2184 MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
2185
2186 tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
2187 MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
2188
2189 err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
2190
2191 kvfree(in);
2192
2193 return err;
2194}
2195
Aviv Heller13eab212016-09-18 20:48:04 +03002196static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
2197 struct mlx5_ib_sq *sq, u8 tx_affinity)
2198{
2199 void *in;
2200 void *tisc;
2201 int inlen;
2202 int err;
2203
2204 inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
2205 in = mlx5_vzalloc(inlen);
2206 if (!in)
2207 return -ENOMEM;
2208
2209 MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
2210
2211 tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
2212 MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
2213
2214 err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
2215
2216 kvfree(in);
2217
2218 return err;
2219}
2220
majd@mellanox.com75850d02016-01-14 19:13:06 +02002221static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
2222 const struct ib_ah_attr *ah,
Eli Cohene126ba92013-07-07 17:25:49 +03002223 struct mlx5_qp_path *path, u8 port, int attr_mask,
Achiad Shochatf879ee82016-06-04 15:15:37 +03002224 u32 path_flags, const struct ib_qp_attr *attr,
2225 bool alt)
Eli Cohene126ba92013-07-07 17:25:49 +03002226{
Achiad Shochat2811ba52015-12-23 18:47:24 +02002227 enum rdma_link_layer ll = rdma_port_get_link_layer(&dev->ib_dev, port);
Eli Cohene126ba92013-07-07 17:25:49 +03002228 int err;
Majd Dibbiny80eabac2017-10-07 22:36:47 +00002229 enum ib_gid_type gid_type;
Eli Cohene126ba92013-07-07 17:25:49 +03002230
Eli Cohene126ba92013-07-07 17:25:49 +03002231 if (attr_mask & IB_QP_PKEY_INDEX)
Achiad Shochatf879ee82016-06-04 15:15:37 +03002232 path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
2233 attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03002234
Eli Cohene126ba92013-07-07 17:25:49 +03002235 if (ah->ah_flags & IB_AH_GRH) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03002236 if (ah->grh.sgid_index >=
2237 dev->mdev->port_caps[port - 1].gid_table_len) {
Joe Perchesf4f01b52015-05-08 15:58:07 -07002238 pr_err("sgid_index (%u) too large. max is %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +03002239 ah->grh.sgid_index,
2240 dev->mdev->port_caps[port - 1].gid_table_len);
Eli Cohenf83b4262014-09-14 16:47:54 +03002241 return -EINVAL;
2242 }
Achiad Shochat2811ba52015-12-23 18:47:24 +02002243 }
2244
2245 if (ll == IB_LINK_LAYER_ETHERNET) {
2246 if (!(ah->ah_flags & IB_AH_GRH))
2247 return -EINVAL;
Majd Dibbiny80eabac2017-10-07 22:36:47 +00002248 err = mlx5_get_roce_gid_type(dev, port, ah->grh.sgid_index,
2249 &gid_type);
2250 if (err)
2251 return err;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002252 memcpy(path->rmac, ah->dmac, sizeof(ah->dmac));
2253 path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
2254 ah->grh.sgid_index);
2255 path->dci_cfi_prio_sl = (ah->sl & 0x7) << 4;
Majd Dibbiny80eabac2017-10-07 22:36:47 +00002256 if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
2257 path->ecn_dscp = (ah->grh.traffic_class >> 2) & 0x3f;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002258 } else {
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03002259 path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
2260 path->fl_free_ar |=
2261 (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002262 path->rlid = cpu_to_be16(ah->dlid);
2263 path->grh_mlid = ah->src_path_bits & 0x7f;
2264 if (ah->ah_flags & IB_AH_GRH)
2265 path->grh_mlid |= 1 << 7;
2266 path->dci_cfi_prio_sl = ah->sl & 0xf;
2267 }
2268
2269 if (ah->ah_flags & IB_AH_GRH) {
Eli Cohene126ba92013-07-07 17:25:49 +03002270 path->mgid_index = ah->grh.sgid_index;
2271 path->hop_limit = ah->grh.hop_limit;
2272 path->tclass_flowlabel =
2273 cpu_to_be32((ah->grh.traffic_class << 20) |
2274 (ah->grh.flow_label));
2275 memcpy(path->rgid, ah->grh.dgid.raw, 16);
2276 }
2277
2278 err = ib_rate_to_mlx5(dev, ah->static_rate);
2279 if (err < 0)
2280 return err;
2281 path->static_rate = err;
2282 path->port = port;
2283
Eli Cohene126ba92013-07-07 17:25:49 +03002284 if (attr_mask & IB_QP_TIMEOUT)
Achiad Shochatf879ee82016-06-04 15:15:37 +03002285 path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
Eli Cohene126ba92013-07-07 17:25:49 +03002286
majd@mellanox.com75850d02016-01-14 19:13:06 +02002287 if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
2288 return modify_raw_packet_eth_prio(dev->mdev,
2289 &qp->raw_packet_qp.sq,
2290 ah->sl & 0xf);
2291
Eli Cohene126ba92013-07-07 17:25:49 +03002292 return 0;
2293}
2294
2295static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
2296 [MLX5_QP_STATE_INIT] = {
2297 [MLX5_QP_STATE_INIT] = {
2298 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
2299 MLX5_QP_OPTPAR_RAE |
2300 MLX5_QP_OPTPAR_RWE |
2301 MLX5_QP_OPTPAR_PKEY_INDEX |
2302 MLX5_QP_OPTPAR_PRI_PORT,
2303 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
2304 MLX5_QP_OPTPAR_PKEY_INDEX |
2305 MLX5_QP_OPTPAR_PRI_PORT,
2306 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
2307 MLX5_QP_OPTPAR_Q_KEY |
2308 MLX5_QP_OPTPAR_PRI_PORT,
2309 },
2310 [MLX5_QP_STATE_RTR] = {
2311 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2312 MLX5_QP_OPTPAR_RRE |
2313 MLX5_QP_OPTPAR_RAE |
2314 MLX5_QP_OPTPAR_RWE |
2315 MLX5_QP_OPTPAR_PKEY_INDEX,
2316 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2317 MLX5_QP_OPTPAR_RWE |
2318 MLX5_QP_OPTPAR_PKEY_INDEX,
2319 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
2320 MLX5_QP_OPTPAR_Q_KEY,
2321 [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
2322 MLX5_QP_OPTPAR_Q_KEY,
Eli Cohena4774e92013-09-11 16:35:32 +03002323 [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2324 MLX5_QP_OPTPAR_RRE |
2325 MLX5_QP_OPTPAR_RAE |
2326 MLX5_QP_OPTPAR_RWE |
2327 MLX5_QP_OPTPAR_PKEY_INDEX,
Eli Cohene126ba92013-07-07 17:25:49 +03002328 },
2329 },
2330 [MLX5_QP_STATE_RTR] = {
2331 [MLX5_QP_STATE_RTS] = {
2332 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2333 MLX5_QP_OPTPAR_RRE |
2334 MLX5_QP_OPTPAR_RAE |
2335 MLX5_QP_OPTPAR_RWE |
2336 MLX5_QP_OPTPAR_PM_STATE |
2337 MLX5_QP_OPTPAR_RNR_TIMEOUT,
2338 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2339 MLX5_QP_OPTPAR_RWE |
2340 MLX5_QP_OPTPAR_PM_STATE,
2341 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
2342 },
2343 },
2344 [MLX5_QP_STATE_RTS] = {
2345 [MLX5_QP_STATE_RTS] = {
2346 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
2347 MLX5_QP_OPTPAR_RAE |
2348 MLX5_QP_OPTPAR_RWE |
2349 MLX5_QP_OPTPAR_RNR_TIMEOUT |
Eli Cohenc2a34312013-10-24 12:01:02 +03002350 MLX5_QP_OPTPAR_PM_STATE |
2351 MLX5_QP_OPTPAR_ALT_ADDR_PATH,
Eli Cohene126ba92013-07-07 17:25:49 +03002352 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
Eli Cohenc2a34312013-10-24 12:01:02 +03002353 MLX5_QP_OPTPAR_PM_STATE |
2354 MLX5_QP_OPTPAR_ALT_ADDR_PATH,
Eli Cohene126ba92013-07-07 17:25:49 +03002355 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
2356 MLX5_QP_OPTPAR_SRQN |
2357 MLX5_QP_OPTPAR_CQN_RCV,
2358 },
2359 },
2360 [MLX5_QP_STATE_SQER] = {
2361 [MLX5_QP_STATE_RTS] = {
2362 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
2363 [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
Eli Cohen75959f52013-09-11 16:35:31 +03002364 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
Eli Cohena4774e92013-09-11 16:35:32 +03002365 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
2366 MLX5_QP_OPTPAR_RWE |
2367 MLX5_QP_OPTPAR_RAE |
2368 MLX5_QP_OPTPAR_RRE,
Eli Cohene126ba92013-07-07 17:25:49 +03002369 },
2370 },
2371};
2372
2373static int ib_nr_to_mlx5_nr(int ib_mask)
2374{
2375 switch (ib_mask) {
2376 case IB_QP_STATE:
2377 return 0;
2378 case IB_QP_CUR_STATE:
2379 return 0;
2380 case IB_QP_EN_SQD_ASYNC_NOTIFY:
2381 return 0;
2382 case IB_QP_ACCESS_FLAGS:
2383 return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
2384 MLX5_QP_OPTPAR_RAE;
2385 case IB_QP_PKEY_INDEX:
2386 return MLX5_QP_OPTPAR_PKEY_INDEX;
2387 case IB_QP_PORT:
2388 return MLX5_QP_OPTPAR_PRI_PORT;
2389 case IB_QP_QKEY:
2390 return MLX5_QP_OPTPAR_Q_KEY;
2391 case IB_QP_AV:
2392 return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
2393 MLX5_QP_OPTPAR_PRI_PORT;
2394 case IB_QP_PATH_MTU:
2395 return 0;
2396 case IB_QP_TIMEOUT:
2397 return MLX5_QP_OPTPAR_ACK_TIMEOUT;
2398 case IB_QP_RETRY_CNT:
2399 return MLX5_QP_OPTPAR_RETRY_COUNT;
2400 case IB_QP_RNR_RETRY:
2401 return MLX5_QP_OPTPAR_RNR_RETRY;
2402 case IB_QP_RQ_PSN:
2403 return 0;
2404 case IB_QP_MAX_QP_RD_ATOMIC:
2405 return MLX5_QP_OPTPAR_SRA_MAX;
2406 case IB_QP_ALT_PATH:
2407 return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
2408 case IB_QP_MIN_RNR_TIMER:
2409 return MLX5_QP_OPTPAR_RNR_TIMEOUT;
2410 case IB_QP_SQ_PSN:
2411 return 0;
2412 case IB_QP_MAX_DEST_RD_ATOMIC:
2413 return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
2414 MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
2415 case IB_QP_PATH_MIG_STATE:
2416 return MLX5_QP_OPTPAR_PM_STATE;
2417 case IB_QP_CAP:
2418 return 0;
2419 case IB_QP_DEST_QPN:
2420 return 0;
2421 }
2422 return 0;
2423}
2424
2425static int ib_mask_to_mlx5_opt(int ib_mask)
2426{
2427 int result = 0;
2428 int i;
2429
2430 for (i = 0; i < 8 * sizeof(int); i++) {
2431 if ((1 << i) & ib_mask)
2432 result |= ib_nr_to_mlx5_nr(1 << i);
2433 }
2434
2435 return result;
2436}
2437
Alex Veskereb49ab02016-08-28 12:25:53 +03002438static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
2439 struct mlx5_ib_rq *rq, int new_state,
2440 const struct mlx5_modify_raw_qp_param *raw_qp_param)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002441{
2442 void *in;
2443 void *rqc;
2444 int inlen;
2445 int err;
2446
2447 inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
2448 in = mlx5_vzalloc(inlen);
2449 if (!in)
2450 return -ENOMEM;
2451
2452 MLX5_SET(modify_rq_in, in, rq_state, rq->state);
2453
2454 rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
2455 MLX5_SET(rqc, rqc, state, new_state);
2456
Alex Veskereb49ab02016-08-28 12:25:53 +03002457 if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
2458 if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
2459 MLX5_SET64(modify_rq_in, in, modify_bitmask,
2460 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_MODIFY_RQ_COUNTER_SET_ID);
2461 MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
2462 } else
2463 pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
2464 dev->ib_dev.name);
2465 }
2466
2467 err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002468 if (err)
2469 goto out;
2470
2471 rq->state = new_state;
2472
2473out:
2474 kvfree(in);
2475 return err;
2476}
2477
2478static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
2479 struct mlx5_ib_sq *sq, int new_state)
2480{
2481 void *in;
2482 void *sqc;
2483 int inlen;
2484 int err;
2485
2486 inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
2487 in = mlx5_vzalloc(inlen);
2488 if (!in)
2489 return -ENOMEM;
2490
2491 MLX5_SET(modify_sq_in, in, sq_state, sq->state);
2492
2493 sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
2494 MLX5_SET(sqc, sqc, state, new_state);
2495
2496 err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
2497 if (err)
2498 goto out;
2499
2500 sq->state = new_state;
2501
2502out:
2503 kvfree(in);
2504 return err;
2505}
2506
2507static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Aviv Heller13eab212016-09-18 20:48:04 +03002508 const struct mlx5_modify_raw_qp_param *raw_qp_param,
2509 u8 tx_affinity)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002510{
2511 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
2512 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
2513 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
2514 int rq_state;
2515 int sq_state;
2516 int err;
2517
Alex Vesker0680efa2016-08-28 12:25:52 +03002518 switch (raw_qp_param->operation) {
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002519 case MLX5_CMD_OP_RST2INIT_QP:
2520 rq_state = MLX5_RQC_STATE_RDY;
2521 sq_state = MLX5_SQC_STATE_RDY;
2522 break;
2523 case MLX5_CMD_OP_2ERR_QP:
2524 rq_state = MLX5_RQC_STATE_ERR;
2525 sq_state = MLX5_SQC_STATE_ERR;
2526 break;
2527 case MLX5_CMD_OP_2RST_QP:
2528 rq_state = MLX5_RQC_STATE_RST;
2529 sq_state = MLX5_SQC_STATE_RST;
2530 break;
2531 case MLX5_CMD_OP_INIT2INIT_QP:
2532 case MLX5_CMD_OP_INIT2RTR_QP:
2533 case MLX5_CMD_OP_RTR2RTS_QP:
2534 case MLX5_CMD_OP_RTS2RTS_QP:
Alex Veskereb49ab02016-08-28 12:25:53 +03002535 if (raw_qp_param->set_mask)
2536 return -EINVAL;
2537 else
2538 return 0;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002539 default:
2540 WARN_ON(1);
2541 return -EINVAL;
2542 }
2543
2544 if (qp->rq.wqe_cnt) {
Alex Veskereb49ab02016-08-28 12:25:53 +03002545 err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002546 if (err)
2547 return err;
2548 }
2549
Aviv Heller13eab212016-09-18 20:48:04 +03002550 if (qp->sq.wqe_cnt) {
2551 if (tx_affinity) {
2552 err = modify_raw_packet_tx_affinity(dev->mdev, sq,
2553 tx_affinity);
2554 if (err)
2555 return err;
2556 }
2557
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002558 return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state);
Aviv Heller13eab212016-09-18 20:48:04 +03002559 }
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002560
2561 return 0;
2562}
2563
Eli Cohene126ba92013-07-07 17:25:49 +03002564static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
2565 const struct ib_qp_attr *attr, int attr_mask,
2566 enum ib_qp_state cur_state, enum ib_qp_state new_state)
2567{
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002568 static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
2569 [MLX5_QP_STATE_RST] = {
2570 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2571 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2572 [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
2573 },
2574 [MLX5_QP_STATE_INIT] = {
2575 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2576 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2577 [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
2578 [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
2579 },
2580 [MLX5_QP_STATE_RTR] = {
2581 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2582 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2583 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
2584 },
2585 [MLX5_QP_STATE_RTS] = {
2586 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2587 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2588 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
2589 },
2590 [MLX5_QP_STATE_SQD] = {
2591 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2592 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2593 },
2594 [MLX5_QP_STATE_SQER] = {
2595 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2596 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2597 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
2598 },
2599 [MLX5_QP_STATE_ERR] = {
2600 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2601 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2602 }
2603 };
2604
Eli Cohene126ba92013-07-07 17:25:49 +03002605 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2606 struct mlx5_ib_qp *qp = to_mqp(ibqp);
majd@mellanox.com19098df2016-01-14 19:13:03 +02002607 struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
Eli Cohene126ba92013-07-07 17:25:49 +03002608 struct mlx5_ib_cq *send_cq, *recv_cq;
2609 struct mlx5_qp_context *context;
Eli Cohene126ba92013-07-07 17:25:49 +03002610 struct mlx5_ib_pd *pd;
Alex Veskereb49ab02016-08-28 12:25:53 +03002611 struct mlx5_ib_port *mibport = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03002612 enum mlx5_qp_state mlx5_cur, mlx5_new;
2613 enum mlx5_qp_optpar optpar;
2614 int sqd_event;
2615 int mlx5_st;
2616 int err;
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002617 u16 op;
Aviv Heller13eab212016-09-18 20:48:04 +03002618 u8 tx_affinity = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03002619
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002620 context = kzalloc(sizeof(*context), GFP_KERNEL);
2621 if (!context)
Eli Cohene126ba92013-07-07 17:25:49 +03002622 return -ENOMEM;
2623
Eli Cohene126ba92013-07-07 17:25:49 +03002624 err = to_mlx5_st(ibqp->qp_type);
Haggai Eran158abf82016-02-29 15:45:04 +02002625 if (err < 0) {
2626 mlx5_ib_dbg(dev, "unsupported qp type %d\n", ibqp->qp_type);
Eli Cohene126ba92013-07-07 17:25:49 +03002627 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002628 }
Eli Cohene126ba92013-07-07 17:25:49 +03002629
2630 context->flags = cpu_to_be32(err << 16);
2631
2632 if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
2633 context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
2634 } else {
2635 switch (attr->path_mig_state) {
2636 case IB_MIG_MIGRATED:
2637 context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
2638 break;
2639 case IB_MIG_REARM:
2640 context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
2641 break;
2642 case IB_MIG_ARMED:
2643 context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
2644 break;
2645 }
2646 }
2647
Aviv Heller13eab212016-09-18 20:48:04 +03002648 if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
2649 if ((ibqp->qp_type == IB_QPT_RC) ||
2650 (ibqp->qp_type == IB_QPT_UD &&
2651 !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
2652 (ibqp->qp_type == IB_QPT_UC) ||
2653 (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
2654 (ibqp->qp_type == IB_QPT_XRC_INI) ||
2655 (ibqp->qp_type == IB_QPT_XRC_TGT)) {
2656 if (mlx5_lag_is_active(dev->mdev)) {
2657 tx_affinity = (unsigned int)atomic_add_return(1,
2658 &dev->roce.next_port) %
2659 MLX5_MAX_PORTS + 1;
2660 context->flags |= cpu_to_be32(tx_affinity << 24);
2661 }
2662 }
2663 }
2664
Haggai Erand16e91d2016-02-29 15:45:05 +02002665 if (is_sqp(ibqp->qp_type)) {
Eli Cohene126ba92013-07-07 17:25:49 +03002666 context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
2667 } else if (ibqp->qp_type == IB_QPT_UD ||
2668 ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
2669 context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
2670 } else if (attr_mask & IB_QP_PATH_MTU) {
2671 if (attr->path_mtu < IB_MTU_256 ||
2672 attr->path_mtu > IB_MTU_4096) {
2673 mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
2674 err = -EINVAL;
2675 goto out;
2676 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03002677 context->mtu_msgmax = (attr->path_mtu << 5) |
2678 (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
Eli Cohene126ba92013-07-07 17:25:49 +03002679 }
2680
2681 if (attr_mask & IB_QP_DEST_QPN)
2682 context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
2683
2684 if (attr_mask & IB_QP_PKEY_INDEX)
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03002685 context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03002686
2687 /* todo implement counter_index functionality */
2688
2689 if (is_sqp(ibqp->qp_type))
2690 context->pri_path.port = qp->port;
2691
2692 if (attr_mask & IB_QP_PORT)
2693 context->pri_path.port = attr->port_num;
2694
2695 if (attr_mask & IB_QP_AV) {
majd@mellanox.com75850d02016-01-14 19:13:06 +02002696 err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
Eli Cohene126ba92013-07-07 17:25:49 +03002697 attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
Achiad Shochatf879ee82016-06-04 15:15:37 +03002698 attr_mask, 0, attr, false);
Eli Cohene126ba92013-07-07 17:25:49 +03002699 if (err)
2700 goto out;
2701 }
2702
2703 if (attr_mask & IB_QP_TIMEOUT)
2704 context->pri_path.ackto_lt |= attr->timeout << 3;
2705
2706 if (attr_mask & IB_QP_ALT_PATH) {
majd@mellanox.com75850d02016-01-14 19:13:06 +02002707 err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
2708 &context->alt_path,
Achiad Shochatf879ee82016-06-04 15:15:37 +03002709 attr->alt_port_num,
2710 attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
2711 0, attr, true);
Eli Cohene126ba92013-07-07 17:25:49 +03002712 if (err)
2713 goto out;
2714 }
2715
2716 pd = get_pd(qp);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002717 get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
2718 &send_cq, &recv_cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002719
2720 context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
2721 context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
2722 context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
2723 context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
2724
2725 if (attr_mask & IB_QP_RNR_RETRY)
2726 context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
2727
2728 if (attr_mask & IB_QP_RETRY_CNT)
2729 context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
2730
2731 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
2732 if (attr->max_rd_atomic)
2733 context->params1 |=
2734 cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
2735 }
2736
2737 if (attr_mask & IB_QP_SQ_PSN)
2738 context->next_send_psn = cpu_to_be32(attr->sq_psn);
2739
2740 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
2741 if (attr->max_dest_rd_atomic)
2742 context->params2 |=
2743 cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
2744 }
2745
2746 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
2747 context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
2748
2749 if (attr_mask & IB_QP_MIN_RNR_TIMER)
2750 context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
2751
2752 if (attr_mask & IB_QP_RQ_PSN)
2753 context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
2754
2755 if (attr_mask & IB_QP_QKEY)
2756 context->qkey = cpu_to_be32(attr->qkey);
2757
2758 if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
2759 context->db_rec_addr = cpu_to_be64(qp->db.dma);
2760
2761 if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
2762 attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
2763 sqd_event = 1;
2764 else
2765 sqd_event = 0;
2766
Mark Bloch0837e862016-06-17 15:10:55 +03002767 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
2768 u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
2769 qp->port) - 1;
Alex Veskereb49ab02016-08-28 12:25:53 +03002770 mibport = &dev->port[port_num];
Mark Bloch0837e862016-06-17 15:10:55 +03002771 context->qp_counter_set_usr_page |=
Alex Vesker321a9e32016-07-13 16:25:11 +03002772 cpu_to_be32((u32)(mibport->q_cnt_id) << 24);
Mark Bloch0837e862016-06-17 15:10:55 +03002773 }
2774
Eli Cohene126ba92013-07-07 17:25:49 +03002775 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
2776 context->sq_crq_size |= cpu_to_be16(1 << 4);
2777
Haggai Eranb11a4f92016-02-29 15:45:03 +02002778 if (qp->flags & MLX5_IB_QP_SQPN_QP1)
2779 context->deth_sqpn = cpu_to_be32(1);
Eli Cohene126ba92013-07-07 17:25:49 +03002780
2781 mlx5_cur = to_mlx5_state(cur_state);
2782 mlx5_new = to_mlx5_state(new_state);
2783 mlx5_st = to_mlx5_st(ibqp->qp_type);
Eli Cohen07c91132013-10-24 12:01:01 +03002784 if (mlx5_st < 0)
Eli Cohene126ba92013-07-07 17:25:49 +03002785 goto out;
2786
Haggai Eran6aec21f2014-12-11 17:04:23 +02002787 /* If moving to a reset or error state, we must disable page faults on
2788 * this QP and flush all current page faults. Otherwise a stale page
2789 * fault may attempt to work on this QP after it is reset and moved
2790 * again to RTS, and may cause the driver and the device to get out of
2791 * sync. */
2792 if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002793 (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR) &&
2794 (qp->ibqp.qp_type != IB_QPT_RAW_PACKET))
Haggai Eran6aec21f2014-12-11 17:04:23 +02002795 mlx5_ib_qp_disable_pagefaults(qp);
2796
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002797 if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
2798 !optab[mlx5_cur][mlx5_new])
2799 goto out;
2800
2801 op = optab[mlx5_cur][mlx5_new];
Eli Cohene126ba92013-07-07 17:25:49 +03002802 optpar = ib_mask_to_mlx5_opt(attr_mask);
2803 optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002804
Alex Vesker0680efa2016-08-28 12:25:52 +03002805 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
2806 struct mlx5_modify_raw_qp_param raw_qp_param = {};
2807
2808 raw_qp_param.operation = op;
Alex Veskereb49ab02016-08-28 12:25:53 +03002809 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
2810 raw_qp_param.rq_q_ctr_id = mibport->q_cnt_id;
2811 raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
2812 }
Aviv Heller13eab212016-09-18 20:48:04 +03002813 err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
Alex Vesker0680efa2016-08-28 12:25:52 +03002814 } else {
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002815 err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002816 &base->mqp);
Alex Vesker0680efa2016-08-28 12:25:52 +03002817 }
2818
Eli Cohene126ba92013-07-07 17:25:49 +03002819 if (err)
2820 goto out;
2821
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002822 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT &&
2823 (qp->ibqp.qp_type != IB_QPT_RAW_PACKET))
Haggai Eran6aec21f2014-12-11 17:04:23 +02002824 mlx5_ib_qp_enable_pagefaults(qp);
2825
Eli Cohene126ba92013-07-07 17:25:49 +03002826 qp->state = new_state;
2827
2828 if (attr_mask & IB_QP_ACCESS_FLAGS)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002829 qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
Eli Cohene126ba92013-07-07 17:25:49 +03002830 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002831 qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
Eli Cohene126ba92013-07-07 17:25:49 +03002832 if (attr_mask & IB_QP_PORT)
2833 qp->port = attr->port_num;
2834 if (attr_mask & IB_QP_ALT_PATH)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002835 qp->trans_qp.alt_port = attr->alt_port_num;
Eli Cohene126ba92013-07-07 17:25:49 +03002836
2837 /*
2838 * If we moved a kernel QP to RESET, clean up all old CQ
2839 * entries and reinitialize the QP.
2840 */
2841 if (new_state == IB_QPS_RESET && !ibqp->uobject) {
majd@mellanox.com19098df2016-01-14 19:13:03 +02002842 mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
Eli Cohene126ba92013-07-07 17:25:49 +03002843 ibqp->srq ? to_msrq(ibqp->srq) : NULL);
2844 if (send_cq != recv_cq)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002845 mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002846
2847 qp->rq.head = 0;
2848 qp->rq.tail = 0;
2849 qp->sq.head = 0;
2850 qp->sq.tail = 0;
2851 qp->sq.cur_post = 0;
2852 qp->sq.last_poll = 0;
2853 qp->db.db[MLX5_RCV_DBR] = 0;
2854 qp->db.db[MLX5_SND_DBR] = 0;
2855 }
2856
2857out:
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002858 kfree(context);
Eli Cohene126ba92013-07-07 17:25:49 +03002859 return err;
2860}
2861
2862int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2863 int attr_mask, struct ib_udata *udata)
2864{
2865 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2866 struct mlx5_ib_qp *qp = to_mqp(ibqp);
Haggai Erand16e91d2016-02-29 15:45:05 +02002867 enum ib_qp_type qp_type;
Eli Cohene126ba92013-07-07 17:25:49 +03002868 enum ib_qp_state cur_state, new_state;
2869 int err = -EINVAL;
2870 int port;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002871 enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
Eli Cohene126ba92013-07-07 17:25:49 +03002872
Yishai Hadas28d61372016-05-23 15:20:56 +03002873 if (ibqp->rwq_ind_tbl)
2874 return -ENOSYS;
2875
Haggai Erand16e91d2016-02-29 15:45:05 +02002876 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
2877 return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
2878
2879 qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
2880 IB_QPT_GSI : ibqp->qp_type;
2881
Eli Cohene126ba92013-07-07 17:25:49 +03002882 mutex_lock(&qp->mutex);
2883
2884 cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
2885 new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
2886
Achiad Shochat2811ba52015-12-23 18:47:24 +02002887 if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
2888 port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
2889 ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
2890 }
2891
Haggai Erand16e91d2016-02-29 15:45:05 +02002892 if (qp_type != MLX5_IB_QPT_REG_UMR &&
2893 !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
Haggai Eran158abf82016-02-29 15:45:04 +02002894 mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
2895 cur_state, new_state, ibqp->qp_type, attr_mask);
Eli Cohene126ba92013-07-07 17:25:49 +03002896 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002897 }
Eli Cohene126ba92013-07-07 17:25:49 +03002898
2899 if ((attr_mask & IB_QP_PORT) &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03002900 (attr->port_num == 0 ||
Haggai Eran158abf82016-02-29 15:45:04 +02002901 attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports))) {
2902 mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
2903 attr->port_num, dev->num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03002904 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002905 }
Eli Cohene126ba92013-07-07 17:25:49 +03002906
2907 if (attr_mask & IB_QP_PKEY_INDEX) {
2908 port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
Saeed Mahameed938fe832015-05-28 22:28:41 +03002909 if (attr->pkey_index >=
Haggai Eran158abf82016-02-29 15:45:04 +02002910 dev->mdev->port_caps[port - 1].pkey_table_len) {
2911 mlx5_ib_dbg(dev, "invalid pkey index %d\n",
2912 attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03002913 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002914 }
Eli Cohene126ba92013-07-07 17:25:49 +03002915 }
2916
2917 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03002918 attr->max_rd_atomic >
Haggai Eran158abf82016-02-29 15:45:04 +02002919 (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
2920 mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
2921 attr->max_rd_atomic);
Eli Cohene126ba92013-07-07 17:25:49 +03002922 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002923 }
Eli Cohene126ba92013-07-07 17:25:49 +03002924
2925 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03002926 attr->max_dest_rd_atomic >
Haggai Eran158abf82016-02-29 15:45:04 +02002927 (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
2928 mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
2929 attr->max_dest_rd_atomic);
Eli Cohene126ba92013-07-07 17:25:49 +03002930 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002931 }
Eli Cohene126ba92013-07-07 17:25:49 +03002932
2933 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
2934 err = 0;
2935 goto out;
2936 }
2937
2938 err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
2939
2940out:
2941 mutex_unlock(&qp->mutex);
2942 return err;
2943}
2944
2945static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
2946{
2947 struct mlx5_ib_cq *cq;
2948 unsigned cur;
2949
2950 cur = wq->head - wq->tail;
2951 if (likely(cur + nreq < wq->max_post))
2952 return 0;
2953
2954 cq = to_mcq(ib_cq);
2955 spin_lock(&cq->lock);
2956 cur = wq->head - wq->tail;
2957 spin_unlock(&cq->lock);
2958
2959 return cur + nreq >= wq->max_post;
2960}
2961
2962static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
2963 u64 remote_addr, u32 rkey)
2964{
2965 rseg->raddr = cpu_to_be64(remote_addr);
2966 rseg->rkey = cpu_to_be32(rkey);
2967 rseg->reserved = 0;
2968}
2969
Erez Shitritf0313962016-02-21 16:27:17 +02002970static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
2971 struct ib_send_wr *wr, void *qend,
2972 struct mlx5_ib_qp *qp, int *size)
2973{
2974 void *seg = eseg;
2975
2976 memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
2977
2978 if (wr->send_flags & IB_SEND_IP_CSUM)
2979 eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
2980 MLX5_ETH_WQE_L4_CSUM;
2981
2982 seg += sizeof(struct mlx5_wqe_eth_seg);
2983 *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
2984
2985 if (wr->opcode == IB_WR_LSO) {
2986 struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
2987 int size_of_inl_hdr_start = sizeof(eseg->inline_hdr_start);
2988 u64 left, leftlen, copysz;
2989 void *pdata = ud_wr->header;
2990
2991 left = ud_wr->hlen;
2992 eseg->mss = cpu_to_be16(ud_wr->mss);
2993 eseg->inline_hdr_sz = cpu_to_be16(left);
2994
2995 /*
2996 * check if there is space till the end of queue, if yes,
2997 * copy all in one shot, otherwise copy till the end of queue,
2998 * rollback and than the copy the left
2999 */
3000 leftlen = qend - (void *)eseg->inline_hdr_start;
3001 copysz = min_t(u64, leftlen, left);
3002
3003 memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
3004
3005 if (likely(copysz > size_of_inl_hdr_start)) {
3006 seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
3007 *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
3008 }
3009
3010 if (unlikely(copysz < left)) { /* the last wqe in the queue */
3011 seg = mlx5_get_send_wqe(qp, 0);
3012 left -= copysz;
3013 pdata += copysz;
3014 memcpy(seg, pdata, left);
3015 seg += ALIGN(left, 16);
3016 *size += ALIGN(left, 16) / 16;
3017 }
3018 }
3019
3020 return seg;
3021}
3022
Eli Cohene126ba92013-07-07 17:25:49 +03003023static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
3024 struct ib_send_wr *wr)
3025{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003026 memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
3027 dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
3028 dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
Eli Cohene126ba92013-07-07 17:25:49 +03003029}
3030
3031static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
3032{
3033 dseg->byte_count = cpu_to_be32(sg->length);
3034 dseg->lkey = cpu_to_be32(sg->lkey);
3035 dseg->addr = cpu_to_be64(sg->addr);
3036}
3037
3038static __be16 get_klm_octo(int npages)
3039{
3040 return cpu_to_be16(ALIGN(npages, 8) / 2);
3041}
3042
3043static __be64 frwr_mkey_mask(void)
3044{
3045 u64 result;
3046
3047 result = MLX5_MKEY_MASK_LEN |
3048 MLX5_MKEY_MASK_PAGE_SIZE |
3049 MLX5_MKEY_MASK_START_ADDR |
3050 MLX5_MKEY_MASK_EN_RINVAL |
3051 MLX5_MKEY_MASK_KEY |
3052 MLX5_MKEY_MASK_LR |
3053 MLX5_MKEY_MASK_LW |
3054 MLX5_MKEY_MASK_RR |
3055 MLX5_MKEY_MASK_RW |
3056 MLX5_MKEY_MASK_A |
3057 MLX5_MKEY_MASK_SMALL_FENCE |
3058 MLX5_MKEY_MASK_FREE;
3059
3060 return cpu_to_be64(result);
3061}
3062
Sagi Grimberge6631812014-02-23 14:19:11 +02003063static __be64 sig_mkey_mask(void)
3064{
3065 u64 result;
3066
3067 result = MLX5_MKEY_MASK_LEN |
3068 MLX5_MKEY_MASK_PAGE_SIZE |
3069 MLX5_MKEY_MASK_START_ADDR |
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003070 MLX5_MKEY_MASK_EN_SIGERR |
Sagi Grimberge6631812014-02-23 14:19:11 +02003071 MLX5_MKEY_MASK_EN_RINVAL |
3072 MLX5_MKEY_MASK_KEY |
3073 MLX5_MKEY_MASK_LR |
3074 MLX5_MKEY_MASK_LW |
3075 MLX5_MKEY_MASK_RR |
3076 MLX5_MKEY_MASK_RW |
3077 MLX5_MKEY_MASK_SMALL_FENCE |
3078 MLX5_MKEY_MASK_FREE |
3079 MLX5_MKEY_MASK_BSF_EN;
3080
3081 return cpu_to_be64(result);
3082}
3083
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003084static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
3085 struct mlx5_ib_mr *mr)
3086{
3087 int ndescs = mr->ndescs;
3088
3089 memset(umr, 0, sizeof(*umr));
Sagi Grimbergb005d312016-02-29 19:07:33 +02003090
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003091 if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
Sagi Grimbergb005d312016-02-29 19:07:33 +02003092 /* KLMs take twice the size of MTTs */
3093 ndescs *= 2;
3094
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003095 umr->flags = MLX5_UMR_CHECK_NOT_FREE;
3096 umr->klm_octowords = get_klm_octo(ndescs);
3097 umr->mkey_mask = frwr_mkey_mask();
3098}
3099
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003100static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
Eli Cohene126ba92013-07-07 17:25:49 +03003101{
3102 memset(umr, 0, sizeof(*umr));
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003103 umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
3104 umr->flags = 1 << 7;
Eli Cohene126ba92013-07-07 17:25:49 +03003105}
3106
Haggai Eran968e78d2014-12-11 17:04:11 +02003107static __be64 get_umr_reg_mr_mask(void)
3108{
3109 u64 result;
3110
3111 result = MLX5_MKEY_MASK_LEN |
3112 MLX5_MKEY_MASK_PAGE_SIZE |
3113 MLX5_MKEY_MASK_START_ADDR |
3114 MLX5_MKEY_MASK_PD |
3115 MLX5_MKEY_MASK_LR |
3116 MLX5_MKEY_MASK_LW |
3117 MLX5_MKEY_MASK_KEY |
3118 MLX5_MKEY_MASK_RR |
3119 MLX5_MKEY_MASK_RW |
3120 MLX5_MKEY_MASK_A |
3121 MLX5_MKEY_MASK_FREE;
3122
3123 return cpu_to_be64(result);
3124}
3125
3126static __be64 get_umr_unreg_mr_mask(void)
3127{
3128 u64 result;
3129
3130 result = MLX5_MKEY_MASK_FREE;
3131
3132 return cpu_to_be64(result);
3133}
3134
3135static __be64 get_umr_update_mtt_mask(void)
3136{
3137 u64 result;
3138
3139 result = MLX5_MKEY_MASK_FREE;
3140
3141 return cpu_to_be64(result);
3142}
3143
Noa Osherovich56e11d62016-02-29 16:46:51 +02003144static __be64 get_umr_update_translation_mask(void)
3145{
3146 u64 result;
3147
3148 result = MLX5_MKEY_MASK_LEN |
3149 MLX5_MKEY_MASK_PAGE_SIZE |
3150 MLX5_MKEY_MASK_START_ADDR |
3151 MLX5_MKEY_MASK_KEY |
3152 MLX5_MKEY_MASK_FREE;
3153
3154 return cpu_to_be64(result);
3155}
3156
3157static __be64 get_umr_update_access_mask(void)
3158{
3159 u64 result;
3160
3161 result = MLX5_MKEY_MASK_LW |
3162 MLX5_MKEY_MASK_RR |
3163 MLX5_MKEY_MASK_RW |
3164 MLX5_MKEY_MASK_A |
3165 MLX5_MKEY_MASK_KEY |
3166 MLX5_MKEY_MASK_FREE;
3167
3168 return cpu_to_be64(result);
3169}
3170
3171static __be64 get_umr_update_pd_mask(void)
3172{
3173 u64 result;
3174
3175 result = MLX5_MKEY_MASK_PD |
3176 MLX5_MKEY_MASK_KEY |
3177 MLX5_MKEY_MASK_FREE;
3178
3179 return cpu_to_be64(result);
3180}
3181
Eli Cohene126ba92013-07-07 17:25:49 +03003182static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
3183 struct ib_send_wr *wr)
3184{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003185 struct mlx5_umr_wr *umrwr = umr_wr(wr);
Eli Cohene126ba92013-07-07 17:25:49 +03003186
3187 memset(umr, 0, sizeof(*umr));
3188
Haggai Eran968e78d2014-12-11 17:04:11 +02003189 if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
3190 umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
3191 else
3192 umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
3193
Eli Cohene126ba92013-07-07 17:25:49 +03003194 if (!(wr->send_flags & MLX5_IB_SEND_UMR_UNREG)) {
Eli Cohene126ba92013-07-07 17:25:49 +03003195 umr->klm_octowords = get_klm_octo(umrwr->npages);
Haggai Eran968e78d2014-12-11 17:04:11 +02003196 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT) {
3197 umr->mkey_mask = get_umr_update_mtt_mask();
3198 umr->bsf_octowords = get_klm_octo(umrwr->target.offset);
3199 umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
Haggai Eran968e78d2014-12-11 17:04:11 +02003200 }
Noa Osherovich56e11d62016-02-29 16:46:51 +02003201 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
3202 umr->mkey_mask |= get_umr_update_translation_mask();
3203 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_ACCESS)
3204 umr->mkey_mask |= get_umr_update_access_mask();
3205 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD)
3206 umr->mkey_mask |= get_umr_update_pd_mask();
3207 if (!umr->mkey_mask)
3208 umr->mkey_mask = get_umr_reg_mr_mask();
Eli Cohene126ba92013-07-07 17:25:49 +03003209 } else {
Haggai Eran968e78d2014-12-11 17:04:11 +02003210 umr->mkey_mask = get_umr_unreg_mr_mask();
Eli Cohene126ba92013-07-07 17:25:49 +03003211 }
3212
3213 if (!wr->num_sge)
Haggai Eran968e78d2014-12-11 17:04:11 +02003214 umr->flags |= MLX5_UMR_INLINE;
Eli Cohene126ba92013-07-07 17:25:49 +03003215}
3216
3217static u8 get_umr_flags(int acc)
3218{
3219 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
3220 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
3221 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
3222 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
Sagi Grimberg2ac45932014-02-23 14:19:09 +02003223 MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
Eli Cohene126ba92013-07-07 17:25:49 +03003224}
3225
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003226static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
3227 struct mlx5_ib_mr *mr,
3228 u32 key, int access)
3229{
3230 int ndescs = ALIGN(mr->ndescs, 8) >> 1;
3231
3232 memset(seg, 0, sizeof(*seg));
Sagi Grimbergb005d312016-02-29 19:07:33 +02003233
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003234 if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
Sagi Grimbergb005d312016-02-29 19:07:33 +02003235 seg->log2_page_size = ilog2(mr->ibmr.page_size);
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003236 else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
Sagi Grimbergb005d312016-02-29 19:07:33 +02003237 /* KLMs take twice the size of MTTs */
3238 ndescs *= 2;
3239
3240 seg->flags = get_umr_flags(access) | mr->access_mode;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003241 seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
3242 seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
3243 seg->start_addr = cpu_to_be64(mr->ibmr.iova);
3244 seg->len = cpu_to_be64(mr->ibmr.length);
3245 seg->xlt_oct_size = cpu_to_be32(ndescs);
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003246}
3247
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003248static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
Eli Cohene126ba92013-07-07 17:25:49 +03003249{
3250 memset(seg, 0, sizeof(*seg));
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003251 seg->status = MLX5_MKEY_STATUS_FREE;
Eli Cohene126ba92013-07-07 17:25:49 +03003252}
3253
3254static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
3255{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003256 struct mlx5_umr_wr *umrwr = umr_wr(wr);
Haggai Eran968e78d2014-12-11 17:04:11 +02003257
Eli Cohene126ba92013-07-07 17:25:49 +03003258 memset(seg, 0, sizeof(*seg));
3259 if (wr->send_flags & MLX5_IB_SEND_UMR_UNREG) {
Haggai Eran968e78d2014-12-11 17:04:11 +02003260 seg->status = MLX5_MKEY_STATUS_FREE;
Eli Cohene126ba92013-07-07 17:25:49 +03003261 return;
3262 }
3263
Haggai Eran968e78d2014-12-11 17:04:11 +02003264 seg->flags = convert_access(umrwr->access_flags);
3265 if (!(wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT)) {
Noa Osherovich56e11d62016-02-29 16:46:51 +02003266 if (umrwr->pd)
3267 seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
Haggai Eran968e78d2014-12-11 17:04:11 +02003268 seg->start_addr = cpu_to_be64(umrwr->target.virt_addr);
3269 }
3270 seg->len = cpu_to_be64(umrwr->length);
3271 seg->log2_page_size = umrwr->page_shift;
Eli Cohen746b5582013-10-23 09:53:14 +03003272 seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
Haggai Eran968e78d2014-12-11 17:04:11 +02003273 mlx5_mkey_variant(umrwr->mkey));
Eli Cohene126ba92013-07-07 17:25:49 +03003274}
3275
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003276static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
3277 struct mlx5_ib_mr *mr,
3278 struct mlx5_ib_pd *pd)
3279{
3280 int bcount = mr->desc_size * mr->ndescs;
3281
3282 dseg->addr = cpu_to_be64(mr->desc_map);
3283 dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
3284 dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
3285}
3286
Eli Cohene126ba92013-07-07 17:25:49 +03003287static __be32 send_ieth(struct ib_send_wr *wr)
3288{
3289 switch (wr->opcode) {
3290 case IB_WR_SEND_WITH_IMM:
3291 case IB_WR_RDMA_WRITE_WITH_IMM:
3292 return wr->ex.imm_data;
3293
3294 case IB_WR_SEND_WITH_INV:
3295 return cpu_to_be32(wr->ex.invalidate_rkey);
3296
3297 default:
3298 return 0;
3299 }
3300}
3301
3302static u8 calc_sig(void *wqe, int size)
3303{
3304 u8 *p = wqe;
3305 u8 res = 0;
3306 int i;
3307
3308 for (i = 0; i < size; i++)
3309 res ^= p[i];
3310
3311 return ~res;
3312}
3313
3314static u8 wq_sig(void *wqe)
3315{
3316 return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
3317}
3318
3319static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
3320 void *wqe, int *sz)
3321{
3322 struct mlx5_wqe_inline_seg *seg;
3323 void *qend = qp->sq.qend;
3324 void *addr;
3325 int inl = 0;
3326 int copy;
3327 int len;
3328 int i;
3329
3330 seg = wqe;
3331 wqe += sizeof(*seg);
3332 for (i = 0; i < wr->num_sge; i++) {
3333 addr = (void *)(unsigned long)(wr->sg_list[i].addr);
3334 len = wr->sg_list[i].length;
3335 inl += len;
3336
3337 if (unlikely(inl > qp->max_inline_data))
3338 return -ENOMEM;
3339
3340 if (unlikely(wqe + len > qend)) {
3341 copy = qend - wqe;
3342 memcpy(wqe, addr, copy);
3343 addr += copy;
3344 len -= copy;
3345 wqe = mlx5_get_send_wqe(qp, 0);
3346 }
3347 memcpy(wqe, addr, len);
3348 wqe += len;
3349 }
3350
3351 seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
3352
3353 *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
3354
3355 return 0;
3356}
3357
Sagi Grimberge6631812014-02-23 14:19:11 +02003358static u16 prot_field_size(enum ib_signature_type type)
3359{
3360 switch (type) {
3361 case IB_SIG_TYPE_T10_DIF:
3362 return MLX5_DIF_SIZE;
3363 default:
3364 return 0;
3365 }
3366}
3367
3368static u8 bs_selector(int block_size)
3369{
3370 switch (block_size) {
3371 case 512: return 0x1;
3372 case 520: return 0x2;
3373 case 4096: return 0x3;
3374 case 4160: return 0x4;
3375 case 1073741824: return 0x5;
3376 default: return 0;
3377 }
3378}
3379
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003380static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
3381 struct mlx5_bsf_inl *inl)
Sagi Grimberge6631812014-02-23 14:19:11 +02003382{
Sagi Grimberg142537f2014-08-13 19:54:32 +03003383 /* Valid inline section and allow BSF refresh */
3384 inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
3385 MLX5_BSF_REFRESH_DIF);
3386 inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
3387 inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003388 /* repeating block */
3389 inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
3390 inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
3391 MLX5_DIF_CRC : MLX5_DIF_IPCS;
Sagi Grimberge6631812014-02-23 14:19:11 +02003392
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003393 if (domain->sig.dif.ref_remap)
3394 inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
Sagi Grimberge6631812014-02-23 14:19:11 +02003395
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003396 if (domain->sig.dif.app_escape) {
3397 if (domain->sig.dif.ref_escape)
3398 inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
3399 else
3400 inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
Sagi Grimberge6631812014-02-23 14:19:11 +02003401 }
3402
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003403 inl->dif_app_bitmask_check =
3404 cpu_to_be16(domain->sig.dif.apptag_check_mask);
Sagi Grimberge6631812014-02-23 14:19:11 +02003405}
3406
3407static int mlx5_set_bsf(struct ib_mr *sig_mr,
3408 struct ib_sig_attrs *sig_attrs,
3409 struct mlx5_bsf *bsf, u32 data_size)
3410{
3411 struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
3412 struct mlx5_bsf_basic *basic = &bsf->basic;
3413 struct ib_sig_domain *mem = &sig_attrs->mem;
3414 struct ib_sig_domain *wire = &sig_attrs->wire;
Sagi Grimberge6631812014-02-23 14:19:11 +02003415
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003416 memset(bsf, 0, sizeof(*bsf));
Sagi Grimberge6631812014-02-23 14:19:11 +02003417
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003418 /* Basic + Extended + Inline */
3419 basic->bsf_size_sbs = 1 << 7;
3420 /* Input domain check byte mask */
3421 basic->check_byte_mask = sig_attrs->check_mask;
3422 basic->raw_data_size = cpu_to_be32(data_size);
3423
3424 /* Memory domain */
3425 switch (sig_attrs->mem.sig_type) {
3426 case IB_SIG_TYPE_NONE:
3427 break;
3428 case IB_SIG_TYPE_T10_DIF:
3429 basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
3430 basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
3431 mlx5_fill_inl_bsf(mem, &bsf->m_inl);
3432 break;
3433 default:
3434 return -EINVAL;
3435 }
3436
3437 /* Wire domain */
3438 switch (sig_attrs->wire.sig_type) {
3439 case IB_SIG_TYPE_NONE:
3440 break;
3441 case IB_SIG_TYPE_T10_DIF:
Sagi Grimberge6631812014-02-23 14:19:11 +02003442 if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003443 mem->sig_type == wire->sig_type) {
Sagi Grimberge6631812014-02-23 14:19:11 +02003444 /* Same block structure */
Sagi Grimberg142537f2014-08-13 19:54:32 +03003445 basic->bsf_size_sbs |= 1 << 4;
Sagi Grimberge6631812014-02-23 14:19:11 +02003446 if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003447 basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003448 if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003449 basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003450 if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003451 basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
Sagi Grimberge6631812014-02-23 14:19:11 +02003452 } else
3453 basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
3454
Sagi Grimberg142537f2014-08-13 19:54:32 +03003455 basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003456 mlx5_fill_inl_bsf(wire, &bsf->w_inl);
Sagi Grimberge6631812014-02-23 14:19:11 +02003457 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02003458 default:
3459 return -EINVAL;
3460 }
3461
3462 return 0;
3463}
3464
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003465static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
3466 struct mlx5_ib_qp *qp, void **seg, int *size)
Sagi Grimberge6631812014-02-23 14:19:11 +02003467{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003468 struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
3469 struct ib_mr *sig_mr = wr->sig_mr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003470 struct mlx5_bsf *bsf;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003471 u32 data_len = wr->wr.sg_list->length;
3472 u32 data_key = wr->wr.sg_list->lkey;
3473 u64 data_va = wr->wr.sg_list->addr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003474 int ret;
3475 int wqe_size;
3476
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003477 if (!wr->prot ||
3478 (data_key == wr->prot->lkey &&
3479 data_va == wr->prot->addr &&
3480 data_len == wr->prot->length)) {
Sagi Grimberge6631812014-02-23 14:19:11 +02003481 /**
3482 * Source domain doesn't contain signature information
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003483 * or data and protection are interleaved in memory.
Sagi Grimberge6631812014-02-23 14:19:11 +02003484 * So need construct:
3485 * ------------------
3486 * | data_klm |
3487 * ------------------
3488 * | BSF |
3489 * ------------------
3490 **/
3491 struct mlx5_klm *data_klm = *seg;
3492
3493 data_klm->bcount = cpu_to_be32(data_len);
3494 data_klm->key = cpu_to_be32(data_key);
3495 data_klm->va = cpu_to_be64(data_va);
3496 wqe_size = ALIGN(sizeof(*data_klm), 64);
3497 } else {
3498 /**
3499 * Source domain contains signature information
3500 * So need construct a strided block format:
3501 * ---------------------------
3502 * | stride_block_ctrl |
3503 * ---------------------------
3504 * | data_klm |
3505 * ---------------------------
3506 * | prot_klm |
3507 * ---------------------------
3508 * | BSF |
3509 * ---------------------------
3510 **/
3511 struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
3512 struct mlx5_stride_block_entry *data_sentry;
3513 struct mlx5_stride_block_entry *prot_sentry;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003514 u32 prot_key = wr->prot->lkey;
3515 u64 prot_va = wr->prot->addr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003516 u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
3517 int prot_size;
3518
3519 sblock_ctrl = *seg;
3520 data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
3521 prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
3522
3523 prot_size = prot_field_size(sig_attrs->mem.sig_type);
3524 if (!prot_size) {
3525 pr_err("Bad block size given: %u\n", block_size);
3526 return -EINVAL;
3527 }
3528 sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
3529 prot_size);
3530 sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
3531 sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
3532 sblock_ctrl->num_entries = cpu_to_be16(2);
3533
3534 data_sentry->bcount = cpu_to_be16(block_size);
3535 data_sentry->key = cpu_to_be32(data_key);
3536 data_sentry->va = cpu_to_be64(data_va);
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003537 data_sentry->stride = cpu_to_be16(block_size);
3538
Sagi Grimberge6631812014-02-23 14:19:11 +02003539 prot_sentry->bcount = cpu_to_be16(prot_size);
3540 prot_sentry->key = cpu_to_be32(prot_key);
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003541 prot_sentry->va = cpu_to_be64(prot_va);
3542 prot_sentry->stride = cpu_to_be16(prot_size);
Sagi Grimberge6631812014-02-23 14:19:11 +02003543
Sagi Grimberge6631812014-02-23 14:19:11 +02003544 wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
3545 sizeof(*prot_sentry), 64);
3546 }
3547
3548 *seg += wqe_size;
3549 *size += wqe_size / 16;
3550 if (unlikely((*seg == qp->sq.qend)))
3551 *seg = mlx5_get_send_wqe(qp, 0);
3552
3553 bsf = *seg;
3554 ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
3555 if (ret)
3556 return -EINVAL;
3557
3558 *seg += sizeof(*bsf);
3559 *size += sizeof(*bsf) / 16;
3560 if (unlikely((*seg == qp->sq.qend)))
3561 *seg = mlx5_get_send_wqe(qp, 0);
3562
3563 return 0;
3564}
3565
3566static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003567 struct ib_sig_handover_wr *wr, u32 nelements,
Sagi Grimberge6631812014-02-23 14:19:11 +02003568 u32 length, u32 pdn)
3569{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003570 struct ib_mr *sig_mr = wr->sig_mr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003571 u32 sig_key = sig_mr->rkey;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003572 u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
Sagi Grimberge6631812014-02-23 14:19:11 +02003573
3574 memset(seg, 0, sizeof(*seg));
3575
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003576 seg->flags = get_umr_flags(wr->access_flags) |
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003577 MLX5_MKC_ACCESS_MODE_KLMS;
Sagi Grimberge6631812014-02-23 14:19:11 +02003578 seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003579 seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
Sagi Grimberge6631812014-02-23 14:19:11 +02003580 MLX5_MKEY_BSF_EN | pdn);
3581 seg->len = cpu_to_be64(length);
3582 seg->xlt_oct_size = cpu_to_be32(be16_to_cpu(get_klm_octo(nelements)));
3583 seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
3584}
3585
3586static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003587 u32 nelements)
Sagi Grimberge6631812014-02-23 14:19:11 +02003588{
3589 memset(umr, 0, sizeof(*umr));
3590
3591 umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
3592 umr->klm_octowords = get_klm_octo(nelements);
3593 umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
3594 umr->mkey_mask = sig_mkey_mask();
3595}
3596
3597
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003598static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
Sagi Grimberge6631812014-02-23 14:19:11 +02003599 void **seg, int *size)
3600{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003601 struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
3602 struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
Sagi Grimberge6631812014-02-23 14:19:11 +02003603 u32 pdn = get_pd(qp)->pdn;
3604 u32 klm_oct_size;
3605 int region_len, ret;
3606
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003607 if (unlikely(wr->wr.num_sge != 1) ||
3608 unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003609 unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
3610 unlikely(!sig_mr->sig->sig_status_checked))
Sagi Grimberge6631812014-02-23 14:19:11 +02003611 return -EINVAL;
3612
3613 /* length of the protected region, data + protection */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003614 region_len = wr->wr.sg_list->length;
3615 if (wr->prot &&
3616 (wr->prot->lkey != wr->wr.sg_list->lkey ||
3617 wr->prot->addr != wr->wr.sg_list->addr ||
3618 wr->prot->length != wr->wr.sg_list->length))
3619 region_len += wr->prot->length;
Sagi Grimberge6631812014-02-23 14:19:11 +02003620
3621 /**
3622 * KLM octoword size - if protection was provided
3623 * then we use strided block format (3 octowords),
3624 * else we use single KLM (1 octoword)
3625 **/
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003626 klm_oct_size = wr->prot ? 3 : 1;
Sagi Grimberge6631812014-02-23 14:19:11 +02003627
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003628 set_sig_umr_segment(*seg, klm_oct_size);
Sagi Grimberge6631812014-02-23 14:19:11 +02003629 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
3630 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
3631 if (unlikely((*seg == qp->sq.qend)))
3632 *seg = mlx5_get_send_wqe(qp, 0);
3633
3634 set_sig_mkey_segment(*seg, wr, klm_oct_size, region_len, pdn);
3635 *seg += sizeof(struct mlx5_mkey_seg);
3636 *size += sizeof(struct mlx5_mkey_seg) / 16;
3637 if (unlikely((*seg == qp->sq.qend)))
3638 *seg = mlx5_get_send_wqe(qp, 0);
3639
3640 ret = set_sig_data_segment(wr, qp, seg, size);
3641 if (ret)
3642 return ret;
3643
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003644 sig_mr->sig->sig_status_checked = false;
Sagi Grimberge6631812014-02-23 14:19:11 +02003645 return 0;
3646}
3647
3648static int set_psv_wr(struct ib_sig_domain *domain,
3649 u32 psv_idx, void **seg, int *size)
3650{
3651 struct mlx5_seg_set_psv *psv_seg = *seg;
3652
3653 memset(psv_seg, 0, sizeof(*psv_seg));
3654 psv_seg->psv_num = cpu_to_be32(psv_idx);
3655 switch (domain->sig_type) {
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003656 case IB_SIG_TYPE_NONE:
3657 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02003658 case IB_SIG_TYPE_T10_DIF:
3659 psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
3660 domain->sig.dif.app_tag);
3661 psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
Sagi Grimberge6631812014-02-23 14:19:11 +02003662 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02003663 default:
3664 pr_err("Bad signature type given.\n");
3665 return 1;
3666 }
3667
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003668 *seg += sizeof(*psv_seg);
3669 *size += sizeof(*psv_seg) / 16;
3670
Sagi Grimberge6631812014-02-23 14:19:11 +02003671 return 0;
3672}
3673
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003674static int set_reg_wr(struct mlx5_ib_qp *qp,
3675 struct ib_reg_wr *wr,
3676 void **seg, int *size)
3677{
3678 struct mlx5_ib_mr *mr = to_mmr(wr->mr);
3679 struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
3680
3681 if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
3682 mlx5_ib_warn(to_mdev(qp->ibqp.device),
3683 "Invalid IB_SEND_INLINE send flag\n");
3684 return -EINVAL;
3685 }
3686
3687 set_reg_umr_seg(*seg, mr);
3688 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
3689 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
3690 if (unlikely((*seg == qp->sq.qend)))
3691 *seg = mlx5_get_send_wqe(qp, 0);
3692
3693 set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
3694 *seg += sizeof(struct mlx5_mkey_seg);
3695 *size += sizeof(struct mlx5_mkey_seg) / 16;
3696 if (unlikely((*seg == qp->sq.qend)))
3697 *seg = mlx5_get_send_wqe(qp, 0);
3698
3699 set_reg_data_seg(*seg, mr, pd);
3700 *seg += sizeof(struct mlx5_wqe_data_seg);
3701 *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
3702
3703 return 0;
3704}
3705
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003706static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
Eli Cohene126ba92013-07-07 17:25:49 +03003707{
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003708 set_linv_umr_seg(*seg);
Eli Cohene126ba92013-07-07 17:25:49 +03003709 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
3710 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
3711 if (unlikely((*seg == qp->sq.qend)))
3712 *seg = mlx5_get_send_wqe(qp, 0);
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003713 set_linv_mkey_seg(*seg);
Eli Cohene126ba92013-07-07 17:25:49 +03003714 *seg += sizeof(struct mlx5_mkey_seg);
3715 *size += sizeof(struct mlx5_mkey_seg) / 16;
3716 if (unlikely((*seg == qp->sq.qend)))
3717 *seg = mlx5_get_send_wqe(qp, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03003718}
3719
3720static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
3721{
3722 __be32 *p = NULL;
3723 int tidx = idx;
3724 int i, j;
3725
3726 pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
3727 for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
3728 if ((i & 0xf) == 0) {
3729 void *buf = mlx5_get_send_wqe(qp, tidx);
3730 tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
3731 p = buf;
3732 j = 0;
3733 }
3734 pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
3735 be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
3736 be32_to_cpu(p[j + 3]));
3737 }
3738}
3739
3740static void mlx5_bf_copy(u64 __iomem *dst, u64 *src,
3741 unsigned bytecnt, struct mlx5_ib_qp *qp)
3742{
3743 while (bytecnt > 0) {
3744 __iowrite64_copy(dst++, src++, 8);
3745 __iowrite64_copy(dst++, src++, 8);
3746 __iowrite64_copy(dst++, src++, 8);
3747 __iowrite64_copy(dst++, src++, 8);
3748 __iowrite64_copy(dst++, src++, 8);
3749 __iowrite64_copy(dst++, src++, 8);
3750 __iowrite64_copy(dst++, src++, 8);
3751 __iowrite64_copy(dst++, src++, 8);
3752 bytecnt -= 64;
3753 if (unlikely(src == qp->sq.qend))
3754 src = mlx5_get_send_wqe(qp, 0);
3755 }
3756}
3757
Sagi Grimberg6e5eada2014-02-23 14:19:08 +02003758static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
3759 struct mlx5_wqe_ctrl_seg **ctrl,
Eli Cohen6a4f1392014-12-02 12:26:18 +02003760 struct ib_send_wr *wr, unsigned *idx,
Sagi Grimberg6e5eada2014-02-23 14:19:08 +02003761 int *size, int nreq)
3762{
Leon Romanovskyb2a232d2016-08-28 10:58:35 +03003763 if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
3764 return -ENOMEM;
Sagi Grimberg6e5eada2014-02-23 14:19:08 +02003765
3766 *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
3767 *seg = mlx5_get_send_wqe(qp, *idx);
3768 *ctrl = *seg;
3769 *(uint32_t *)(*seg + 8) = 0;
3770 (*ctrl)->imm = send_ieth(wr);
3771 (*ctrl)->fm_ce_se = qp->sq_signal_bits |
3772 (wr->send_flags & IB_SEND_SIGNALED ?
3773 MLX5_WQE_CTRL_CQ_UPDATE : 0) |
3774 (wr->send_flags & IB_SEND_SOLICITED ?
3775 MLX5_WQE_CTRL_SOLICITED : 0);
3776
3777 *seg += sizeof(**ctrl);
3778 *size = sizeof(**ctrl) / 16;
3779
Leon Romanovskyb2a232d2016-08-28 10:58:35 +03003780 return 0;
Sagi Grimberg6e5eada2014-02-23 14:19:08 +02003781}
3782
3783static void finish_wqe(struct mlx5_ib_qp *qp,
3784 struct mlx5_wqe_ctrl_seg *ctrl,
3785 u8 size, unsigned idx, u64 wr_id,
Max Gurtovoy2a7076e2017-05-28 10:53:11 +03003786 int nreq, u8 fence, u32 mlx5_opcode)
Sagi Grimberg6e5eada2014-02-23 14:19:08 +02003787{
3788 u8 opmod = 0;
3789
3790 ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
3791 mlx5_opcode | ((u32)opmod << 24));
majd@mellanox.com19098df2016-01-14 19:13:03 +02003792 ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
Sagi Grimberg6e5eada2014-02-23 14:19:08 +02003793 ctrl->fm_ce_se |= fence;
Sagi Grimberg6e5eada2014-02-23 14:19:08 +02003794 if (unlikely(qp->wq_sig))
3795 ctrl->signature = wq_sig(ctrl);
3796
3797 qp->sq.wrid[idx] = wr_id;
3798 qp->sq.w_list[idx].opcode = mlx5_opcode;
3799 qp->sq.wqe_head[idx] = qp->sq.head + nreq;
3800 qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
3801 qp->sq.w_list[idx].next = qp->sq.cur_post;
3802}
3803
3804
Eli Cohene126ba92013-07-07 17:25:49 +03003805int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
3806 struct ib_send_wr **bad_wr)
3807{
3808 struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
3809 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003810 struct mlx5_core_dev *mdev = dev->mdev;
Haggai Erand16e91d2016-02-29 15:45:05 +02003811 struct mlx5_ib_qp *qp;
Sagi Grimberge6631812014-02-23 14:19:11 +02003812 struct mlx5_ib_mr *mr;
Eli Cohene126ba92013-07-07 17:25:49 +03003813 struct mlx5_wqe_data_seg *dpseg;
3814 struct mlx5_wqe_xrc_seg *xrc;
Haggai Erand16e91d2016-02-29 15:45:05 +02003815 struct mlx5_bf *bf;
Eli Cohene126ba92013-07-07 17:25:49 +03003816 int uninitialized_var(size);
Haggai Erand16e91d2016-02-29 15:45:05 +02003817 void *qend;
Eli Cohene126ba92013-07-07 17:25:49 +03003818 unsigned long flags;
Eli Cohene126ba92013-07-07 17:25:49 +03003819 unsigned idx;
3820 int err = 0;
3821 int inl = 0;
3822 int num_sge;
3823 void *seg;
3824 int nreq;
3825 int i;
3826 u8 next_fence = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03003827 u8 fence;
3828
Haggai Erand16e91d2016-02-29 15:45:05 +02003829 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
3830 return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
3831
3832 qp = to_mqp(ibqp);
3833 bf = qp->bf;
3834 qend = qp->sq.qend;
3835
Eli Cohene126ba92013-07-07 17:25:49 +03003836 spin_lock_irqsave(&qp->sq.lock, flags);
3837
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003838 if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
3839 err = -EIO;
3840 *bad_wr = wr;
3841 nreq = 0;
3842 goto out;
3843 }
3844
Eli Cohene126ba92013-07-07 17:25:49 +03003845 for (nreq = 0; wr; nreq++, wr = wr->next) {
Fabian Fredericka8f731e2014-08-12 19:20:08 -04003846 if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
Eli Cohene126ba92013-07-07 17:25:49 +03003847 mlx5_ib_warn(dev, "\n");
3848 err = -EINVAL;
3849 *bad_wr = wr;
3850 goto out;
3851 }
3852
Eli Cohene126ba92013-07-07 17:25:49 +03003853 num_sge = wr->num_sge;
3854 if (unlikely(num_sge > qp->sq.max_gs)) {
3855 mlx5_ib_warn(dev, "\n");
Chuck Lever24be4092016-08-28 10:58:34 +03003856 err = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +03003857 *bad_wr = wr;
3858 goto out;
3859 }
3860
Sagi Grimberg6e5eada2014-02-23 14:19:08 +02003861 err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
3862 if (err) {
3863 mlx5_ib_warn(dev, "\n");
3864 err = -ENOMEM;
3865 *bad_wr = wr;
3866 goto out;
3867 }
Eli Cohene126ba92013-07-07 17:25:49 +03003868
Max Gurtovoy2a7076e2017-05-28 10:53:11 +03003869 if (wr->opcode == IB_WR_LOCAL_INV ||
3870 wr->opcode == IB_WR_REG_MR) {
3871 fence = dev->umr_fence;
3872 next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
3873 } else if (wr->send_flags & IB_SEND_FENCE) {
3874 if (qp->next_fence)
3875 fence = MLX5_FENCE_MODE_SMALL_AND_FENCE;
3876 else
3877 fence = MLX5_FENCE_MODE_FENCE;
3878 } else {
3879 fence = qp->next_fence;
3880 }
3881
Eli Cohene126ba92013-07-07 17:25:49 +03003882 switch (ibqp->qp_type) {
3883 case IB_QPT_XRC_INI:
3884 xrc = seg;
Eli Cohene126ba92013-07-07 17:25:49 +03003885 seg += sizeof(*xrc);
3886 size += sizeof(*xrc) / 16;
3887 /* fall through */
3888 case IB_QPT_RC:
3889 switch (wr->opcode) {
3890 case IB_WR_RDMA_READ:
3891 case IB_WR_RDMA_WRITE:
3892 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003893 set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
3894 rdma_wr(wr)->rkey);
Jack Morgensteinf241e742014-07-28 23:30:23 +03003895 seg += sizeof(struct mlx5_wqe_raddr_seg);
Eli Cohene126ba92013-07-07 17:25:49 +03003896 size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
3897 break;
3898
3899 case IB_WR_ATOMIC_CMP_AND_SWP:
3900 case IB_WR_ATOMIC_FETCH_AND_ADD:
Eli Cohene126ba92013-07-07 17:25:49 +03003901 case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
Eli Cohen81bea282013-09-11 16:35:30 +03003902 mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
3903 err = -ENOSYS;
3904 *bad_wr = wr;
3905 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03003906
3907 case IB_WR_LOCAL_INV:
Eli Cohene126ba92013-07-07 17:25:49 +03003908 qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
3909 ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003910 set_linv_wr(qp, &seg, &size);
Eli Cohene126ba92013-07-07 17:25:49 +03003911 num_sge = 0;
3912 break;
3913
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003914 case IB_WR_REG_MR:
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003915 qp->sq.wr_data[idx] = IB_WR_REG_MR;
3916 ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
3917 err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
3918 if (err) {
3919 *bad_wr = wr;
3920 goto out;
3921 }
3922 num_sge = 0;
3923 break;
3924
Sagi Grimberge6631812014-02-23 14:19:11 +02003925 case IB_WR_REG_SIG_MR:
3926 qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003927 mr = to_mmr(sig_handover_wr(wr)->sig_mr);
Sagi Grimberge6631812014-02-23 14:19:11 +02003928
3929 ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
3930 err = set_sig_umr_wr(wr, qp, &seg, &size);
3931 if (err) {
3932 mlx5_ib_warn(dev, "\n");
3933 *bad_wr = wr;
3934 goto out;
3935 }
3936
Max Gurtovoy2a7076e2017-05-28 10:53:11 +03003937 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
3938 fence, MLX5_OPCODE_UMR);
Sagi Grimberge6631812014-02-23 14:19:11 +02003939 /*
3940 * SET_PSV WQEs are not signaled and solicited
3941 * on error
3942 */
3943 wr->send_flags &= ~IB_SEND_SIGNALED;
3944 wr->send_flags |= IB_SEND_SOLICITED;
3945 err = begin_wqe(qp, &seg, &ctrl, wr,
3946 &idx, &size, nreq);
3947 if (err) {
3948 mlx5_ib_warn(dev, "\n");
3949 err = -ENOMEM;
3950 *bad_wr = wr;
3951 goto out;
3952 }
3953
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003954 err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
Sagi Grimberge6631812014-02-23 14:19:11 +02003955 mr->sig->psv_memory.psv_idx, &seg,
3956 &size);
3957 if (err) {
3958 mlx5_ib_warn(dev, "\n");
3959 *bad_wr = wr;
3960 goto out;
3961 }
3962
Max Gurtovoy2a7076e2017-05-28 10:53:11 +03003963 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
3964 fence, MLX5_OPCODE_SET_PSV);
Sagi Grimberge6631812014-02-23 14:19:11 +02003965 err = begin_wqe(qp, &seg, &ctrl, wr,
3966 &idx, &size, nreq);
3967 if (err) {
3968 mlx5_ib_warn(dev, "\n");
3969 err = -ENOMEM;
3970 *bad_wr = wr;
3971 goto out;
3972 }
3973
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003974 err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
Sagi Grimberge6631812014-02-23 14:19:11 +02003975 mr->sig->psv_wire.psv_idx, &seg,
3976 &size);
3977 if (err) {
3978 mlx5_ib_warn(dev, "\n");
3979 *bad_wr = wr;
3980 goto out;
3981 }
3982
Max Gurtovoy2a7076e2017-05-28 10:53:11 +03003983 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
3984 fence, MLX5_OPCODE_SET_PSV);
3985 qp->next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
Sagi Grimberge6631812014-02-23 14:19:11 +02003986 num_sge = 0;
3987 goto skip_psv;
3988
Eli Cohene126ba92013-07-07 17:25:49 +03003989 default:
3990 break;
3991 }
3992 break;
3993
3994 case IB_QPT_UC:
3995 switch (wr->opcode) {
3996 case IB_WR_RDMA_WRITE:
3997 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003998 set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
3999 rdma_wr(wr)->rkey);
Eli Cohene126ba92013-07-07 17:25:49 +03004000 seg += sizeof(struct mlx5_wqe_raddr_seg);
4001 size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
4002 break;
4003
4004 default:
4005 break;
4006 }
4007 break;
4008
Eli Cohene126ba92013-07-07 17:25:49 +03004009 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +02004010 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03004011 set_datagram_seg(seg, wr);
Jack Morgensteinf241e742014-07-28 23:30:23 +03004012 seg += sizeof(struct mlx5_wqe_datagram_seg);
Eli Cohene126ba92013-07-07 17:25:49 +03004013 size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
4014 if (unlikely((seg == qend)))
4015 seg = mlx5_get_send_wqe(qp, 0);
4016 break;
Erez Shitritf0313962016-02-21 16:27:17 +02004017 case IB_QPT_UD:
4018 set_datagram_seg(seg, wr);
4019 seg += sizeof(struct mlx5_wqe_datagram_seg);
4020 size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
Eli Cohene126ba92013-07-07 17:25:49 +03004021
Erez Shitritf0313962016-02-21 16:27:17 +02004022 if (unlikely((seg == qend)))
4023 seg = mlx5_get_send_wqe(qp, 0);
4024
4025 /* handle qp that supports ud offload */
4026 if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
4027 struct mlx5_wqe_eth_pad *pad;
4028
4029 pad = seg;
4030 memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
4031 seg += sizeof(struct mlx5_wqe_eth_pad);
4032 size += sizeof(struct mlx5_wqe_eth_pad) / 16;
4033
4034 seg = set_eth_seg(seg, wr, qend, qp, &size);
4035
4036 if (unlikely((seg == qend)))
4037 seg = mlx5_get_send_wqe(qp, 0);
4038 }
4039 break;
Eli Cohene126ba92013-07-07 17:25:49 +03004040 case MLX5_IB_QPT_REG_UMR:
4041 if (wr->opcode != MLX5_IB_WR_UMR) {
4042 err = -EINVAL;
4043 mlx5_ib_warn(dev, "bad opcode\n");
4044 goto out;
4045 }
4046 qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004047 ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
Eli Cohene126ba92013-07-07 17:25:49 +03004048 set_reg_umr_segment(seg, wr);
4049 seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
4050 size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
4051 if (unlikely((seg == qend)))
4052 seg = mlx5_get_send_wqe(qp, 0);
4053 set_reg_mkey_segment(seg, wr);
4054 seg += sizeof(struct mlx5_mkey_seg);
4055 size += sizeof(struct mlx5_mkey_seg) / 16;
4056 if (unlikely((seg == qend)))
4057 seg = mlx5_get_send_wqe(qp, 0);
4058 break;
4059
4060 default:
4061 break;
4062 }
4063
4064 if (wr->send_flags & IB_SEND_INLINE && num_sge) {
4065 int uninitialized_var(sz);
4066
4067 err = set_data_inl_seg(qp, wr, seg, &sz);
4068 if (unlikely(err)) {
4069 mlx5_ib_warn(dev, "\n");
4070 *bad_wr = wr;
4071 goto out;
4072 }
4073 inl = 1;
4074 size += sz;
4075 } else {
4076 dpseg = seg;
4077 for (i = 0; i < num_sge; i++) {
4078 if (unlikely(dpseg == qend)) {
4079 seg = mlx5_get_send_wqe(qp, 0);
4080 dpseg = seg;
4081 }
4082 if (likely(wr->sg_list[i].length)) {
4083 set_data_ptr_seg(dpseg, wr->sg_list + i);
4084 size += sizeof(struct mlx5_wqe_data_seg) / 16;
4085 dpseg++;
4086 }
4087 }
4088 }
4089
Max Gurtovoy2a7076e2017-05-28 10:53:11 +03004090 qp->next_fence = next_fence;
4091 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq, fence,
Sagi Grimberg6e5eada2014-02-23 14:19:08 +02004092 mlx5_ib_opcode[wr->opcode]);
Sagi Grimberge6631812014-02-23 14:19:11 +02004093skip_psv:
Eli Cohene126ba92013-07-07 17:25:49 +03004094 if (0)
4095 dump_wqe(qp, idx, size);
4096 }
4097
4098out:
4099 if (likely(nreq)) {
4100 qp->sq.head += nreq;
4101
4102 /* Make sure that descriptors are written before
4103 * updating doorbell record and ringing the doorbell
4104 */
4105 wmb();
4106
4107 qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
4108
Eli Cohenada388f2014-01-14 17:45:16 +02004109 /* Make sure doorbell record is visible to the HCA before
4110 * we hit doorbell */
4111 wmb();
4112
Eli Cohene126ba92013-07-07 17:25:49 +03004113 if (bf->need_lock)
4114 spin_lock(&bf->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02004115 else
4116 __acquire(&bf->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03004117
4118 /* TBD enable WC */
4119 if (0 && nreq == 1 && bf->uuarn && inl && size > 1 && size <= bf->buf_size / 16) {
4120 mlx5_bf_copy(bf->reg + bf->offset, (u64 *)ctrl, ALIGN(size * 16, 64), qp);
4121 /* wc_wmb(); */
4122 } else {
4123 mlx5_write64((__be32 *)ctrl, bf->regreg + bf->offset,
4124 MLX5_GET_DOORBELL_LOCK(&bf->lock32));
4125 /* Make sure doorbells don't leak out of SQ spinlock
4126 * and reach the HCA out of order.
4127 */
4128 mmiowb();
4129 }
4130 bf->offset ^= bf->buf_size;
4131 if (bf->need_lock)
4132 spin_unlock(&bf->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02004133 else
4134 __release(&bf->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03004135 }
4136
4137 spin_unlock_irqrestore(&qp->sq.lock, flags);
4138
4139 return err;
4140}
4141
4142static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
4143{
4144 sig->signature = calc_sig(sig, size);
4145}
4146
4147int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
4148 struct ib_recv_wr **bad_wr)
4149{
4150 struct mlx5_ib_qp *qp = to_mqp(ibqp);
4151 struct mlx5_wqe_data_seg *scat;
4152 struct mlx5_rwqe_sig *sig;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004153 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
4154 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03004155 unsigned long flags;
4156 int err = 0;
4157 int nreq;
4158 int ind;
4159 int i;
4160
Haggai Erand16e91d2016-02-29 15:45:05 +02004161 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
4162 return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
4163
Eli Cohene126ba92013-07-07 17:25:49 +03004164 spin_lock_irqsave(&qp->rq.lock, flags);
4165
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004166 if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
4167 err = -EIO;
4168 *bad_wr = wr;
4169 nreq = 0;
4170 goto out;
4171 }
4172
Eli Cohene126ba92013-07-07 17:25:49 +03004173 ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
4174
4175 for (nreq = 0; wr; nreq++, wr = wr->next) {
4176 if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
4177 err = -ENOMEM;
4178 *bad_wr = wr;
4179 goto out;
4180 }
4181
4182 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
4183 err = -EINVAL;
4184 *bad_wr = wr;
4185 goto out;
4186 }
4187
4188 scat = get_recv_wqe(qp, ind);
4189 if (qp->wq_sig)
4190 scat++;
4191
4192 for (i = 0; i < wr->num_sge; i++)
4193 set_data_ptr_seg(scat + i, wr->sg_list + i);
4194
4195 if (i < qp->rq.max_gs) {
4196 scat[i].byte_count = 0;
4197 scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
4198 scat[i].addr = 0;
4199 }
4200
4201 if (qp->wq_sig) {
4202 sig = (struct mlx5_rwqe_sig *)scat;
4203 set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
4204 }
4205
4206 qp->rq.wrid[ind] = wr->wr_id;
4207
4208 ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
4209 }
4210
4211out:
4212 if (likely(nreq)) {
4213 qp->rq.head += nreq;
4214
4215 /* Make sure that descriptors are written before
4216 * doorbell record.
4217 */
4218 wmb();
4219
4220 *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
4221 }
4222
4223 spin_unlock_irqrestore(&qp->rq.lock, flags);
4224
4225 return err;
4226}
4227
4228static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
4229{
4230 switch (mlx5_state) {
4231 case MLX5_QP_STATE_RST: return IB_QPS_RESET;
4232 case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
4233 case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
4234 case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
4235 case MLX5_QP_STATE_SQ_DRAINING:
4236 case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
4237 case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
4238 case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
4239 default: return -1;
4240 }
4241}
4242
4243static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
4244{
4245 switch (mlx5_mig_state) {
4246 case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
4247 case MLX5_QP_PM_REARM: return IB_MIG_REARM;
4248 case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
4249 default: return -1;
4250 }
4251}
4252
4253static int to_ib_qp_access_flags(int mlx5_flags)
4254{
4255 int ib_flags = 0;
4256
4257 if (mlx5_flags & MLX5_QP_BIT_RRE)
4258 ib_flags |= IB_ACCESS_REMOTE_READ;
4259 if (mlx5_flags & MLX5_QP_BIT_RWE)
4260 ib_flags |= IB_ACCESS_REMOTE_WRITE;
4261 if (mlx5_flags & MLX5_QP_BIT_RAE)
4262 ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
4263
4264 return ib_flags;
4265}
4266
4267static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
4268 struct mlx5_qp_path *path)
4269{
Jack Morgenstein9603b612014-07-28 23:30:22 +03004270 struct mlx5_core_dev *dev = ibdev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03004271
4272 memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
4273 ib_ah_attr->port_num = path->port;
4274
Eli Cohenc7a08ac2014-10-02 12:19:42 +03004275 if (ib_ah_attr->port_num == 0 ||
Saeed Mahameed938fe832015-05-28 22:28:41 +03004276 ib_ah_attr->port_num > MLX5_CAP_GEN(dev, num_ports))
Eli Cohene126ba92013-07-07 17:25:49 +03004277 return;
4278
Achiad Shochat2811ba52015-12-23 18:47:24 +02004279 ib_ah_attr->sl = path->dci_cfi_prio_sl & 0xf;
Eli Cohene126ba92013-07-07 17:25:49 +03004280
4281 ib_ah_attr->dlid = be16_to_cpu(path->rlid);
4282 ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
4283 ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
4284 ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
4285 if (ib_ah_attr->ah_flags) {
4286 ib_ah_attr->grh.sgid_index = path->mgid_index;
4287 ib_ah_attr->grh.hop_limit = path->hop_limit;
4288 ib_ah_attr->grh.traffic_class =
4289 (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
4290 ib_ah_attr->grh.flow_label =
4291 be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
4292 memcpy(ib_ah_attr->grh.dgid.raw,
4293 path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
4294 }
4295}
4296
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004297static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
4298 struct mlx5_ib_sq *sq,
4299 u8 *sq_state)
Eli Cohene126ba92013-07-07 17:25:49 +03004300{
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004301 void *out;
4302 void *sqc;
4303 int inlen;
4304 int err;
4305
4306 inlen = MLX5_ST_SZ_BYTES(query_sq_out);
4307 out = mlx5_vzalloc(inlen);
4308 if (!out)
4309 return -ENOMEM;
4310
4311 err = mlx5_core_query_sq(dev->mdev, sq->base.mqp.qpn, out);
4312 if (err)
4313 goto out;
4314
4315 sqc = MLX5_ADDR_OF(query_sq_out, out, sq_context);
4316 *sq_state = MLX5_GET(sqc, sqc, state);
4317 sq->state = *sq_state;
4318
4319out:
4320 kvfree(out);
4321 return err;
4322}
4323
4324static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
4325 struct mlx5_ib_rq *rq,
4326 u8 *rq_state)
4327{
4328 void *out;
4329 void *rqc;
4330 int inlen;
4331 int err;
4332
4333 inlen = MLX5_ST_SZ_BYTES(query_rq_out);
4334 out = mlx5_vzalloc(inlen);
4335 if (!out)
4336 return -ENOMEM;
4337
4338 err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
4339 if (err)
4340 goto out;
4341
4342 rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
4343 *rq_state = MLX5_GET(rqc, rqc, state);
4344 rq->state = *rq_state;
4345
4346out:
4347 kvfree(out);
4348 return err;
4349}
4350
4351static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
4352 struct mlx5_ib_qp *qp, u8 *qp_state)
4353{
4354 static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
4355 [MLX5_RQC_STATE_RST] = {
4356 [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
4357 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
4358 [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
4359 [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
4360 },
4361 [MLX5_RQC_STATE_RDY] = {
4362 [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
4363 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
4364 [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
4365 [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
4366 },
4367 [MLX5_RQC_STATE_ERR] = {
4368 [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
4369 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
4370 [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
4371 [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
4372 },
4373 [MLX5_RQ_STATE_NA] = {
4374 [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
4375 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
4376 [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
4377 [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
4378 },
4379 };
4380
4381 *qp_state = sqrq_trans[rq_state][sq_state];
4382
4383 if (*qp_state == MLX5_QP_STATE_BAD) {
4384 WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
4385 qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
4386 qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
4387 return -EINVAL;
4388 }
4389
4390 if (*qp_state == MLX5_QP_STATE)
4391 *qp_state = qp->state;
4392
4393 return 0;
4394}
4395
4396static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
4397 struct mlx5_ib_qp *qp,
4398 u8 *raw_packet_qp_state)
4399{
4400 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
4401 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
4402 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
4403 int err;
4404 u8 sq_state = MLX5_SQ_STATE_NA;
4405 u8 rq_state = MLX5_RQ_STATE_NA;
4406
4407 if (qp->sq.wqe_cnt) {
4408 err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
4409 if (err)
4410 return err;
4411 }
4412
4413 if (qp->rq.wqe_cnt) {
4414 err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
4415 if (err)
4416 return err;
4417 }
4418
4419 return sqrq_state_to_qp_state(sq_state, rq_state, qp,
4420 raw_packet_qp_state);
4421}
4422
4423static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
4424 struct ib_qp_attr *qp_attr)
4425{
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004426 int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
Eli Cohene126ba92013-07-07 17:25:49 +03004427 struct mlx5_qp_context *context;
4428 int mlx5_state;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004429 u32 *outb;
Eli Cohene126ba92013-07-07 17:25:49 +03004430 int err = 0;
4431
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004432 outb = kzalloc(outlen, GFP_KERNEL);
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004433 if (!outb)
4434 return -ENOMEM;
4435
majd@mellanox.com19098df2016-01-14 19:13:03 +02004436 err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004437 outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03004438 if (err)
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004439 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03004440
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004441 /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
4442 context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
4443
Eli Cohene126ba92013-07-07 17:25:49 +03004444 mlx5_state = be32_to_cpu(context->flags) >> 28;
4445
4446 qp->state = to_ib_qp_state(mlx5_state);
Eli Cohene126ba92013-07-07 17:25:49 +03004447 qp_attr->path_mtu = context->mtu_msgmax >> 5;
4448 qp_attr->path_mig_state =
4449 to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
4450 qp_attr->qkey = be32_to_cpu(context->qkey);
4451 qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
4452 qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
4453 qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
4454 qp_attr->qp_access_flags =
4455 to_ib_qp_access_flags(be32_to_cpu(context->params2));
4456
4457 if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
4458 to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
4459 to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03004460 qp_attr->alt_pkey_index =
4461 be16_to_cpu(context->alt_path.pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03004462 qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
4463 }
4464
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03004465 qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03004466 qp_attr->port_num = context->pri_path.port;
4467
4468 /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
4469 qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
4470
4471 qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
4472
4473 qp_attr->max_dest_rd_atomic =
4474 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
4475 qp_attr->min_rnr_timer =
4476 (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
4477 qp_attr->timeout = context->pri_path.ackto_lt >> 3;
4478 qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
4479 qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
4480 qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004481
4482out:
4483 kfree(outb);
4484 return err;
4485}
4486
4487int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
4488 int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
4489{
4490 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
4491 struct mlx5_ib_qp *qp = to_mqp(ibqp);
4492 int err = 0;
4493 u8 raw_packet_qp_state;
4494
Yishai Hadas28d61372016-05-23 15:20:56 +03004495 if (ibqp->rwq_ind_tbl)
4496 return -ENOSYS;
4497
Haggai Erand16e91d2016-02-29 15:45:05 +02004498 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
4499 return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
4500 qp_init_attr);
4501
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004502#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
4503 /*
4504 * Wait for any outstanding page faults, in case the user frees memory
4505 * based upon this query's result.
4506 */
4507 flush_workqueue(mlx5_ib_page_fault_wq);
4508#endif
4509
4510 mutex_lock(&qp->mutex);
4511
4512 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
4513 err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
4514 if (err)
4515 goto out;
4516 qp->state = raw_packet_qp_state;
4517 qp_attr->port_num = 1;
4518 } else {
4519 err = query_qp_attr(dev, qp, qp_attr);
4520 if (err)
4521 goto out;
4522 }
4523
4524 qp_attr->qp_state = qp->state;
Eli Cohene126ba92013-07-07 17:25:49 +03004525 qp_attr->cur_qp_state = qp_attr->qp_state;
4526 qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
4527 qp_attr->cap.max_recv_sge = qp->rq.max_gs;
4528
4529 if (!ibqp->uobject) {
Noa Osherovich0540d812016-06-04 15:15:32 +03004530 qp_attr->cap.max_send_wr = qp->sq.max_post;
Eli Cohene126ba92013-07-07 17:25:49 +03004531 qp_attr->cap.max_send_sge = qp->sq.max_gs;
Noa Osherovich0540d812016-06-04 15:15:32 +03004532 qp_init_attr->qp_context = ibqp->qp_context;
Eli Cohene126ba92013-07-07 17:25:49 +03004533 } else {
4534 qp_attr->cap.max_send_wr = 0;
4535 qp_attr->cap.max_send_sge = 0;
4536 }
4537
Noa Osherovich0540d812016-06-04 15:15:32 +03004538 qp_init_attr->qp_type = ibqp->qp_type;
4539 qp_init_attr->recv_cq = ibqp->recv_cq;
4540 qp_init_attr->send_cq = ibqp->send_cq;
4541 qp_init_attr->srq = ibqp->srq;
4542 qp_attr->cap.max_inline_data = qp->max_inline_data;
Eli Cohene126ba92013-07-07 17:25:49 +03004543
4544 qp_init_attr->cap = qp_attr->cap;
4545
4546 qp_init_attr->create_flags = 0;
4547 if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
4548 qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
4549
Leon Romanovsky051f2632015-12-20 12:16:11 +02004550 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
4551 qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
4552 if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
4553 qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
4554 if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
4555 qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
Haggai Eranb11a4f92016-02-29 15:45:03 +02004556 if (qp->flags & MLX5_IB_QP_SQPN_QP1)
4557 qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
Leon Romanovsky051f2632015-12-20 12:16:11 +02004558
Eli Cohene126ba92013-07-07 17:25:49 +03004559 qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
4560 IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
4561
Eli Cohene126ba92013-07-07 17:25:49 +03004562out:
4563 mutex_unlock(&qp->mutex);
4564 return err;
4565}
4566
4567struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
4568 struct ib_ucontext *context,
4569 struct ib_udata *udata)
4570{
4571 struct mlx5_ib_dev *dev = to_mdev(ibdev);
4572 struct mlx5_ib_xrcd *xrcd;
4573 int err;
4574
Saeed Mahameed938fe832015-05-28 22:28:41 +03004575 if (!MLX5_CAP_GEN(dev->mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +03004576 return ERR_PTR(-ENOSYS);
4577
4578 xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
4579 if (!xrcd)
4580 return ERR_PTR(-ENOMEM);
4581
Jack Morgenstein9603b612014-07-28 23:30:22 +03004582 err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03004583 if (err) {
4584 kfree(xrcd);
4585 return ERR_PTR(-ENOMEM);
4586 }
4587
4588 return &xrcd->ibxrcd;
4589}
4590
4591int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
4592{
4593 struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
4594 u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
4595 int err;
4596
Jack Morgenstein9603b612014-07-28 23:30:22 +03004597 err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03004598 if (err) {
4599 mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
4600 return err;
4601 }
4602
4603 kfree(xrcd);
4604
4605 return 0;
4606}
Yishai Hadas79b20a62016-05-23 15:20:50 +03004607
Yishai Hadas350d0e42016-08-28 14:58:18 +03004608static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
4609{
4610 struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
4611 struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
4612 struct ib_event event;
4613
4614 if (rwq->ibwq.event_handler) {
4615 event.device = rwq->ibwq.device;
4616 event.element.wq = &rwq->ibwq;
4617 switch (type) {
4618 case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
4619 event.event = IB_EVENT_WQ_FATAL;
4620 break;
4621 default:
4622 mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
4623 return;
4624 }
4625
4626 rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
4627 }
4628}
4629
Yishai Hadas79b20a62016-05-23 15:20:50 +03004630static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
4631 struct ib_wq_init_attr *init_attr)
4632{
4633 struct mlx5_ib_dev *dev;
4634 __be64 *rq_pas0;
4635 void *in;
4636 void *rqc;
4637 void *wq;
4638 int inlen;
4639 int err;
4640
4641 dev = to_mdev(pd->device);
4642
4643 inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
4644 in = mlx5_vzalloc(inlen);
4645 if (!in)
4646 return -ENOMEM;
4647
4648 rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
4649 MLX5_SET(rqc, rqc, mem_rq_type,
4650 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
4651 MLX5_SET(rqc, rqc, user_index, rwq->user_index);
4652 MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
4653 MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
4654 MLX5_SET(rqc, rqc, flush_in_error_en, 1);
4655 wq = MLX5_ADDR_OF(rqc, rqc, wq);
4656 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
4657 MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
4658 MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
4659 MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
4660 MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
4661 MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
4662 MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
4663 MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
4664 MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
4665 rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
4666 mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
Yishai Hadas350d0e42016-08-28 14:58:18 +03004667 err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
Yishai Hadas79b20a62016-05-23 15:20:50 +03004668 kvfree(in);
4669 return err;
4670}
4671
4672static int set_user_rq_size(struct mlx5_ib_dev *dev,
4673 struct ib_wq_init_attr *wq_init_attr,
4674 struct mlx5_ib_create_wq *ucmd,
4675 struct mlx5_ib_rwq *rwq)
4676{
4677 /* Sanity check RQ size before proceeding */
4678 if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
4679 return -EINVAL;
4680
4681 if (!ucmd->rq_wqe_count)
4682 return -EINVAL;
4683
4684 rwq->wqe_count = ucmd->rq_wqe_count;
4685 rwq->wqe_shift = ucmd->rq_wqe_shift;
4686 rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
4687 rwq->log_rq_stride = rwq->wqe_shift;
4688 rwq->log_rq_size = ilog2(rwq->wqe_count);
4689 return 0;
4690}
4691
4692static int prepare_user_rq(struct ib_pd *pd,
4693 struct ib_wq_init_attr *init_attr,
4694 struct ib_udata *udata,
4695 struct mlx5_ib_rwq *rwq)
4696{
4697 struct mlx5_ib_dev *dev = to_mdev(pd->device);
4698 struct mlx5_ib_create_wq ucmd = {};
4699 int err;
4700 size_t required_cmd_sz;
4701
4702 required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
4703 if (udata->inlen < required_cmd_sz) {
4704 mlx5_ib_dbg(dev, "invalid inlen\n");
4705 return -EINVAL;
4706 }
4707
4708 if (udata->inlen > sizeof(ucmd) &&
4709 !ib_is_udata_cleared(udata, sizeof(ucmd),
4710 udata->inlen - sizeof(ucmd))) {
4711 mlx5_ib_dbg(dev, "inlen is not supported\n");
4712 return -EOPNOTSUPP;
4713 }
4714
4715 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
4716 mlx5_ib_dbg(dev, "copy failed\n");
4717 return -EFAULT;
4718 }
4719
4720 if (ucmd.comp_mask) {
4721 mlx5_ib_dbg(dev, "invalid comp mask\n");
4722 return -EOPNOTSUPP;
4723 }
4724
4725 if (ucmd.reserved) {
4726 mlx5_ib_dbg(dev, "invalid reserved\n");
4727 return -EOPNOTSUPP;
4728 }
4729
4730 err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
4731 if (err) {
4732 mlx5_ib_dbg(dev, "err %d\n", err);
4733 return err;
4734 }
4735
4736 err = create_user_rq(dev, pd, rwq, &ucmd);
4737 if (err) {
4738 mlx5_ib_dbg(dev, "err %d\n", err);
4739 if (err)
4740 return err;
4741 }
4742
4743 rwq->user_index = ucmd.user_index;
4744 return 0;
4745}
4746
4747struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
4748 struct ib_wq_init_attr *init_attr,
4749 struct ib_udata *udata)
4750{
4751 struct mlx5_ib_dev *dev;
4752 struct mlx5_ib_rwq *rwq;
4753 struct mlx5_ib_create_wq_resp resp = {};
4754 size_t min_resp_len;
4755 int err;
4756
4757 if (!udata)
4758 return ERR_PTR(-ENOSYS);
4759
4760 min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
4761 if (udata->outlen && udata->outlen < min_resp_len)
4762 return ERR_PTR(-EINVAL);
4763
4764 dev = to_mdev(pd->device);
4765 switch (init_attr->wq_type) {
4766 case IB_WQT_RQ:
4767 rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
4768 if (!rwq)
4769 return ERR_PTR(-ENOMEM);
4770 err = prepare_user_rq(pd, init_attr, udata, rwq);
4771 if (err)
4772 goto err;
4773 err = create_rq(rwq, pd, init_attr);
4774 if (err)
4775 goto err_user_rq;
4776 break;
4777 default:
4778 mlx5_ib_dbg(dev, "unsupported wq type %d\n",
4779 init_attr->wq_type);
4780 return ERR_PTR(-EINVAL);
4781 }
4782
Yishai Hadas350d0e42016-08-28 14:58:18 +03004783 rwq->ibwq.wq_num = rwq->core_qp.qpn;
Yishai Hadas79b20a62016-05-23 15:20:50 +03004784 rwq->ibwq.state = IB_WQS_RESET;
4785 if (udata->outlen) {
4786 resp.response_length = offsetof(typeof(resp), response_length) +
4787 sizeof(resp.response_length);
4788 err = ib_copy_to_udata(udata, &resp, resp.response_length);
4789 if (err)
4790 goto err_copy;
4791 }
4792
Yishai Hadas350d0e42016-08-28 14:58:18 +03004793 rwq->core_qp.event = mlx5_ib_wq_event;
4794 rwq->ibwq.event_handler = init_attr->event_handler;
Yishai Hadas79b20a62016-05-23 15:20:50 +03004795 return &rwq->ibwq;
4796
4797err_copy:
Yishai Hadas350d0e42016-08-28 14:58:18 +03004798 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
Yishai Hadas79b20a62016-05-23 15:20:50 +03004799err_user_rq:
4800 destroy_user_rq(pd, rwq);
4801err:
4802 kfree(rwq);
4803 return ERR_PTR(err);
4804}
4805
4806int mlx5_ib_destroy_wq(struct ib_wq *wq)
4807{
4808 struct mlx5_ib_dev *dev = to_mdev(wq->device);
4809 struct mlx5_ib_rwq *rwq = to_mrwq(wq);
4810
Yishai Hadas350d0e42016-08-28 14:58:18 +03004811 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
Yishai Hadas79b20a62016-05-23 15:20:50 +03004812 destroy_user_rq(wq->pd, rwq);
4813 kfree(rwq);
4814
4815 return 0;
4816}
4817
Yishai Hadasc5f90922016-05-23 15:20:53 +03004818struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
4819 struct ib_rwq_ind_table_init_attr *init_attr,
4820 struct ib_udata *udata)
4821{
4822 struct mlx5_ib_dev *dev = to_mdev(device);
4823 struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
4824 int sz = 1 << init_attr->log_ind_tbl_size;
4825 struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
4826 size_t min_resp_len;
4827 int inlen;
4828 int err;
4829 int i;
4830 u32 *in;
4831 void *rqtc;
4832
4833 if (udata->inlen > 0 &&
4834 !ib_is_udata_cleared(udata, 0,
4835 udata->inlen))
4836 return ERR_PTR(-EOPNOTSUPP);
4837
Maor Gottliebefd7f402016-10-27 16:36:40 +03004838 if (init_attr->log_ind_tbl_size >
4839 MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
4840 mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
4841 init_attr->log_ind_tbl_size,
4842 MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
4843 return ERR_PTR(-EINVAL);
4844 }
4845
Yishai Hadasc5f90922016-05-23 15:20:53 +03004846 min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
4847 if (udata->outlen && udata->outlen < min_resp_len)
4848 return ERR_PTR(-EINVAL);
4849
4850 rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
4851 if (!rwq_ind_tbl)
4852 return ERR_PTR(-ENOMEM);
4853
4854 inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
4855 in = mlx5_vzalloc(inlen);
4856 if (!in) {
4857 err = -ENOMEM;
4858 goto err;
4859 }
4860
4861 rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
4862
4863 MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
4864 MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
4865
4866 for (i = 0; i < sz; i++)
4867 MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
4868
4869 err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
4870 kvfree(in);
4871
4872 if (err)
4873 goto err;
4874
4875 rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
4876 if (udata->outlen) {
4877 resp.response_length = offsetof(typeof(resp), response_length) +
4878 sizeof(resp.response_length);
4879 err = ib_copy_to_udata(udata, &resp, resp.response_length);
4880 if (err)
4881 goto err_copy;
4882 }
4883
4884 return &rwq_ind_tbl->ib_rwq_ind_tbl;
4885
4886err_copy:
4887 mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
4888err:
4889 kfree(rwq_ind_tbl);
4890 return ERR_PTR(err);
4891}
4892
4893int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
4894{
4895 struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
4896 struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
4897
4898 mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
4899
4900 kfree(rwq_ind_tbl);
4901 return 0;
4902}
4903
Yishai Hadas79b20a62016-05-23 15:20:50 +03004904int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
4905 u32 wq_attr_mask, struct ib_udata *udata)
4906{
4907 struct mlx5_ib_dev *dev = to_mdev(wq->device);
4908 struct mlx5_ib_rwq *rwq = to_mrwq(wq);
4909 struct mlx5_ib_modify_wq ucmd = {};
4910 size_t required_cmd_sz;
4911 int curr_wq_state;
4912 int wq_state;
4913 int inlen;
4914 int err;
4915 void *rqc;
4916 void *in;
4917
4918 required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
4919 if (udata->inlen < required_cmd_sz)
4920 return -EINVAL;
4921
4922 if (udata->inlen > sizeof(ucmd) &&
4923 !ib_is_udata_cleared(udata, sizeof(ucmd),
4924 udata->inlen - sizeof(ucmd)))
4925 return -EOPNOTSUPP;
4926
4927 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
4928 return -EFAULT;
4929
4930 if (ucmd.comp_mask || ucmd.reserved)
4931 return -EOPNOTSUPP;
4932
4933 inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
4934 in = mlx5_vzalloc(inlen);
4935 if (!in)
4936 return -ENOMEM;
4937
4938 rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
4939
4940 curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
4941 wq_attr->curr_wq_state : wq->state;
4942 wq_state = (wq_attr_mask & IB_WQ_STATE) ?
4943 wq_attr->wq_state : curr_wq_state;
4944 if (curr_wq_state == IB_WQS_ERR)
4945 curr_wq_state = MLX5_RQC_STATE_ERR;
4946 if (wq_state == IB_WQS_ERR)
4947 wq_state = MLX5_RQC_STATE_ERR;
4948 MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
4949 MLX5_SET(rqc, rqc, state, wq_state);
4950
Yishai Hadas350d0e42016-08-28 14:58:18 +03004951 err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
Yishai Hadas79b20a62016-05-23 15:20:50 +03004952 kvfree(in);
4953 if (!err)
4954 rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
4955
4956 return err;
4957}