blob: a55bf05c852255147aca32036e7e3e0252c27d6f [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Christoph Hellwigadec6402015-08-28 09:27:19 +020033#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030034#include <linux/module.h>
35#include <linux/init.h>
36#include <linux/errno.h>
37#include <linux/pci.h>
38#include <linux/dma-mapping.h>
39#include <linux/slab.h>
40#include <linux/io-mapping.h>
41#include <linux/sched.h>
42#include <rdma/ib_user_verbs.h>
Achiad Shochat3f89a642015-12-23 18:47:21 +020043#include <rdma/ib_addr.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020044#include <rdma/ib_cache.h>
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030045#include <linux/mlx5/vport.h>
Eli Cohene126ba92013-07-07 17:25:49 +030046#include <rdma/ib_smi.h>
47#include <rdma/ib_umem.h>
48#include "user.h"
49#include "mlx5_ib.h"
50
51#define DRIVER_NAME "mlx5_ib"
Amir Vadai169a1d82014-02-19 17:47:31 +020052#define DRIVER_VERSION "2.2-1"
53#define DRIVER_RELDATE "Feb 2014"
Eli Cohene126ba92013-07-07 17:25:49 +030054
55MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
56MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
57MODULE_LICENSE("Dual BSD/GPL");
58MODULE_VERSION(DRIVER_VERSION);
59
Jack Morgenstein9603b612014-07-28 23:30:22 +030060static int deprecated_prof_sel = 2;
61module_param_named(prof_sel, deprecated_prof_sel, int, 0444);
62MODULE_PARM_DESC(prof_sel, "profile selector. Deprecated here. Moved to module mlx5_core");
Eli Cohene126ba92013-07-07 17:25:49 +030063
64static char mlx5_version[] =
65 DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
66 DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
67
Eran Ben Elishada7525d2015-12-14 16:34:10 +020068enum {
69 MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
70};
71
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030072static enum rdma_link_layer
Achiad Shochatebd61f62015-12-23 18:47:16 +020073mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030074{
Achiad Shochatebd61f62015-12-23 18:47:16 +020075 switch (port_type_cap) {
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030076 case MLX5_CAP_PORT_TYPE_IB:
77 return IB_LINK_LAYER_INFINIBAND;
78 case MLX5_CAP_PORT_TYPE_ETH:
79 return IB_LINK_LAYER_ETHERNET;
80 default:
81 return IB_LINK_LAYER_UNSPECIFIED;
82 }
83}
84
Achiad Shochatebd61f62015-12-23 18:47:16 +020085static enum rdma_link_layer
86mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
87{
88 struct mlx5_ib_dev *dev = to_mdev(device);
89 int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
90
91 return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
92}
93
Achiad Shochatfc24fc52015-12-23 18:47:17 +020094static int mlx5_netdev_event(struct notifier_block *this,
95 unsigned long event, void *ptr)
96{
97 struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
98 struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
99 roce.nb);
100
101 if ((event != NETDEV_UNREGISTER) && (event != NETDEV_REGISTER))
102 return NOTIFY_DONE;
103
104 write_lock(&ibdev->roce.netdev_lock);
105 if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
106 ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ? NULL : ndev;
107 write_unlock(&ibdev->roce.netdev_lock);
108
109 return NOTIFY_DONE;
110}
111
112static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
113 u8 port_num)
114{
115 struct mlx5_ib_dev *ibdev = to_mdev(device);
116 struct net_device *ndev;
117
118 /* Ensure ndev does not disappear before we invoke dev_hold()
119 */
120 read_lock(&ibdev->roce.netdev_lock);
121 ndev = ibdev->roce.netdev;
122 if (ndev)
123 dev_hold(ndev);
124 read_unlock(&ibdev->roce.netdev_lock);
125
126 return ndev;
127}
128
Achiad Shochat3f89a642015-12-23 18:47:21 +0200129static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
130 struct ib_port_attr *props)
131{
132 struct mlx5_ib_dev *dev = to_mdev(device);
133 struct net_device *ndev;
134 enum ib_mtu ndev_ib_mtu;
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200135 u16 qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200136
137 memset(props, 0, sizeof(*props));
138
139 props->port_cap_flags |= IB_PORT_CM_SUP;
140 props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
141
142 props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
143 roce_address_table_size);
144 props->max_mtu = IB_MTU_4096;
145 props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
146 props->pkey_tbl_len = 1;
147 props->state = IB_PORT_DOWN;
148 props->phys_state = 3;
149
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200150 mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
151 props->qkey_viol_cntr = qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200152
153 ndev = mlx5_ib_get_netdev(device, port_num);
154 if (!ndev)
155 return 0;
156
157 if (netif_running(ndev) && netif_carrier_ok(ndev)) {
158 props->state = IB_PORT_ACTIVE;
159 props->phys_state = 5;
160 }
161
162 ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
163
164 dev_put(ndev);
165
166 props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
167
168 props->active_width = IB_WIDTH_4X; /* TODO */
169 props->active_speed = IB_SPEED_QDR; /* TODO */
170
171 return 0;
172}
173
Achiad Shochat3cca2602015-12-23 18:47:23 +0200174static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
175 const struct ib_gid_attr *attr,
176 void *mlx5_addr)
177{
178#define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
179 char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
180 source_l3_address);
181 void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
182 source_mac_47_32);
183
184 if (!gid)
185 return;
186
187 ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
188
189 if (is_vlan_dev(attr->ndev)) {
190 MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
191 MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
192 }
193
194 switch (attr->gid_type) {
195 case IB_GID_TYPE_IB:
196 MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
197 break;
198 case IB_GID_TYPE_ROCE_UDP_ENCAP:
199 MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
200 break;
201
202 default:
203 WARN_ON(true);
204 }
205
206 if (attr->gid_type != IB_GID_TYPE_IB) {
207 if (ipv6_addr_v4mapped((void *)gid))
208 MLX5_SET_RA(mlx5_addr, roce_l3_type,
209 MLX5_ROCE_L3_TYPE_IPV4);
210 else
211 MLX5_SET_RA(mlx5_addr, roce_l3_type,
212 MLX5_ROCE_L3_TYPE_IPV6);
213 }
214
215 if ((attr->gid_type == IB_GID_TYPE_IB) ||
216 !ipv6_addr_v4mapped((void *)gid))
217 memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
218 else
219 memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
220}
221
222static int set_roce_addr(struct ib_device *device, u8 port_num,
223 unsigned int index,
224 const union ib_gid *gid,
225 const struct ib_gid_attr *attr)
226{
227 struct mlx5_ib_dev *dev = to_mdev(device);
228 u32 in[MLX5_ST_SZ_DW(set_roce_address_in)];
229 u32 out[MLX5_ST_SZ_DW(set_roce_address_out)];
230 void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
231 enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
232
233 if (ll != IB_LINK_LAYER_ETHERNET)
234 return -EINVAL;
235
236 memset(in, 0, sizeof(in));
237
238 ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
239
240 MLX5_SET(set_roce_address_in, in, roce_address_index, index);
241 MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
242
243 memset(out, 0, sizeof(out));
244 return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
245}
246
247static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
248 unsigned int index, const union ib_gid *gid,
249 const struct ib_gid_attr *attr,
250 __always_unused void **context)
251{
252 return set_roce_addr(device, port_num, index, gid, attr);
253}
254
255static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
256 unsigned int index, __always_unused void **context)
257{
258 return set_roce_addr(device, port_num, index, NULL, NULL);
259}
260
Achiad Shochat2811ba52015-12-23 18:47:24 +0200261__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
262 int index)
263{
264 struct ib_gid_attr attr;
265 union ib_gid gid;
266
267 if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
268 return 0;
269
270 if (!attr.ndev)
271 return 0;
272
273 dev_put(attr.ndev);
274
275 if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
276 return 0;
277
278 return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
279}
280
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300281static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
282{
283 return !dev->mdev->issi;
284}
285
286enum {
287 MLX5_VPORT_ACCESS_METHOD_MAD,
288 MLX5_VPORT_ACCESS_METHOD_HCA,
289 MLX5_VPORT_ACCESS_METHOD_NIC,
290};
291
292static int mlx5_get_vport_access_method(struct ib_device *ibdev)
293{
294 if (mlx5_use_mad_ifc(to_mdev(ibdev)))
295 return MLX5_VPORT_ACCESS_METHOD_MAD;
296
Achiad Shochatebd61f62015-12-23 18:47:16 +0200297 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300298 IB_LINK_LAYER_ETHERNET)
299 return MLX5_VPORT_ACCESS_METHOD_NIC;
300
301 return MLX5_VPORT_ACCESS_METHOD_HCA;
302}
303
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200304static void get_atomic_caps(struct mlx5_ib_dev *dev,
305 struct ib_device_attr *props)
306{
307 u8 tmp;
308 u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
309 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
310 u8 atomic_req_8B_endianness_mode =
311 MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
312
313 /* Check if HW supports 8 bytes standard atomic operations and capable
314 * of host endianness respond
315 */
316 tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
317 if (((atomic_operations & tmp) == tmp) &&
318 (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
319 (atomic_req_8B_endianness_mode)) {
320 props->atomic_cap = IB_ATOMIC_HCA;
321 } else {
322 props->atomic_cap = IB_ATOMIC_NONE;
323 }
324}
325
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300326static int mlx5_query_system_image_guid(struct ib_device *ibdev,
327 __be64 *sys_image_guid)
328{
329 struct mlx5_ib_dev *dev = to_mdev(ibdev);
330 struct mlx5_core_dev *mdev = dev->mdev;
331 u64 tmp;
332 int err;
333
334 switch (mlx5_get_vport_access_method(ibdev)) {
335 case MLX5_VPORT_ACCESS_METHOD_MAD:
336 return mlx5_query_mad_ifc_system_image_guid(ibdev,
337 sys_image_guid);
338
339 case MLX5_VPORT_ACCESS_METHOD_HCA:
340 err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200341 break;
342
343 case MLX5_VPORT_ACCESS_METHOD_NIC:
344 err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
345 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300346
347 default:
348 return -EINVAL;
349 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200350
351 if (!err)
352 *sys_image_guid = cpu_to_be64(tmp);
353
354 return err;
355
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300356}
357
358static int mlx5_query_max_pkeys(struct ib_device *ibdev,
359 u16 *max_pkeys)
360{
361 struct mlx5_ib_dev *dev = to_mdev(ibdev);
362 struct mlx5_core_dev *mdev = dev->mdev;
363
364 switch (mlx5_get_vport_access_method(ibdev)) {
365 case MLX5_VPORT_ACCESS_METHOD_MAD:
366 return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
367
368 case MLX5_VPORT_ACCESS_METHOD_HCA:
369 case MLX5_VPORT_ACCESS_METHOD_NIC:
370 *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
371 pkey_table_size));
372 return 0;
373
374 default:
375 return -EINVAL;
376 }
377}
378
379static int mlx5_query_vendor_id(struct ib_device *ibdev,
380 u32 *vendor_id)
381{
382 struct mlx5_ib_dev *dev = to_mdev(ibdev);
383
384 switch (mlx5_get_vport_access_method(ibdev)) {
385 case MLX5_VPORT_ACCESS_METHOD_MAD:
386 return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
387
388 case MLX5_VPORT_ACCESS_METHOD_HCA:
389 case MLX5_VPORT_ACCESS_METHOD_NIC:
390 return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
391
392 default:
393 return -EINVAL;
394 }
395}
396
397static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
398 __be64 *node_guid)
399{
400 u64 tmp;
401 int err;
402
403 switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
404 case MLX5_VPORT_ACCESS_METHOD_MAD:
405 return mlx5_query_mad_ifc_node_guid(dev, node_guid);
406
407 case MLX5_VPORT_ACCESS_METHOD_HCA:
408 err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200409 break;
410
411 case MLX5_VPORT_ACCESS_METHOD_NIC:
412 err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
413 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300414
415 default:
416 return -EINVAL;
417 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200418
419 if (!err)
420 *node_guid = cpu_to_be64(tmp);
421
422 return err;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300423}
424
425struct mlx5_reg_node_desc {
426 u8 desc[64];
427};
428
429static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
430{
431 struct mlx5_reg_node_desc in;
432
433 if (mlx5_use_mad_ifc(dev))
434 return mlx5_query_mad_ifc_node_desc(dev, node_desc);
435
436 memset(&in, 0, sizeof(in));
437
438 return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
439 sizeof(struct mlx5_reg_node_desc),
440 MLX5_REG_NODE_DESC, 0, 0);
441}
442
Eli Cohene126ba92013-07-07 17:25:49 +0300443static int mlx5_ib_query_device(struct ib_device *ibdev,
Matan Barak2528e332015-06-11 16:35:25 +0300444 struct ib_device_attr *props,
445 struct ib_udata *uhw)
Eli Cohene126ba92013-07-07 17:25:49 +0300446{
447 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300448 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300449 int err = -ENOMEM;
450 int max_rq_sg;
451 int max_sq_sg;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300452 u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
Eli Cohene126ba92013-07-07 17:25:49 +0300453
Matan Barak2528e332015-06-11 16:35:25 +0300454 if (uhw->inlen || uhw->outlen)
455 return -EINVAL;
456
Eli Cohene126ba92013-07-07 17:25:49 +0300457 memset(props, 0, sizeof(*props));
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300458 err = mlx5_query_system_image_guid(ibdev,
459 &props->sys_image_guid);
460 if (err)
461 return err;
462
463 err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
464 if (err)
465 return err;
466
467 err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
468 if (err)
469 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300470
Jack Morgenstein9603b612014-07-28 23:30:22 +0300471 props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
472 (fw_rev_min(dev->mdev) << 16) |
473 fw_rev_sub(dev->mdev);
Eli Cohene126ba92013-07-07 17:25:49 +0300474 props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
475 IB_DEVICE_PORT_ACTIVE_EVENT |
476 IB_DEVICE_SYS_IMAGE_GUID |
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200477 IB_DEVICE_RC_RNR_NAK_GEN;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300478
479 if (MLX5_CAP_GEN(mdev, pkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300480 props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300481 if (MLX5_CAP_GEN(mdev, qkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300482 props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300483 if (MLX5_CAP_GEN(mdev, apm))
Eli Cohene126ba92013-07-07 17:25:49 +0300484 props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300485 if (MLX5_CAP_GEN(mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +0300486 props->device_cap_flags |= IB_DEVICE_XRC;
487 props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300488 if (MLX5_CAP_GEN(mdev, sho)) {
Sagi Grimberg2dea9092014-02-23 14:19:13 +0200489 props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
490 /* At this stage no support for signature handover */
491 props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
492 IB_PROT_T10DIF_TYPE_2 |
493 IB_PROT_T10DIF_TYPE_3;
494 props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
495 IB_GUARD_T10DIF_CSUM;
496 }
Saeed Mahameed938fe832015-05-28 22:28:41 +0300497 if (MLX5_CAP_GEN(mdev, block_lb_mc))
Eli Cohenf360d882014-04-02 00:10:16 +0300498 props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
Eli Cohene126ba92013-07-07 17:25:49 +0300499
Bodong Wang88115fe2015-12-18 13:53:20 +0200500 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
501 (MLX5_CAP_ETH(dev->mdev, csum_cap)))
502 props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
503
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300504 props->vendor_part_id = mdev->pdev->device;
505 props->hw_ver = mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +0300506
507 props->max_mr_size = ~0ull;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300508 props->page_size_cap = ~(min_page_size - 1);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300509 props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
510 props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
511 max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
512 sizeof(struct mlx5_wqe_data_seg);
513 max_sq_sg = (MLX5_CAP_GEN(mdev, max_wqe_sz_sq) -
514 sizeof(struct mlx5_wqe_ctrl_seg)) /
515 sizeof(struct mlx5_wqe_data_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300516 props->max_sge = min(max_rq_sg, max_sq_sg);
Sagi Grimberg18ebd402015-07-27 18:10:01 -0500517 props->max_sge_rd = props->max_sge;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300518 props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
Leon Romanovsky9f177682016-01-14 08:11:40 +0200519 props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300520 props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
521 props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
522 props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
523 props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
524 props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
525 props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
526 props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
Eli Cohene126ba92013-07-07 17:25:49 +0300527 props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300528 props->max_srq_sge = max_rq_sg - 1;
529 props->max_fast_reg_page_list_len = (unsigned int)-1;
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200530 get_atomic_caps(dev, props);
Eli Cohen81bea282013-09-11 16:35:30 +0300531 props->masked_atomic_cap = IB_ATOMIC_NONE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300532 props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
533 props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
Eli Cohene126ba92013-07-07 17:25:49 +0300534 props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
535 props->max_mcast_grp;
536 props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
Matan Barak7c60bcb2015-12-15 20:30:11 +0200537 props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
538 props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300539
Haggai Eran8cdd3122014-12-11 17:04:20 +0200540#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300541 if (MLX5_CAP_GEN(mdev, pg))
Haggai Eran8cdd3122014-12-11 17:04:20 +0200542 props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
543 props->odp_caps = dev->odp_caps;
544#endif
545
Leon Romanovsky051f2632015-12-20 12:16:11 +0200546 if (MLX5_CAP_GEN(mdev, cd))
547 props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
548
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300549 return 0;
550}
Eli Cohene126ba92013-07-07 17:25:49 +0300551
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300552enum mlx5_ib_width {
553 MLX5_IB_WIDTH_1X = 1 << 0,
554 MLX5_IB_WIDTH_2X = 1 << 1,
555 MLX5_IB_WIDTH_4X = 1 << 2,
556 MLX5_IB_WIDTH_8X = 1 << 3,
557 MLX5_IB_WIDTH_12X = 1 << 4
558};
559
560static int translate_active_width(struct ib_device *ibdev, u8 active_width,
561 u8 *ib_width)
562{
563 struct mlx5_ib_dev *dev = to_mdev(ibdev);
564 int err = 0;
565
566 if (active_width & MLX5_IB_WIDTH_1X) {
567 *ib_width = IB_WIDTH_1X;
568 } else if (active_width & MLX5_IB_WIDTH_2X) {
569 mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
570 (int)active_width);
571 err = -EINVAL;
572 } else if (active_width & MLX5_IB_WIDTH_4X) {
573 *ib_width = IB_WIDTH_4X;
574 } else if (active_width & MLX5_IB_WIDTH_8X) {
575 *ib_width = IB_WIDTH_8X;
576 } else if (active_width & MLX5_IB_WIDTH_12X) {
577 *ib_width = IB_WIDTH_12X;
578 } else {
579 mlx5_ib_dbg(dev, "Invalid active_width %d\n",
580 (int)active_width);
581 err = -EINVAL;
582 }
583
584 return err;
585}
586
587static int mlx5_mtu_to_ib_mtu(int mtu)
588{
589 switch (mtu) {
590 case 256: return 1;
591 case 512: return 2;
592 case 1024: return 3;
593 case 2048: return 4;
594 case 4096: return 5;
595 default:
596 pr_warn("invalid mtu\n");
597 return -1;
598 }
599}
600
601enum ib_max_vl_num {
602 __IB_MAX_VL_0 = 1,
603 __IB_MAX_VL_0_1 = 2,
604 __IB_MAX_VL_0_3 = 3,
605 __IB_MAX_VL_0_7 = 4,
606 __IB_MAX_VL_0_14 = 5,
607};
608
609enum mlx5_vl_hw_cap {
610 MLX5_VL_HW_0 = 1,
611 MLX5_VL_HW_0_1 = 2,
612 MLX5_VL_HW_0_2 = 3,
613 MLX5_VL_HW_0_3 = 4,
614 MLX5_VL_HW_0_4 = 5,
615 MLX5_VL_HW_0_5 = 6,
616 MLX5_VL_HW_0_6 = 7,
617 MLX5_VL_HW_0_7 = 8,
618 MLX5_VL_HW_0_14 = 15
619};
620
621static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
622 u8 *max_vl_num)
623{
624 switch (vl_hw_cap) {
625 case MLX5_VL_HW_0:
626 *max_vl_num = __IB_MAX_VL_0;
627 break;
628 case MLX5_VL_HW_0_1:
629 *max_vl_num = __IB_MAX_VL_0_1;
630 break;
631 case MLX5_VL_HW_0_3:
632 *max_vl_num = __IB_MAX_VL_0_3;
633 break;
634 case MLX5_VL_HW_0_7:
635 *max_vl_num = __IB_MAX_VL_0_7;
636 break;
637 case MLX5_VL_HW_0_14:
638 *max_vl_num = __IB_MAX_VL_0_14;
639 break;
640
641 default:
642 return -EINVAL;
643 }
644
645 return 0;
646}
647
648static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
649 struct ib_port_attr *props)
650{
651 struct mlx5_ib_dev *dev = to_mdev(ibdev);
652 struct mlx5_core_dev *mdev = dev->mdev;
653 struct mlx5_hca_vport_context *rep;
654 int max_mtu;
655 int oper_mtu;
656 int err;
657 u8 ib_link_width_oper;
658 u8 vl_hw_cap;
659
660 rep = kzalloc(sizeof(*rep), GFP_KERNEL);
661 if (!rep) {
662 err = -ENOMEM;
663 goto out;
664 }
665
666 memset(props, 0, sizeof(*props));
667
668 err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
669 if (err)
670 goto out;
671
672 props->lid = rep->lid;
673 props->lmc = rep->lmc;
674 props->sm_lid = rep->sm_lid;
675 props->sm_sl = rep->sm_sl;
676 props->state = rep->vport_state;
677 props->phys_state = rep->port_physical_state;
678 props->port_cap_flags = rep->cap_mask1;
679 props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
680 props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
681 props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
682 props->bad_pkey_cntr = rep->pkey_violation_counter;
683 props->qkey_viol_cntr = rep->qkey_violation_counter;
684 props->subnet_timeout = rep->subnet_timeout;
685 props->init_type_reply = rep->init_type_reply;
686
687 err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
688 if (err)
689 goto out;
690
691 err = translate_active_width(ibdev, ib_link_width_oper,
692 &props->active_width);
693 if (err)
694 goto out;
695 err = mlx5_query_port_proto_oper(mdev, &props->active_speed, MLX5_PTYS_IB,
696 port);
697 if (err)
698 goto out;
699
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300700 mlx5_query_port_max_mtu(mdev, &max_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300701
702 props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
703
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300704 mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300705
706 props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
707
708 err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
709 if (err)
710 goto out;
711
712 err = translate_max_vl_num(ibdev, vl_hw_cap,
713 &props->max_vl_num);
714out:
715 kfree(rep);
Eli Cohene126ba92013-07-07 17:25:49 +0300716 return err;
717}
718
719int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
720 struct ib_port_attr *props)
721{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300722 switch (mlx5_get_vport_access_method(ibdev)) {
723 case MLX5_VPORT_ACCESS_METHOD_MAD:
724 return mlx5_query_mad_ifc_port(ibdev, port, props);
Eli Cohene126ba92013-07-07 17:25:49 +0300725
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300726 case MLX5_VPORT_ACCESS_METHOD_HCA:
727 return mlx5_query_hca_port(ibdev, port, props);
728
Achiad Shochat3f89a642015-12-23 18:47:21 +0200729 case MLX5_VPORT_ACCESS_METHOD_NIC:
730 return mlx5_query_port_roce(ibdev, port, props);
731
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300732 default:
Eli Cohene126ba92013-07-07 17:25:49 +0300733 return -EINVAL;
734 }
Eli Cohene126ba92013-07-07 17:25:49 +0300735}
736
737static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
738 union ib_gid *gid)
739{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300740 struct mlx5_ib_dev *dev = to_mdev(ibdev);
741 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300742
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300743 switch (mlx5_get_vport_access_method(ibdev)) {
744 case MLX5_VPORT_ACCESS_METHOD_MAD:
745 return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +0300746
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300747 case MLX5_VPORT_ACCESS_METHOD_HCA:
748 return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +0300749
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300750 default:
751 return -EINVAL;
752 }
Eli Cohene126ba92013-07-07 17:25:49 +0300753
Eli Cohene126ba92013-07-07 17:25:49 +0300754}
755
756static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
757 u16 *pkey)
758{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300759 struct mlx5_ib_dev *dev = to_mdev(ibdev);
760 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300761
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300762 switch (mlx5_get_vport_access_method(ibdev)) {
763 case MLX5_VPORT_ACCESS_METHOD_MAD:
764 return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
Eli Cohene126ba92013-07-07 17:25:49 +0300765
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300766 case MLX5_VPORT_ACCESS_METHOD_HCA:
767 case MLX5_VPORT_ACCESS_METHOD_NIC:
768 return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
769 pkey);
770 default:
771 return -EINVAL;
772 }
Eli Cohene126ba92013-07-07 17:25:49 +0300773}
774
Eli Cohene126ba92013-07-07 17:25:49 +0300775static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
776 struct ib_device_modify *props)
777{
778 struct mlx5_ib_dev *dev = to_mdev(ibdev);
779 struct mlx5_reg_node_desc in;
780 struct mlx5_reg_node_desc out;
781 int err;
782
783 if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
784 return -EOPNOTSUPP;
785
786 if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
787 return 0;
788
789 /*
790 * If possible, pass node desc to FW, so it can generate
791 * a 144 trap. If cmd fails, just ignore.
792 */
793 memcpy(&in, props->node_desc, 64);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300794 err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
Eli Cohene126ba92013-07-07 17:25:49 +0300795 sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
796 if (err)
797 return err;
798
799 memcpy(ibdev->node_desc, props->node_desc, 64);
800
801 return err;
802}
803
804static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
805 struct ib_port_modify *props)
806{
807 struct mlx5_ib_dev *dev = to_mdev(ibdev);
808 struct ib_port_attr attr;
809 u32 tmp;
810 int err;
811
812 mutex_lock(&dev->cap_mask_mutex);
813
814 err = mlx5_ib_query_port(ibdev, port, &attr);
815 if (err)
816 goto out;
817
818 tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
819 ~props->clr_port_cap_mask;
820
Jack Morgenstein9603b612014-07-28 23:30:22 +0300821 err = mlx5_set_port_caps(dev->mdev, port, tmp);
Eli Cohene126ba92013-07-07 17:25:49 +0300822
823out:
824 mutex_unlock(&dev->cap_mask_mutex);
825 return err;
826}
827
828static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
829 struct ib_udata *udata)
830{
831 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Matan Barakb368d7c2015-12-15 20:30:12 +0200832 struct mlx5_ib_alloc_ucontext_req_v2 req = {};
833 struct mlx5_ib_alloc_ucontext_resp resp = {};
Eli Cohene126ba92013-07-07 17:25:49 +0300834 struct mlx5_ib_ucontext *context;
835 struct mlx5_uuar_info *uuari;
836 struct mlx5_uar *uars;
Eli Cohenc1be5232014-01-14 17:45:12 +0200837 int gross_uuars;
Eli Cohene126ba92013-07-07 17:25:49 +0300838 int num_uars;
Eli Cohen78c0f982014-01-30 13:49:48 +0200839 int ver;
Eli Cohene126ba92013-07-07 17:25:49 +0300840 int uuarn;
841 int err;
842 int i;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300843 size_t reqlen;
Eli Cohene126ba92013-07-07 17:25:49 +0300844
845 if (!dev->ib_active)
846 return ERR_PTR(-EAGAIN);
847
Haggai Abramovskydfbee852016-01-14 19:12:56 +0200848 if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
849 return ERR_PTR(-EINVAL);
850
Eli Cohen78c0f982014-01-30 13:49:48 +0200851 reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
852 if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
853 ver = 0;
Matan Barakb368d7c2015-12-15 20:30:12 +0200854 else if (reqlen >= sizeof(struct mlx5_ib_alloc_ucontext_req_v2))
Eli Cohen78c0f982014-01-30 13:49:48 +0200855 ver = 2;
856 else
857 return ERR_PTR(-EINVAL);
858
Matan Barakb368d7c2015-12-15 20:30:12 +0200859 err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
Eli Cohene126ba92013-07-07 17:25:49 +0300860 if (err)
861 return ERR_PTR(err);
862
Matan Barakb368d7c2015-12-15 20:30:12 +0200863 if (req.flags)
Eli Cohen78c0f982014-01-30 13:49:48 +0200864 return ERR_PTR(-EINVAL);
865
Eli Cohene126ba92013-07-07 17:25:49 +0300866 if (req.total_num_uuars > MLX5_MAX_UUARS)
867 return ERR_PTR(-ENOMEM);
868
869 if (req.total_num_uuars == 0)
870 return ERR_PTR(-EINVAL);
871
Haggai Abramovskyf72300c2016-01-14 19:12:58 +0200872 if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
Matan Barakb368d7c2015-12-15 20:30:12 +0200873 return ERR_PTR(-EOPNOTSUPP);
874
875 if (reqlen > sizeof(req) &&
876 !ib_is_udata_cleared(udata, sizeof(req),
Haggai Abramovskydfbee852016-01-14 19:12:56 +0200877 reqlen - sizeof(req)))
Matan Barakb368d7c2015-12-15 20:30:12 +0200878 return ERR_PTR(-EOPNOTSUPP);
879
Eli Cohenc1be5232014-01-14 17:45:12 +0200880 req.total_num_uuars = ALIGN(req.total_num_uuars,
881 MLX5_NON_FP_BF_REGS_PER_PAGE);
Eli Cohene126ba92013-07-07 17:25:49 +0300882 if (req.num_low_latency_uuars > req.total_num_uuars - 1)
883 return ERR_PTR(-EINVAL);
884
Eli Cohenc1be5232014-01-14 17:45:12 +0200885 num_uars = req.total_num_uuars / MLX5_NON_FP_BF_REGS_PER_PAGE;
886 gross_uuars = num_uars * MLX5_BF_REGS_PER_PAGE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300887 resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
888 resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
889 resp.cache_line_size = L1_CACHE_BYTES;
890 resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
891 resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
892 resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
893 resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
894 resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +0200895 resp.cqe_version = min_t(__u8,
896 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
897 req.max_cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +0200898 resp.response_length = min(offsetof(typeof(resp), response_length) +
899 sizeof(resp.response_length), udata->outlen);
Eli Cohene126ba92013-07-07 17:25:49 +0300900
901 context = kzalloc(sizeof(*context), GFP_KERNEL);
902 if (!context)
903 return ERR_PTR(-ENOMEM);
904
905 uuari = &context->uuari;
906 mutex_init(&uuari->lock);
907 uars = kcalloc(num_uars, sizeof(*uars), GFP_KERNEL);
908 if (!uars) {
909 err = -ENOMEM;
910 goto out_ctx;
911 }
912
Eli Cohenc1be5232014-01-14 17:45:12 +0200913 uuari->bitmap = kcalloc(BITS_TO_LONGS(gross_uuars),
Eli Cohene126ba92013-07-07 17:25:49 +0300914 sizeof(*uuari->bitmap),
915 GFP_KERNEL);
916 if (!uuari->bitmap) {
917 err = -ENOMEM;
918 goto out_uar_ctx;
919 }
920 /*
921 * clear all fast path uuars
922 */
Eli Cohenc1be5232014-01-14 17:45:12 +0200923 for (i = 0; i < gross_uuars; i++) {
Eli Cohene126ba92013-07-07 17:25:49 +0300924 uuarn = i & 3;
925 if (uuarn == 2 || uuarn == 3)
926 set_bit(i, uuari->bitmap);
927 }
928
Eli Cohenc1be5232014-01-14 17:45:12 +0200929 uuari->count = kcalloc(gross_uuars, sizeof(*uuari->count), GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +0300930 if (!uuari->count) {
931 err = -ENOMEM;
932 goto out_bitmap;
933 }
934
935 for (i = 0; i < num_uars; i++) {
Jack Morgenstein9603b612014-07-28 23:30:22 +0300936 err = mlx5_cmd_alloc_uar(dev->mdev, &uars[i].index);
Eli Cohene126ba92013-07-07 17:25:49 +0300937 if (err)
938 goto out_count;
939 }
940
Haggai Eranb4cfe442014-12-11 17:04:26 +0200941#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
942 context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
943#endif
944
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200945 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
946 err = mlx5_core_alloc_transport_domain(dev->mdev,
947 &context->tdn);
948 if (err)
949 goto out_uars;
950 }
951
Eli Cohene126ba92013-07-07 17:25:49 +0300952 INIT_LIST_HEAD(&context->db_page_list);
953 mutex_init(&context->db_page_mutex);
954
955 resp.tot_uuars = req.total_num_uuars;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300956 resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
Matan Barakb368d7c2015-12-15 20:30:12 +0200957
Haggai Abramovskyf72300c2016-01-14 19:12:58 +0200958 if (field_avail(typeof(resp), cqe_version, udata->outlen))
959 resp.response_length += sizeof(resp.cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +0200960
961 if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
962 resp.comp_mask |=
963 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
964 resp.hca_core_clock_offset =
965 offsetof(struct mlx5_init_seg, internal_timer_h) %
966 PAGE_SIZE;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +0200967 resp.response_length += sizeof(resp.hca_core_clock_offset) +
968 sizeof(resp.reserved2) +
969 sizeof(resp.reserved3);
Matan Barakb368d7c2015-12-15 20:30:12 +0200970 }
971
972 err = ib_copy_to_udata(udata, &resp, resp.response_length);
Eli Cohene126ba92013-07-07 17:25:49 +0300973 if (err)
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200974 goto out_td;
Eli Cohene126ba92013-07-07 17:25:49 +0300975
Eli Cohen78c0f982014-01-30 13:49:48 +0200976 uuari->ver = ver;
Eli Cohene126ba92013-07-07 17:25:49 +0300977 uuari->num_low_latency_uuars = req.num_low_latency_uuars;
978 uuari->uars = uars;
979 uuari->num_uars = num_uars;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +0200980 context->cqe_version = resp.cqe_version;
981
Eli Cohene126ba92013-07-07 17:25:49 +0300982 return &context->ibucontext;
983
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200984out_td:
985 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
986 mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
987
Eli Cohene126ba92013-07-07 17:25:49 +0300988out_uars:
989 for (i--; i >= 0; i--)
Jack Morgenstein9603b612014-07-28 23:30:22 +0300990 mlx5_cmd_free_uar(dev->mdev, uars[i].index);
Eli Cohene126ba92013-07-07 17:25:49 +0300991out_count:
992 kfree(uuari->count);
993
994out_bitmap:
995 kfree(uuari->bitmap);
996
997out_uar_ctx:
998 kfree(uars);
999
1000out_ctx:
1001 kfree(context);
1002 return ERR_PTR(err);
1003}
1004
1005static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
1006{
1007 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1008 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
1009 struct mlx5_uuar_info *uuari = &context->uuari;
1010 int i;
1011
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001012 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
1013 mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
1014
Eli Cohene126ba92013-07-07 17:25:49 +03001015 for (i = 0; i < uuari->num_uars; i++) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001016 if (mlx5_cmd_free_uar(dev->mdev, uuari->uars[i].index))
Eli Cohene126ba92013-07-07 17:25:49 +03001017 mlx5_ib_warn(dev, "failed to free UAR 0x%x\n", uuari->uars[i].index);
1018 }
1019
1020 kfree(uuari->count);
1021 kfree(uuari->bitmap);
1022 kfree(uuari->uars);
1023 kfree(context);
1024
1025 return 0;
1026}
1027
1028static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev, int index)
1029{
Jack Morgenstein9603b612014-07-28 23:30:22 +03001030 return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + index;
Eli Cohene126ba92013-07-07 17:25:49 +03001031}
1032
1033static int get_command(unsigned long offset)
1034{
1035 return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
1036}
1037
1038static int get_arg(unsigned long offset)
1039{
1040 return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
1041}
1042
1043static int get_index(unsigned long offset)
1044{
1045 return get_arg(offset);
1046}
1047
1048static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
1049{
1050 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1051 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
1052 struct mlx5_uuar_info *uuari = &context->uuari;
1053 unsigned long command;
1054 unsigned long idx;
1055 phys_addr_t pfn;
1056
1057 command = get_command(vma->vm_pgoff);
1058 switch (command) {
1059 case MLX5_IB_MMAP_REGULAR_PAGE:
1060 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1061 return -EINVAL;
1062
1063 idx = get_index(vma->vm_pgoff);
Eli Cohen1c3ce902014-09-14 16:47:53 +03001064 if (idx >= uuari->num_uars)
1065 return -EINVAL;
1066
Eli Cohene126ba92013-07-07 17:25:49 +03001067 pfn = uar_index2pfn(dev, uuari->uars[idx].index);
1068 mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn 0x%llx\n", idx,
1069 (unsigned long long)pfn);
1070
Eli Cohene126ba92013-07-07 17:25:49 +03001071 vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
1072 if (io_remap_pfn_range(vma, vma->vm_start, pfn,
1073 PAGE_SIZE, vma->vm_page_prot))
1074 return -EAGAIN;
1075
1076 mlx5_ib_dbg(dev, "mapped WC at 0x%lx, PA 0x%llx\n",
1077 vma->vm_start,
1078 (unsigned long long)pfn << PAGE_SHIFT);
1079 break;
1080
1081 case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
1082 return -ENOSYS;
1083
Matan Barakd69e3bc2015-12-15 20:30:13 +02001084 case MLX5_IB_MMAP_CORE_CLOCK:
Matan Barakd69e3bc2015-12-15 20:30:13 +02001085 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1086 return -EINVAL;
1087
1088 if (vma->vm_flags & (VM_WRITE | VM_EXEC))
1089 return -EPERM;
1090
1091 /* Don't expose to user-space information it shouldn't have */
1092 if (PAGE_SIZE > 4096)
1093 return -EOPNOTSUPP;
1094
1095 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
1096 pfn = (dev->mdev->iseg_base +
1097 offsetof(struct mlx5_init_seg, internal_timer_h)) >>
1098 PAGE_SHIFT;
1099 if (io_remap_pfn_range(vma, vma->vm_start, pfn,
1100 PAGE_SIZE, vma->vm_page_prot))
1101 return -EAGAIN;
1102
1103 mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
1104 vma->vm_start,
1105 (unsigned long long)pfn << PAGE_SHIFT);
1106 break;
Matan Barakd69e3bc2015-12-15 20:30:13 +02001107
Eli Cohene126ba92013-07-07 17:25:49 +03001108 default:
1109 return -EINVAL;
1110 }
1111
1112 return 0;
1113}
1114
Eli Cohene126ba92013-07-07 17:25:49 +03001115static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
1116 struct ib_ucontext *context,
1117 struct ib_udata *udata)
1118{
1119 struct mlx5_ib_alloc_pd_resp resp;
1120 struct mlx5_ib_pd *pd;
1121 int err;
1122
1123 pd = kmalloc(sizeof(*pd), GFP_KERNEL);
1124 if (!pd)
1125 return ERR_PTR(-ENOMEM);
1126
Jack Morgenstein9603b612014-07-28 23:30:22 +03001127 err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001128 if (err) {
1129 kfree(pd);
1130 return ERR_PTR(err);
1131 }
1132
1133 if (context) {
1134 resp.pdn = pd->pdn;
1135 if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001136 mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001137 kfree(pd);
1138 return ERR_PTR(-EFAULT);
1139 }
Eli Cohene126ba92013-07-07 17:25:49 +03001140 }
1141
1142 return &pd->ibpd;
1143}
1144
1145static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
1146{
1147 struct mlx5_ib_dev *mdev = to_mdev(pd->device);
1148 struct mlx5_ib_pd *mpd = to_mpd(pd);
1149
Jack Morgenstein9603b612014-07-28 23:30:22 +03001150 mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001151 kfree(mpd);
1152
1153 return 0;
1154}
1155
1156static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
1157{
1158 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
1159 int err;
1160
Jack Morgenstein9603b612014-07-28 23:30:22 +03001161 err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03001162 if (err)
1163 mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
1164 ibqp->qp_num, gid->raw);
1165
1166 return err;
1167}
1168
1169static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
1170{
1171 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
1172 int err;
1173
Jack Morgenstein9603b612014-07-28 23:30:22 +03001174 err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03001175 if (err)
1176 mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
1177 ibqp->qp_num, gid->raw);
1178
1179 return err;
1180}
1181
1182static int init_node_data(struct mlx5_ib_dev *dev)
1183{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001184 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03001185
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001186 err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
Eli Cohene126ba92013-07-07 17:25:49 +03001187 if (err)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001188 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03001189
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001190 dev->mdev->rev_id = dev->mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +03001191
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001192 return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
Eli Cohene126ba92013-07-07 17:25:49 +03001193}
1194
1195static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
1196 char *buf)
1197{
1198 struct mlx5_ib_dev *dev =
1199 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
1200
Jack Morgenstein9603b612014-07-28 23:30:22 +03001201 return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
Eli Cohene126ba92013-07-07 17:25:49 +03001202}
1203
1204static ssize_t show_reg_pages(struct device *device,
1205 struct device_attribute *attr, char *buf)
1206{
1207 struct mlx5_ib_dev *dev =
1208 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
1209
Haggai Eran6aec21f2014-12-11 17:04:23 +02001210 return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
Eli Cohene126ba92013-07-07 17:25:49 +03001211}
1212
1213static ssize_t show_hca(struct device *device, struct device_attribute *attr,
1214 char *buf)
1215{
1216 struct mlx5_ib_dev *dev =
1217 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001218 return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
Eli Cohene126ba92013-07-07 17:25:49 +03001219}
1220
1221static ssize_t show_fw_ver(struct device *device, struct device_attribute *attr,
1222 char *buf)
1223{
1224 struct mlx5_ib_dev *dev =
1225 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001226 return sprintf(buf, "%d.%d.%d\n", fw_rev_maj(dev->mdev),
1227 fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
Eli Cohene126ba92013-07-07 17:25:49 +03001228}
1229
1230static ssize_t show_rev(struct device *device, struct device_attribute *attr,
1231 char *buf)
1232{
1233 struct mlx5_ib_dev *dev =
1234 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001235 return sprintf(buf, "%x\n", dev->mdev->rev_id);
Eli Cohene126ba92013-07-07 17:25:49 +03001236}
1237
1238static ssize_t show_board(struct device *device, struct device_attribute *attr,
1239 char *buf)
1240{
1241 struct mlx5_ib_dev *dev =
1242 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
1243 return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
Jack Morgenstein9603b612014-07-28 23:30:22 +03001244 dev->mdev->board_id);
Eli Cohene126ba92013-07-07 17:25:49 +03001245}
1246
1247static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
1248static DEVICE_ATTR(fw_ver, S_IRUGO, show_fw_ver, NULL);
1249static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
1250static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
1251static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
1252static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
1253
1254static struct device_attribute *mlx5_class_attributes[] = {
1255 &dev_attr_hw_rev,
1256 &dev_attr_fw_ver,
1257 &dev_attr_hca_type,
1258 &dev_attr_board_id,
1259 &dev_attr_fw_pages,
1260 &dev_attr_reg_pages,
1261};
1262
Jack Morgenstein9603b612014-07-28 23:30:22 +03001263static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001264 enum mlx5_dev_event event, unsigned long param)
Eli Cohene126ba92013-07-07 17:25:49 +03001265{
Jack Morgenstein9603b612014-07-28 23:30:22 +03001266 struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
Eli Cohene126ba92013-07-07 17:25:49 +03001267 struct ib_event ibev;
Jack Morgenstein9603b612014-07-28 23:30:22 +03001268
Eli Cohene126ba92013-07-07 17:25:49 +03001269 u8 port = 0;
1270
1271 switch (event) {
1272 case MLX5_DEV_EVENT_SYS_ERROR:
1273 ibdev->ib_active = false;
1274 ibev.event = IB_EVENT_DEVICE_FATAL;
1275 break;
1276
1277 case MLX5_DEV_EVENT_PORT_UP:
1278 ibev.event = IB_EVENT_PORT_ACTIVE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001279 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03001280 break;
1281
1282 case MLX5_DEV_EVENT_PORT_DOWN:
1283 ibev.event = IB_EVENT_PORT_ERR;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001284 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03001285 break;
1286
1287 case MLX5_DEV_EVENT_PORT_INITIALIZED:
1288 /* not used by ULPs */
1289 return;
1290
1291 case MLX5_DEV_EVENT_LID_CHANGE:
1292 ibev.event = IB_EVENT_LID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001293 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03001294 break;
1295
1296 case MLX5_DEV_EVENT_PKEY_CHANGE:
1297 ibev.event = IB_EVENT_PKEY_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001298 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03001299 break;
1300
1301 case MLX5_DEV_EVENT_GUID_CHANGE:
1302 ibev.event = IB_EVENT_GID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001303 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03001304 break;
1305
1306 case MLX5_DEV_EVENT_CLIENT_REREG:
1307 ibev.event = IB_EVENT_CLIENT_REREGISTER;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001308 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03001309 break;
1310 }
1311
1312 ibev.device = &ibdev->ib_dev;
1313 ibev.element.port_num = port;
1314
Eli Cohena0c84c32013-09-11 16:35:27 +03001315 if (port < 1 || port > ibdev->num_ports) {
1316 mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
1317 return;
1318 }
1319
Eli Cohene126ba92013-07-07 17:25:49 +03001320 if (ibdev->ib_active)
1321 ib_dispatch_event(&ibev);
1322}
1323
1324static void get_ext_port_caps(struct mlx5_ib_dev *dev)
1325{
1326 int port;
1327
Saeed Mahameed938fe832015-05-28 22:28:41 +03001328 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
Eli Cohene126ba92013-07-07 17:25:49 +03001329 mlx5_query_ext_port_caps(dev, port);
1330}
1331
1332static int get_port_caps(struct mlx5_ib_dev *dev)
1333{
1334 struct ib_device_attr *dprops = NULL;
1335 struct ib_port_attr *pprops = NULL;
Dan Carpenterf614fc12015-01-12 11:56:58 +03001336 int err = -ENOMEM;
Eli Cohene126ba92013-07-07 17:25:49 +03001337 int port;
Matan Barak2528e332015-06-11 16:35:25 +03001338 struct ib_udata uhw = {.inlen = 0, .outlen = 0};
Eli Cohene126ba92013-07-07 17:25:49 +03001339
1340 pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
1341 if (!pprops)
1342 goto out;
1343
1344 dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
1345 if (!dprops)
1346 goto out;
1347
Matan Barak2528e332015-06-11 16:35:25 +03001348 err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
Eli Cohene126ba92013-07-07 17:25:49 +03001349 if (err) {
1350 mlx5_ib_warn(dev, "query_device failed %d\n", err);
1351 goto out;
1352 }
1353
Saeed Mahameed938fe832015-05-28 22:28:41 +03001354 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
Eli Cohene126ba92013-07-07 17:25:49 +03001355 err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
1356 if (err) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03001357 mlx5_ib_warn(dev, "query_port %d failed %d\n",
1358 port, err);
Eli Cohene126ba92013-07-07 17:25:49 +03001359 break;
1360 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03001361 dev->mdev->port_caps[port - 1].pkey_table_len =
1362 dprops->max_pkeys;
1363 dev->mdev->port_caps[port - 1].gid_table_len =
1364 pprops->gid_tbl_len;
Eli Cohene126ba92013-07-07 17:25:49 +03001365 mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
1366 dprops->max_pkeys, pprops->gid_tbl_len);
1367 }
1368
1369out:
1370 kfree(pprops);
1371 kfree(dprops);
1372
1373 return err;
1374}
1375
1376static void destroy_umrc_res(struct mlx5_ib_dev *dev)
1377{
1378 int err;
1379
1380 err = mlx5_mr_cache_cleanup(dev);
1381 if (err)
1382 mlx5_ib_warn(dev, "mr cache cleanup failed\n");
1383
1384 mlx5_ib_destroy_qp(dev->umrc.qp);
1385 ib_destroy_cq(dev->umrc.cq);
Eli Cohene126ba92013-07-07 17:25:49 +03001386 ib_dealloc_pd(dev->umrc.pd);
1387}
1388
1389enum {
1390 MAX_UMR_WR = 128,
1391};
1392
1393static int create_umr_res(struct mlx5_ib_dev *dev)
1394{
1395 struct ib_qp_init_attr *init_attr = NULL;
1396 struct ib_qp_attr *attr = NULL;
1397 struct ib_pd *pd;
1398 struct ib_cq *cq;
1399 struct ib_qp *qp;
Matan Barak8e372102015-06-11 16:35:21 +03001400 struct ib_cq_init_attr cq_attr = {};
Eli Cohene126ba92013-07-07 17:25:49 +03001401 int ret;
1402
1403 attr = kzalloc(sizeof(*attr), GFP_KERNEL);
1404 init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
1405 if (!attr || !init_attr) {
1406 ret = -ENOMEM;
1407 goto error_0;
1408 }
1409
1410 pd = ib_alloc_pd(&dev->ib_dev);
1411 if (IS_ERR(pd)) {
1412 mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
1413 ret = PTR_ERR(pd);
1414 goto error_0;
1415 }
1416
Matan Barak8e372102015-06-11 16:35:21 +03001417 cq_attr.cqe = 128;
1418 cq = ib_create_cq(&dev->ib_dev, mlx5_umr_cq_handler, NULL, NULL,
1419 &cq_attr);
Eli Cohene126ba92013-07-07 17:25:49 +03001420 if (IS_ERR(cq)) {
1421 mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
1422 ret = PTR_ERR(cq);
1423 goto error_2;
1424 }
1425 ib_req_notify_cq(cq, IB_CQ_NEXT_COMP);
1426
1427 init_attr->send_cq = cq;
1428 init_attr->recv_cq = cq;
1429 init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
1430 init_attr->cap.max_send_wr = MAX_UMR_WR;
1431 init_attr->cap.max_send_sge = 1;
1432 init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
1433 init_attr->port_num = 1;
1434 qp = mlx5_ib_create_qp(pd, init_attr, NULL);
1435 if (IS_ERR(qp)) {
1436 mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
1437 ret = PTR_ERR(qp);
1438 goto error_3;
1439 }
1440 qp->device = &dev->ib_dev;
1441 qp->real_qp = qp;
1442 qp->uobject = NULL;
1443 qp->qp_type = MLX5_IB_QPT_REG_UMR;
1444
1445 attr->qp_state = IB_QPS_INIT;
1446 attr->port_num = 1;
1447 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
1448 IB_QP_PORT, NULL);
1449 if (ret) {
1450 mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
1451 goto error_4;
1452 }
1453
1454 memset(attr, 0, sizeof(*attr));
1455 attr->qp_state = IB_QPS_RTR;
1456 attr->path_mtu = IB_MTU_256;
1457
1458 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
1459 if (ret) {
1460 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
1461 goto error_4;
1462 }
1463
1464 memset(attr, 0, sizeof(*attr));
1465 attr->qp_state = IB_QPS_RTS;
1466 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
1467 if (ret) {
1468 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
1469 goto error_4;
1470 }
1471
1472 dev->umrc.qp = qp;
1473 dev->umrc.cq = cq;
Eli Cohene126ba92013-07-07 17:25:49 +03001474 dev->umrc.pd = pd;
1475
1476 sema_init(&dev->umrc.sem, MAX_UMR_WR);
1477 ret = mlx5_mr_cache_init(dev);
1478 if (ret) {
1479 mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
1480 goto error_4;
1481 }
1482
1483 kfree(attr);
1484 kfree(init_attr);
1485
1486 return 0;
1487
1488error_4:
1489 mlx5_ib_destroy_qp(qp);
1490
1491error_3:
1492 ib_destroy_cq(cq);
1493
1494error_2:
Eli Cohene126ba92013-07-07 17:25:49 +03001495 ib_dealloc_pd(pd);
1496
1497error_0:
1498 kfree(attr);
1499 kfree(init_attr);
1500 return ret;
1501}
1502
1503static int create_dev_resources(struct mlx5_ib_resources *devr)
1504{
1505 struct ib_srq_init_attr attr;
1506 struct mlx5_ib_dev *dev;
Matan Barakbcf4c1e2015-06-11 16:35:20 +03001507 struct ib_cq_init_attr cq_attr = {.cqe = 1};
Eli Cohene126ba92013-07-07 17:25:49 +03001508 int ret = 0;
1509
1510 dev = container_of(devr, struct mlx5_ib_dev, devr);
1511
1512 devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
1513 if (IS_ERR(devr->p0)) {
1514 ret = PTR_ERR(devr->p0);
1515 goto error0;
1516 }
1517 devr->p0->device = &dev->ib_dev;
1518 devr->p0->uobject = NULL;
1519 atomic_set(&devr->p0->usecnt, 0);
1520
Matan Barakbcf4c1e2015-06-11 16:35:20 +03001521 devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03001522 if (IS_ERR(devr->c0)) {
1523 ret = PTR_ERR(devr->c0);
1524 goto error1;
1525 }
1526 devr->c0->device = &dev->ib_dev;
1527 devr->c0->uobject = NULL;
1528 devr->c0->comp_handler = NULL;
1529 devr->c0->event_handler = NULL;
1530 devr->c0->cq_context = NULL;
1531 atomic_set(&devr->c0->usecnt, 0);
1532
1533 devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
1534 if (IS_ERR(devr->x0)) {
1535 ret = PTR_ERR(devr->x0);
1536 goto error2;
1537 }
1538 devr->x0->device = &dev->ib_dev;
1539 devr->x0->inode = NULL;
1540 atomic_set(&devr->x0->usecnt, 0);
1541 mutex_init(&devr->x0->tgt_qp_mutex);
1542 INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
1543
1544 devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
1545 if (IS_ERR(devr->x1)) {
1546 ret = PTR_ERR(devr->x1);
1547 goto error3;
1548 }
1549 devr->x1->device = &dev->ib_dev;
1550 devr->x1->inode = NULL;
1551 atomic_set(&devr->x1->usecnt, 0);
1552 mutex_init(&devr->x1->tgt_qp_mutex);
1553 INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
1554
1555 memset(&attr, 0, sizeof(attr));
1556 attr.attr.max_sge = 1;
1557 attr.attr.max_wr = 1;
1558 attr.srq_type = IB_SRQT_XRC;
1559 attr.ext.xrc.cq = devr->c0;
1560 attr.ext.xrc.xrcd = devr->x0;
1561
1562 devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
1563 if (IS_ERR(devr->s0)) {
1564 ret = PTR_ERR(devr->s0);
1565 goto error4;
1566 }
1567 devr->s0->device = &dev->ib_dev;
1568 devr->s0->pd = devr->p0;
1569 devr->s0->uobject = NULL;
1570 devr->s0->event_handler = NULL;
1571 devr->s0->srq_context = NULL;
1572 devr->s0->srq_type = IB_SRQT_XRC;
1573 devr->s0->ext.xrc.xrcd = devr->x0;
1574 devr->s0->ext.xrc.cq = devr->c0;
1575 atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
1576 atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
1577 atomic_inc(&devr->p0->usecnt);
1578 atomic_set(&devr->s0->usecnt, 0);
1579
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03001580 memset(&attr, 0, sizeof(attr));
1581 attr.attr.max_sge = 1;
1582 attr.attr.max_wr = 1;
1583 attr.srq_type = IB_SRQT_BASIC;
1584 devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
1585 if (IS_ERR(devr->s1)) {
1586 ret = PTR_ERR(devr->s1);
1587 goto error5;
1588 }
1589 devr->s1->device = &dev->ib_dev;
1590 devr->s1->pd = devr->p0;
1591 devr->s1->uobject = NULL;
1592 devr->s1->event_handler = NULL;
1593 devr->s1->srq_context = NULL;
1594 devr->s1->srq_type = IB_SRQT_BASIC;
1595 devr->s1->ext.xrc.cq = devr->c0;
1596 atomic_inc(&devr->p0->usecnt);
1597 atomic_set(&devr->s0->usecnt, 0);
1598
Eli Cohene126ba92013-07-07 17:25:49 +03001599 return 0;
1600
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03001601error5:
1602 mlx5_ib_destroy_srq(devr->s0);
Eli Cohene126ba92013-07-07 17:25:49 +03001603error4:
1604 mlx5_ib_dealloc_xrcd(devr->x1);
1605error3:
1606 mlx5_ib_dealloc_xrcd(devr->x0);
1607error2:
1608 mlx5_ib_destroy_cq(devr->c0);
1609error1:
1610 mlx5_ib_dealloc_pd(devr->p0);
1611error0:
1612 return ret;
1613}
1614
1615static void destroy_dev_resources(struct mlx5_ib_resources *devr)
1616{
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03001617 mlx5_ib_destroy_srq(devr->s1);
Eli Cohene126ba92013-07-07 17:25:49 +03001618 mlx5_ib_destroy_srq(devr->s0);
1619 mlx5_ib_dealloc_xrcd(devr->x0);
1620 mlx5_ib_dealloc_xrcd(devr->x1);
1621 mlx5_ib_destroy_cq(devr->c0);
1622 mlx5_ib_dealloc_pd(devr->p0);
1623}
1624
Achiad Shochate53505a2015-12-23 18:47:25 +02001625static u32 get_core_cap_flags(struct ib_device *ibdev)
1626{
1627 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1628 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
1629 u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
1630 u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
1631 u32 ret = 0;
1632
1633 if (ll == IB_LINK_LAYER_INFINIBAND)
1634 return RDMA_CORE_PORT_IBA_IB;
1635
1636 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
1637 return 0;
1638
1639 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
1640 return 0;
1641
1642 if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
1643 ret |= RDMA_CORE_PORT_IBA_ROCE;
1644
1645 if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
1646 ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
1647
1648 return ret;
1649}
1650
Ira Weiny77386132015-05-13 20:02:58 -04001651static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
1652 struct ib_port_immutable *immutable)
1653{
1654 struct ib_port_attr attr;
1655 int err;
1656
1657 err = mlx5_ib_query_port(ibdev, port_num, &attr);
1658 if (err)
1659 return err;
1660
1661 immutable->pkey_tbl_len = attr.pkey_tbl_len;
1662 immutable->gid_tbl_len = attr.gid_tbl_len;
Achiad Shochate53505a2015-12-23 18:47:25 +02001663 immutable->core_cap_flags = get_core_cap_flags(ibdev);
Ira Weiny337877a2015-06-06 14:38:29 -04001664 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
Ira Weiny77386132015-05-13 20:02:58 -04001665
1666 return 0;
1667}
1668
Achiad Shochatfc24fc52015-12-23 18:47:17 +02001669static int mlx5_enable_roce(struct mlx5_ib_dev *dev)
1670{
Achiad Shochate53505a2015-12-23 18:47:25 +02001671 int err;
1672
Achiad Shochatfc24fc52015-12-23 18:47:17 +02001673 dev->roce.nb.notifier_call = mlx5_netdev_event;
Achiad Shochate53505a2015-12-23 18:47:25 +02001674 err = register_netdevice_notifier(&dev->roce.nb);
1675 if (err)
1676 return err;
1677
1678 err = mlx5_nic_vport_enable_roce(dev->mdev);
1679 if (err)
1680 goto err_unregister_netdevice_notifier;
1681
1682 return 0;
1683
1684err_unregister_netdevice_notifier:
1685 unregister_netdevice_notifier(&dev->roce.nb);
1686 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02001687}
1688
1689static void mlx5_disable_roce(struct mlx5_ib_dev *dev)
1690{
Achiad Shochate53505a2015-12-23 18:47:25 +02001691 mlx5_nic_vport_disable_roce(dev->mdev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02001692 unregister_netdevice_notifier(&dev->roce.nb);
1693}
1694
Jack Morgenstein9603b612014-07-28 23:30:22 +03001695static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
Eli Cohene126ba92013-07-07 17:25:49 +03001696{
Eli Cohene126ba92013-07-07 17:25:49 +03001697 struct mlx5_ib_dev *dev;
Achiad Shochatebd61f62015-12-23 18:47:16 +02001698 enum rdma_link_layer ll;
1699 int port_type_cap;
Eli Cohene126ba92013-07-07 17:25:49 +03001700 int err;
1701 int i;
1702
Achiad Shochatebd61f62015-12-23 18:47:16 +02001703 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
1704 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
1705
Achiad Shochate53505a2015-12-23 18:47:25 +02001706 if ((ll == IB_LINK_LAYER_ETHERNET) && !MLX5_CAP_GEN(mdev, roce))
Majd Dibbiny647241e2015-06-04 19:30:47 +03001707 return NULL;
1708
Eli Cohene126ba92013-07-07 17:25:49 +03001709 printk_once(KERN_INFO "%s", mlx5_version);
1710
1711 dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
1712 if (!dev)
Jack Morgenstein9603b612014-07-28 23:30:22 +03001713 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03001714
Jack Morgenstein9603b612014-07-28 23:30:22 +03001715 dev->mdev = mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001716
Achiad Shochatfc24fc52015-12-23 18:47:17 +02001717 rwlock_init(&dev->roce.netdev_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001718 err = get_port_caps(dev);
1719 if (err)
Jack Morgenstein9603b612014-07-28 23:30:22 +03001720 goto err_dealloc;
Eli Cohene126ba92013-07-07 17:25:49 +03001721
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001722 if (mlx5_use_mad_ifc(dev))
1723 get_ext_port_caps(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03001724
Eli Cohene126ba92013-07-07 17:25:49 +03001725 MLX5_INIT_DOORBELL_LOCK(&dev->uar_lock);
1726
1727 strlcpy(dev->ib_dev.name, "mlx5_%d", IB_DEVICE_NAME_MAX);
1728 dev->ib_dev.owner = THIS_MODULE;
1729 dev->ib_dev.node_type = RDMA_NODE_IB_CA;
Sagi Grimbergc6790aa2015-09-24 10:34:23 +03001730 dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
Saeed Mahameed938fe832015-05-28 22:28:41 +03001731 dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03001732 dev->ib_dev.phys_port_cnt = dev->num_ports;
Saeed Mahameed233d05d2015-04-02 17:07:32 +03001733 dev->ib_dev.num_comp_vectors =
1734 dev->mdev->priv.eq_table.num_comp_vectors;
Eli Cohene126ba92013-07-07 17:25:49 +03001735 dev->ib_dev.dma_device = &mdev->pdev->dev;
1736
1737 dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
1738 dev->ib_dev.uverbs_cmd_mask =
1739 (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
1740 (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
1741 (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
1742 (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
1743 (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
1744 (1ull << IB_USER_VERBS_CMD_REG_MR) |
1745 (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
1746 (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
1747 (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
1748 (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
1749 (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
1750 (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
1751 (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
1752 (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
1753 (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
1754 (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
1755 (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
1756 (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
1757 (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
1758 (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
1759 (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
1760 (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
1761 (1ull << IB_USER_VERBS_CMD_OPEN_QP);
Haggai Eran1707cb42015-02-08 13:28:52 +02001762 dev->ib_dev.uverbs_ex_cmd_mask =
1763 (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE);
Eli Cohene126ba92013-07-07 17:25:49 +03001764
1765 dev->ib_dev.query_device = mlx5_ib_query_device;
1766 dev->ib_dev.query_port = mlx5_ib_query_port;
Achiad Shochatebd61f62015-12-23 18:47:16 +02001767 dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02001768 if (ll == IB_LINK_LAYER_ETHERNET)
1769 dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001770 dev->ib_dev.query_gid = mlx5_ib_query_gid;
Achiad Shochat3cca2602015-12-23 18:47:23 +02001771 dev->ib_dev.add_gid = mlx5_ib_add_gid;
1772 dev->ib_dev.del_gid = mlx5_ib_del_gid;
Eli Cohene126ba92013-07-07 17:25:49 +03001773 dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
1774 dev->ib_dev.modify_device = mlx5_ib_modify_device;
1775 dev->ib_dev.modify_port = mlx5_ib_modify_port;
1776 dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
1777 dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
1778 dev->ib_dev.mmap = mlx5_ib_mmap;
1779 dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
1780 dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
1781 dev->ib_dev.create_ah = mlx5_ib_create_ah;
1782 dev->ib_dev.query_ah = mlx5_ib_query_ah;
1783 dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
1784 dev->ib_dev.create_srq = mlx5_ib_create_srq;
1785 dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
1786 dev->ib_dev.query_srq = mlx5_ib_query_srq;
1787 dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
1788 dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
1789 dev->ib_dev.create_qp = mlx5_ib_create_qp;
1790 dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
1791 dev->ib_dev.query_qp = mlx5_ib_query_qp;
1792 dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
1793 dev->ib_dev.post_send = mlx5_ib_post_send;
1794 dev->ib_dev.post_recv = mlx5_ib_post_recv;
1795 dev->ib_dev.create_cq = mlx5_ib_create_cq;
1796 dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
1797 dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
1798 dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
1799 dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
1800 dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
1801 dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
1802 dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
1803 dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
1804 dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
1805 dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
1806 dev->ib_dev.process_mad = mlx5_ib_process_mad;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03001807 dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03001808 dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001809 dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
Ira Weiny77386132015-05-13 20:02:58 -04001810 dev->ib_dev.get_port_immutable = mlx5_port_immutable;
Eli Cohene126ba92013-07-07 17:25:49 +03001811
Saeed Mahameed938fe832015-05-28 22:28:41 +03001812 mlx5_ib_internal_fill_odp_caps(dev);
Haggai Eran8cdd3122014-12-11 17:04:20 +02001813
Saeed Mahameed938fe832015-05-28 22:28:41 +03001814 if (MLX5_CAP_GEN(mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03001815 dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
1816 dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
1817 dev->ib_dev.uverbs_cmd_mask |=
1818 (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
1819 (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
1820 }
1821
1822 err = init_node_data(dev);
1823 if (err)
Saeed Mahameed233d05d2015-04-02 17:07:32 +03001824 goto err_dealloc;
Eli Cohene126ba92013-07-07 17:25:49 +03001825
1826 mutex_init(&dev->cap_mask_mutex);
Eli Cohene126ba92013-07-07 17:25:49 +03001827
Achiad Shochatfc24fc52015-12-23 18:47:17 +02001828 if (ll == IB_LINK_LAYER_ETHERNET) {
1829 err = mlx5_enable_roce(dev);
1830 if (err)
1831 goto err_dealloc;
1832 }
1833
Eli Cohene126ba92013-07-07 17:25:49 +03001834 err = create_dev_resources(&dev->devr);
1835 if (err)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02001836 goto err_disable_roce;
Eli Cohene126ba92013-07-07 17:25:49 +03001837
Haggai Eran6aec21f2014-12-11 17:04:23 +02001838 err = mlx5_ib_odp_init_one(dev);
Wei Yongjun281d1a92013-07-30 07:54:26 +08001839 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03001840 goto err_rsrc;
1841
Haggai Eran6aec21f2014-12-11 17:04:23 +02001842 err = ib_register_device(&dev->ib_dev, NULL);
1843 if (err)
1844 goto err_odp;
1845
Eli Cohene126ba92013-07-07 17:25:49 +03001846 err = create_umr_res(dev);
1847 if (err)
1848 goto err_dev;
1849
1850 for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
Wei Yongjun281d1a92013-07-30 07:54:26 +08001851 err = device_create_file(&dev->ib_dev.dev,
1852 mlx5_class_attributes[i]);
1853 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03001854 goto err_umrc;
1855 }
1856
1857 dev->ib_active = true;
1858
Jack Morgenstein9603b612014-07-28 23:30:22 +03001859 return dev;
Eli Cohene126ba92013-07-07 17:25:49 +03001860
1861err_umrc:
1862 destroy_umrc_res(dev);
1863
1864err_dev:
1865 ib_unregister_device(&dev->ib_dev);
1866
Haggai Eran6aec21f2014-12-11 17:04:23 +02001867err_odp:
1868 mlx5_ib_odp_remove_one(dev);
1869
Eli Cohene126ba92013-07-07 17:25:49 +03001870err_rsrc:
1871 destroy_dev_resources(&dev->devr);
1872
Achiad Shochatfc24fc52015-12-23 18:47:17 +02001873err_disable_roce:
1874 if (ll == IB_LINK_LAYER_ETHERNET)
1875 mlx5_disable_roce(dev);
1876
Jack Morgenstein9603b612014-07-28 23:30:22 +03001877err_dealloc:
Eli Cohene126ba92013-07-07 17:25:49 +03001878 ib_dealloc_device((struct ib_device *)dev);
1879
Jack Morgenstein9603b612014-07-28 23:30:22 +03001880 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03001881}
1882
Jack Morgenstein9603b612014-07-28 23:30:22 +03001883static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03001884{
Jack Morgenstein9603b612014-07-28 23:30:22 +03001885 struct mlx5_ib_dev *dev = context;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02001886 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001887
Eli Cohene126ba92013-07-07 17:25:49 +03001888 ib_unregister_device(&dev->ib_dev);
Eli Coheneefd56e2014-09-14 16:47:50 +03001889 destroy_umrc_res(dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001890 mlx5_ib_odp_remove_one(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03001891 destroy_dev_resources(&dev->devr);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02001892 if (ll == IB_LINK_LAYER_ETHERNET)
1893 mlx5_disable_roce(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03001894 ib_dealloc_device(&dev->ib_dev);
1895}
1896
Jack Morgenstein9603b612014-07-28 23:30:22 +03001897static struct mlx5_interface mlx5_ib_interface = {
1898 .add = mlx5_ib_add,
1899 .remove = mlx5_ib_remove,
1900 .event = mlx5_ib_event,
Saeed Mahameed64613d942015-04-02 17:07:34 +03001901 .protocol = MLX5_INTERFACE_PROTOCOL_IB,
Eli Cohene126ba92013-07-07 17:25:49 +03001902};
1903
1904static int __init mlx5_ib_init(void)
1905{
Haggai Eran6aec21f2014-12-11 17:04:23 +02001906 int err;
1907
Jack Morgenstein9603b612014-07-28 23:30:22 +03001908 if (deprecated_prof_sel != 2)
1909 pr_warn("prof_sel is deprecated for mlx5_ib, set it for mlx5_core\n");
1910
Haggai Eran6aec21f2014-12-11 17:04:23 +02001911 err = mlx5_ib_odp_init();
1912 if (err)
1913 return err;
1914
1915 err = mlx5_register_interface(&mlx5_ib_interface);
1916 if (err)
1917 goto clean_odp;
1918
1919 return err;
1920
1921clean_odp:
1922 mlx5_ib_odp_cleanup();
1923 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03001924}
1925
1926static void __exit mlx5_ib_cleanup(void)
1927{
Jack Morgenstein9603b612014-07-28 23:30:22 +03001928 mlx5_unregister_interface(&mlx5_ib_interface);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001929 mlx5_ib_odp_cleanup();
Eli Cohene126ba92013-07-07 17:25:49 +03001930}
1931
1932module_init(mlx5_ib_init);
1933module_exit(mlx5_ib_cleanup);