blob: 0fb68a531f5536e231286829598bab832349d038 [file] [log] [blame]
Quinn Jensen52c543f2007-07-09 22:06:53 +01001/*
Juergen Beisert259bcaa2008-07-05 10:02:54 +02002 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
17 * MA 02110-1301, USA.
Quinn Jensen52c543f2007-07-09 22:06:53 +010018 */
19
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010020#include <linux/module.h>
Juergen Beisert259bcaa2008-07-05 10:02:54 +020021#include <linux/irq.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010023#include <mach/common.h>
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010024#include <asm/mach/irq.h>
Sascha Hauera2449092008-12-18 11:51:57 +010025#include <mach/hardware.h>
Quinn Jensen52c543f2007-07-09 22:06:53 +010026
Juergen Beisert259bcaa2008-07-05 10:02:54 +020027#define AVIC_BASE IO_ADDRESS(AVIC_BASE_ADDR)
28#define AVIC_INTCNTL (AVIC_BASE + 0x00) /* int control reg */
29#define AVIC_NIMASK (AVIC_BASE + 0x04) /* int mask reg */
30#define AVIC_INTENNUM (AVIC_BASE + 0x08) /* int enable number reg */
31#define AVIC_INTDISNUM (AVIC_BASE + 0x0C) /* int disable number reg */
32#define AVIC_INTENABLEH (AVIC_BASE + 0x10) /* int enable reg high */
33#define AVIC_INTENABLEL (AVIC_BASE + 0x14) /* int enable reg low */
34#define AVIC_INTTYPEH (AVIC_BASE + 0x18) /* int type reg high */
35#define AVIC_INTTYPEL (AVIC_BASE + 0x1C) /* int type reg low */
Darius Augulis479c9012008-09-09 11:29:41 +020036#define AVIC_NIPRIORITY(x) (AVIC_BASE + (0x20 + 4 * (7 - (x)))) /* int priority */
Juergen Beisert259bcaa2008-07-05 10:02:54 +020037#define AVIC_NIVECSR (AVIC_BASE + 0x40) /* norm int vector/status */
38#define AVIC_FIVECSR (AVIC_BASE + 0x44) /* fast int vector/status */
39#define AVIC_INTSRCH (AVIC_BASE + 0x48) /* int source reg high */
40#define AVIC_INTSRCL (AVIC_BASE + 0x4C) /* int source reg low */
41#define AVIC_INTFRCH (AVIC_BASE + 0x50) /* int force reg high */
42#define AVIC_INTFRCL (AVIC_BASE + 0x54) /* int force reg low */
43#define AVIC_NIPNDH (AVIC_BASE + 0x58) /* norm int pending high */
44#define AVIC_NIPNDL (AVIC_BASE + 0x5C) /* norm int pending low */
45#define AVIC_FIPNDH (AVIC_BASE + 0x60) /* fast int pending high */
46#define AVIC_FIPNDL (AVIC_BASE + 0x64) /* fast int pending low */
47
48#define SYSTEM_PREV_REG IO_ADDRESS(IIM_BASE_ADDR + 0x20)
49#define SYSTEM_SREV_REG IO_ADDRESS(IIM_BASE_ADDR + 0x24)
50#define IIM_PROD_REV_SH 3
51#define IIM_PROD_REV_LEN 5
52
Darius Augulis3f203012009-04-08 16:17:50 +030053int imx_irq_set_priority(unsigned char irq, unsigned char prio)
Darius Augulis479c9012008-09-09 11:29:41 +020054{
Darius Augulis3f203012009-04-08 16:17:50 +030055#ifdef CONFIG_MXC_IRQ_PRIOR
Darius Augulis479c9012008-09-09 11:29:41 +020056 unsigned int temp;
57 unsigned int mask = 0x0F << irq % 8 * 4;
58
Darius Augulis3f203012009-04-08 16:17:50 +030059 if (irq >= MXC_INTERNAL_IRQS)
60 return -EINVAL;;
Darius Augulis479c9012008-09-09 11:29:41 +020061
62 temp = __raw_readl(AVIC_NIPRIORITY(irq / 8));
63 temp &= ~mask;
64 temp |= prio & mask;
65
66 __raw_writel(temp, AVIC_NIPRIORITY(irq / 8));
Darius Augulis3f203012009-04-08 16:17:50 +030067
68 return 0;
69#else
70 return -ENOSYS;
71#endif
Darius Augulis479c9012008-09-09 11:29:41 +020072}
73EXPORT_SYMBOL(imx_irq_set_priority);
Darius Augulis479c9012008-09-09 11:29:41 +020074
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010075#ifdef CONFIG_FIQ
76int mxc_set_irq_fiq(unsigned int irq, unsigned int type)
77{
78 unsigned int irqt;
79
Sascha Hauer9d631b82008-12-18 11:08:55 +010080 if (irq >= MXC_INTERNAL_IRQS)
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010081 return -EINVAL;
82
Sascha Hauer9d631b82008-12-18 11:08:55 +010083 if (irq < MXC_INTERNAL_IRQS / 2) {
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010084 irqt = __raw_readl(AVIC_INTTYPEL) & ~(1 << irq);
85 __raw_writel(irqt | (!!type << irq), AVIC_INTTYPEL);
86 } else {
Sascha Hauer9d631b82008-12-18 11:08:55 +010087 irq -= MXC_INTERNAL_IRQS / 2;
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010088 irqt = __raw_readl(AVIC_INTTYPEH) & ~(1 << irq);
89 __raw_writel(irqt | (!!type << irq), AVIC_INTTYPEH);
90 }
91
92 return 0;
93}
94EXPORT_SYMBOL(mxc_set_irq_fiq);
95#endif /* CONFIG_FIQ */
96
Robert Schwebel2c130fd2008-03-28 11:02:13 +010097/* Disable interrupt number "irq" in the AVIC */
Quinn Jensen52c543f2007-07-09 22:06:53 +010098static void mxc_mask_irq(unsigned int irq)
99{
100 __raw_writel(irq, AVIC_INTDISNUM);
101}
102
Robert Schwebel2c130fd2008-03-28 11:02:13 +0100103/* Enable interrupt number "irq" in the AVIC */
Quinn Jensen52c543f2007-07-09 22:06:53 +0100104static void mxc_unmask_irq(unsigned int irq)
105{
106 __raw_writel(irq, AVIC_INTENNUM);
107}
108
109static struct irq_chip mxc_avic_chip = {
Juergen Beisert259bcaa2008-07-05 10:02:54 +0200110 .ack = mxc_mask_irq,
Quinn Jensen52c543f2007-07-09 22:06:53 +0100111 .mask = mxc_mask_irq,
112 .unmask = mxc_unmask_irq,
113};
114
Robert Schwebel2c130fd2008-03-28 11:02:13 +0100115/*
Quinn Jensen52c543f2007-07-09 22:06:53 +0100116 * This function initializes the AVIC hardware and disables all the
117 * interrupts. It registers the interrupt enable and disable functions
118 * to the kernel for each interrupt source.
119 */
120void __init mxc_init_irq(void)
121{
122 int i;
Quinn Jensen52c543f2007-07-09 22:06:53 +0100123
124 /* put the AVIC into the reset value with
125 * all interrupts disabled
126 */
127 __raw_writel(0, AVIC_INTCNTL);
128 __raw_writel(0x1f, AVIC_NIMASK);
129
130 /* disable all interrupts */
131 __raw_writel(0, AVIC_INTENABLEH);
132 __raw_writel(0, AVIC_INTENABLEL);
133
134 /* all IRQ no FIQ */
135 __raw_writel(0, AVIC_INTTYPEH);
136 __raw_writel(0, AVIC_INTTYPEL);
Sascha Hauer9d631b82008-12-18 11:08:55 +0100137 for (i = 0; i < MXC_INTERNAL_IRQS; i++) {
Quinn Jensen52c543f2007-07-09 22:06:53 +0100138 set_irq_chip(i, &mxc_avic_chip);
139 set_irq_handler(i, handle_level_irq);
140 set_irq_flags(i, IRQF_VALID);
141 }
142
Darius Augulis479c9012008-09-09 11:29:41 +0200143 /* Set default priority value (0) for all IRQ's */
144 for (i = 0; i < 8; i++)
145 __raw_writel(0, AVIC_NIPRIORITY(i));
Quinn Jensen52c543f2007-07-09 22:06:53 +0100146
Juergen Beisert07bd1a62008-07-05 10:02:49 +0200147 /* init architectures chained interrupt handler */
148 mxc_register_gpios();
149
Paulius Zaleckasd7927e12008-11-14 11:01:39 +0100150#ifdef CONFIG_FIQ
151 /* Initialize FIQ */
152 init_FIQ();
153#endif
154
Quinn Jensen52c543f2007-07-09 22:06:53 +0100155 printk(KERN_INFO "MXC IRQ initialized\n");
156}