blob: 3185da27a537fbadc0fbf917bf381279db6524b1 [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
19
20#include "proc-macros.S"
21
Catalin Marinasbbe88882007-05-08 22:27:46 +010022#define TTB_S (1 << 1)
Jon Callan73b63ef2008-11-06 13:23:09 +000023#define TTB_RGN_NC (0 << 3)
24#define TTB_RGN_OC_WBWA (1 << 3)
Catalin Marinasbbe88882007-05-08 22:27:46 +010025#define TTB_RGN_OC_WT (2 << 3)
26#define TTB_RGN_OC_WB (3 << 3)
Tony Thompsonba3c0262009-05-30 14:00:15 +010027#define TTB_NOS (1 << 5)
28#define TTB_IRGN_NC ((0 << 0) | (0 << 6))
29#define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
30#define TTB_IRGN_WT ((1 << 0) | (0 << 6))
31#define TTB_IRGN_WB ((1 << 0) | (1 << 6))
Catalin Marinasbbe88882007-05-08 22:27:46 +010032
Tony Thompsonba3c0262009-05-30 14:00:15 +010033/* PTWs cacheable, inner WB not shareable, outer WB not shareable */
Russell Kingf00ec482010-09-04 10:47:48 +010034#define TTB_FLAGS_UP TTB_IRGN_WB|TTB_RGN_OC_WB
35#define PMD_FLAGS_UP PMD_SECT_WB
36
Tony Thompsonba3c0262009-05-30 14:00:15 +010037/* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
Russell Kingf00ec482010-09-04 10:47:48 +010038#define TTB_FLAGS_SMP TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
39#define PMD_FLAGS_SMP PMD_SECT_WBWA|PMD_SECT_S
Jon Callan73b63ef2008-11-06 13:23:09 +000040
Catalin Marinasbbe88882007-05-08 22:27:46 +010041ENTRY(cpu_v7_proc_init)
42 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010043ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010044
45ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010046 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
47 bic r0, r0, #0x1000 @ ...i............
48 bic r0, r0, #0x0006 @ .............ca.
49 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010050 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010051ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010052
53/*
54 * cpu_v7_reset(loc)
55 *
56 * Perform a soft reset of the system. Put the CPU into the
57 * same state as it would be if it had been reset, and branch
58 * to what would be the reset vector.
59 *
60 * - loc - location to jump to for soft reset
Catalin Marinasbbe88882007-05-08 22:27:46 +010061 */
62 .align 5
63ENTRY(cpu_v7_reset)
64 mov pc, r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010065ENDPROC(cpu_v7_reset)
Catalin Marinasbbe88882007-05-08 22:27:46 +010066
67/*
68 * cpu_v7_do_idle()
69 *
70 * Idle the processor (eg, wait for interrupt).
71 *
72 * IRQs are already disabled.
73 */
74ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000075 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010076 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010077 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010078ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010079
80ENTRY(cpu_v7_dcache_clean_area)
81#ifndef TLB_CAN_READ_FROM_L1_CACHE
82 dcache_line_size r2, r3
831: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
84 add r0, r0, r2
85 subs r1, r1, r2
86 bhi 1b
87 dsb
88#endif
89 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010090ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010091
92/*
93 * cpu_v7_switch_mm(pgd_phys, tsk)
94 *
95 * Set the translation table base pointer to be pgd_phys
96 *
97 * - pgd_phys - physical address of new TTB
98 *
99 * It is assumed that:
100 * - we are not using split page tables
101 */
102ENTRY(cpu_v7_switch_mm)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100103#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100104 mov r2, #0
105 ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
Russell Kingf00ec482010-09-04 10:47:48 +0100106 ALT_SMP(orr r0, r0, #TTB_FLAGS_SMP)
107 ALT_UP(orr r0, r0, #TTB_FLAGS_UP)
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100108#ifdef CONFIG_ARM_ERRATA_430973
109 mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
110#endif
Russell King07989b72011-06-09 10:10:27 +0100111#ifdef CONFIG_ARM_ERRATA_754322
112 dsb
113#endif
114 mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
115 isb
1161: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100117 isb
Will Deaconfcbdc5fe2011-02-28 18:15:16 +0100118#ifdef CONFIG_ARM_ERRATA_754322
119 dsb
120#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100121 mcr p15, 0, r1, c13, c0, 1 @ set context ID
122 isb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100123#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100124 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100125ENDPROC(cpu_v7_switch_mm)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100126
127/*
128 * cpu_v7_set_pte_ext(ptep, pte)
129 *
130 * Set a level 2 translation table entry.
131 *
132 * - ptep - pointer to level 2 translation table entry
Russell Kingd30e45e2010-11-16 00:16:01 +0000133 * (hardware version is stored at +2048 bytes)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100134 * - pte - PTE value to store
135 * - ext - value for extended PTE bits
Catalin Marinasbbe88882007-05-08 22:27:46 +0100136 */
137ENTRY(cpu_v7_set_pte_ext)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100138#ifdef CONFIG_MMU
Russell Kingd30e45e2010-11-16 00:16:01 +0000139 str r1, [r0] @ linux version
Catalin Marinasbbe88882007-05-08 22:27:46 +0100140
141 bic r3, r1, #0x000003f0
Russell King3f69c0c2008-09-15 17:23:10 +0100142 bic r3, r3, #PTE_TYPE_MASK
Catalin Marinasbbe88882007-05-08 22:27:46 +0100143 orr r3, r3, r2
144 orr r3, r3, #PTE_EXT_AP0 | 2
145
Russell Kingb1cce6b2008-11-04 10:52:28 +0000146 tst r1, #1 << 4
Russell King3f69c0c2008-09-15 17:23:10 +0100147 orrne r3, r3, #PTE_EXT_TEX(1)
148
Russell King36bb94b2010-11-16 08:40:36 +0000149 eor r1, r1, #L_PTE_DIRTY
150 tst r1, #L_PTE_RDONLY | L_PTE_DIRTY
151 orrne r3, r3, #PTE_EXT_APX
Catalin Marinasbbe88882007-05-08 22:27:46 +0100152
153 tst r1, #L_PTE_USER
154 orrne r3, r3, #PTE_EXT_AP1
Catalin Marinas247055a2010-09-13 16:03:21 +0100155#ifdef CONFIG_CPU_USE_DOMAINS
156 @ allow kernel read/write access to read-only user pages
Catalin Marinasbbe88882007-05-08 22:27:46 +0100157 tstne r3, #PTE_EXT_APX
158 bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
Catalin Marinas247055a2010-09-13 16:03:21 +0100159#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100160
Russell King9522d7e2010-11-16 00:23:31 +0000161 tst r1, #L_PTE_XN
162 orrne r3, r3, #PTE_EXT_XN
Catalin Marinasbbe88882007-05-08 22:27:46 +0100163
Russell King3f69c0c2008-09-15 17:23:10 +0100164 tst r1, #L_PTE_YOUNG
165 tstne r1, #L_PTE_PRESENT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100166 moveq r3, #0
167
Dave Martin874d5d32011-01-14 00:43:01 +0100168 ARM( str r3, [r0, #2048]! )
169 THUMB( add r0, r0, #2048 )
170 THUMB( str r3, [r0] )
Catalin Marinasbbe88882007-05-08 22:27:46 +0100171 mcr p15, 0, r0, c7, c10, 1 @ flush_pte
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100172#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100173 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100174ENDPROC(cpu_v7_set_pte_ext)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100175
Dave Martin78a8f3c2011-06-23 17:26:19 +0100176 string cpu_v7_name, "ARMv7 Processor"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100177 .align
178
Russell Kingf6b0fa02011-02-06 15:48:39 +0000179 /*
180 * Memory region attributes with SCTLR.TRE=1
181 *
182 * n = TEX[0],C,B
183 * TR = PRRR[2n+1:2n] - memory type
184 * IR = NMRR[2n+1:2n] - inner cacheable property
185 * OR = NMRR[2n+17:2n+16] - outer cacheable property
186 *
187 * n TR IR OR
188 * UNCACHED 000 00
189 * BUFFERABLE 001 10 00 00
190 * WRITETHROUGH 010 10 10 10
191 * WRITEBACK 011 10 11 11
192 * reserved 110
193 * WRITEALLOC 111 10 01 01
194 * DEV_SHARED 100 01
195 * DEV_NONSHARED 100 01
196 * DEV_WC 001 10
197 * DEV_CACHED 011 10
198 *
199 * Other attributes:
200 *
201 * DS0 = PRRR[16] = 0 - device shareable property
202 * DS1 = PRRR[17] = 1 - device shareable property
203 * NS0 = PRRR[18] = 0 - normal shareable property
204 * NS1 = PRRR[19] = 1 - normal shareable property
205 * NOS = PRRR[24+n] = 1 - not outer shareable
206 */
207.equ PRRR, 0xff0a81a8
208.equ NMRR, 0x40e040e0
209
210/* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
211.globl cpu_v7_suspend_size
Russell King111b20d2011-06-22 15:41:58 +0100212.equ cpu_v7_suspend_size, 4 * 9
Russell King29ea23f2011-04-02 10:08:55 +0100213#ifdef CONFIG_PM_SLEEP
Russell Kingf6b0fa02011-02-06 15:48:39 +0000214ENTRY(cpu_v7_do_suspend)
215 stmfd sp!, {r4 - r11, lr}
216 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
217 mrc p15, 0, r5, c13, c0, 1 @ Context ID
Russell King111b20d2011-06-22 15:41:58 +0100218 mrc p15, 0, r6, c13, c0, 3 @ User r/o thread ID
219 stmia r0!, {r4 - r6}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000220 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
221 mrc p15, 0, r7, c2, c0, 0 @ TTB 0
222 mrc p15, 0, r8, c2, c0, 1 @ TTB 1
223 mrc p15, 0, r9, c1, c0, 0 @ Control register
224 mrc p15, 0, r10, c1, c0, 1 @ Auxiliary control register
225 mrc p15, 0, r11, c1, c0, 2 @ Co-processor access control
Russell King111b20d2011-06-22 15:41:58 +0100226 stmia r0, {r6 - r11}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000227 ldmfd sp!, {r4 - r11, pc}
228ENDPROC(cpu_v7_do_suspend)
229
230ENTRY(cpu_v7_do_resume)
231 mov ip, #0
232 mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
233 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
Russell King111b20d2011-06-22 15:41:58 +0100234 ldmia r0!, {r4 - r6}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000235 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
236 mcr p15, 0, r5, c13, c0, 1 @ Context ID
Russell King111b20d2011-06-22 15:41:58 +0100237 mcr p15, 0, r6, c13, c0, 3 @ User r/o thread ID
238 ldmia r0, {r6 - r11}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000239 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
240 mcr p15, 0, r7, c2, c0, 0 @ TTB 0
241 mcr p15, 0, r8, c2, c0, 1 @ TTB 1
242 mcr p15, 0, ip, c2, c0, 2 @ TTB control register
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300243 mcr p15, 0, r10, c1, c0, 1 @ Auxiliary control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000244 mcr p15, 0, r11, c1, c0, 2 @ Co-processor access control
245 ldr r4, =PRRR @ PRRR
246 ldr r5, =NMRR @ NMRR
247 mcr p15, 0, r4, c10, c2, 0 @ write PRRR
248 mcr p15, 0, r5, c10, c2, 1 @ write NMRR
249 isb
250 mov r0, r9 @ control register
251 mov r2, r7, lsr #14 @ get TTB0 base
252 mov r2, r2, lsl #14
253 ldr r3, cpu_resume_l1_flags
254 b cpu_resume_mmu
255ENDPROC(cpu_v7_do_resume)
256cpu_resume_l1_flags:
257 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_FLAGS_SMP)
258 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_FLAGS_UP)
259#else
260#define cpu_v7_do_suspend 0
261#define cpu_v7_do_resume 0
262#endif
263
Russell King5085f3f2010-10-01 15:37:05 +0100264 __CPUINIT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100265
266/*
267 * __v7_setup
268 *
269 * Initialise TLB, Caches, and MMU state ready to switch the MMU
270 * on. Return in r0 the new CP15 C1 control register setting.
271 *
272 * We automatically detect if we have a Harvard cache, and use the
273 * Harvard cache control instructions insead of the unified cache
274 * control instructions.
275 *
276 * This should be able to cover all ARMv7 cores.
277 *
278 * It is assumed that:
279 * - cache type register is implemented
280 */
Pawel Moll15eb1692011-05-20 14:39:29 +0100281__v7_ca5mp_setup:
Daniel Walker14eff182010-09-17 16:42:10 +0100282__v7_ca9mp_setup:
Jon Callan73b63ef2008-11-06 13:23:09 +0000283#ifdef CONFIG_SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100284 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
285 ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
Tony Thompson1b3a02eb2009-11-04 12:16:38 +0000286 tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
287 orreq r0, r0, #(1 << 6) | (1 << 0) @ Enable SMP/nAMP mode and
288 mcreq p15, 0, r0, c1, c0, 1 @ TLB ops broadcasting
Jon Callan73b63ef2008-11-06 13:23:09 +0000289#endif
Daniel Walker14eff182010-09-17 16:42:10 +0100290__v7_setup:
Catalin Marinasbbe88882007-05-08 22:27:46 +0100291 adr r12, __v7_setup_stack @ the local stack
292 stmia r12, {r0-r5, r7, r9, r11, lr}
293 bl v7_flush_dcache_all
294 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100295
296 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
297 and r10, r0, #0xff000000 @ ARM?
298 teq r10, #0x41000000
Will Deacon9f050272010-09-14 09:51:43 +0100299 bne 3f
Russell King1946d6e2009-06-01 12:50:33 +0100300 and r5, r0, #0x00f00000 @ variant
301 and r6, r0, #0x0000000f @ revision
Will Deacon64918482010-09-14 09:50:03 +0100302 orr r6, r6, r5, lsr #20-4 @ combine variant and revision
303 ubfx r0, r0, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100304
Will Deacon64918482010-09-14 09:50:03 +0100305 /* Cortex-A8 Errata */
306 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
307 teq r0, r10
308 bne 2f
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100309#ifdef CONFIG_ARM_ERRATA_430973
Russell King1946d6e2009-06-01 12:50:33 +0100310 teq r5, #0x00100000 @ only present in r1p*
311 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
312 orreq r10, r10, #(1 << 6) @ set IBE to 1
313 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100314#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100315#ifdef CONFIG_ARM_ERRATA_458693
Will Deacon64918482010-09-14 09:50:03 +0100316 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100317 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
318 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
319 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
320 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100321#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100322#ifdef CONFIG_ARM_ERRATA_460075
Will Deacon64918482010-09-14 09:50:03 +0100323 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100324 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
325 tsteq r10, #1 << 22
326 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
327 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100328#endif
Will Deacon9f050272010-09-14 09:51:43 +0100329 b 3f
Russell King1946d6e2009-06-01 12:50:33 +0100330
Will Deacon9f050272010-09-14 09:51:43 +0100331 /* Cortex-A9 Errata */
3322: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
333 teq r0, r10
334 bne 3f
335#ifdef CONFIG_ARM_ERRATA_742230
336 cmp r6, #0x22 @ only present up to r2p2
337 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
338 orrle r10, r10, #1 << 4 @ set bit #4
339 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
340#endif
Will Deacona672e992010-09-14 09:53:02 +0100341#ifdef CONFIG_ARM_ERRATA_742231
342 teq r6, #0x20 @ present in r2p0
343 teqne r6, #0x21 @ present in r2p1
344 teqne r6, #0x22 @ present in r2p2
345 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
346 orreq r10, r10, #1 << 12 @ set bit #12
347 orreq r10, r10, #1 << 22 @ set bit #22
348 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
349#endif
Will Deacon475d92f2010-09-28 14:02:02 +0100350#ifdef CONFIG_ARM_ERRATA_743622
351 teq r6, #0x20 @ present in r2p0
352 teqne r6, #0x21 @ present in r2p1
353 teqne r6, #0x22 @ present in r2p2
354 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
355 orreq r10, r10, #1 << 6 @ set bit #6
356 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
357#endif
Will Deacon9a27c272011-02-18 16:36:35 +0100358#ifdef CONFIG_ARM_ERRATA_751472
359 cmp r6, #0x30 @ present prior to r3p0
360 mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
361 orrlt r10, r10, #1 << 11 @ set bit #11
362 mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
363#endif
Will Deacon9f050272010-09-14 09:51:43 +0100364
3653: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100366#ifdef HARVARD_CACHE
367 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
368#endif
369 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100370#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100371 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
372 mcr p15, 0, r10, c2, c0, 2 @ TTB control register
Russell Kingf00ec482010-09-04 10:47:48 +0100373 ALT_SMP(orr r4, r4, #TTB_FLAGS_SMP)
374 ALT_UP(orr r4, r4, #TTB_FLAGS_UP)
Catalin Marinasd4279582011-05-26 11:22:44 +0100375 ALT_SMP(orr r8, r8, #TTB_FLAGS_SMP)
376 ALT_UP(orr r8, r8, #TTB_FLAGS_UP)
377 mcr p15, 0, r8, c2, c0, 1 @ load TTB1
Russell Kingf6b0fa02011-02-06 15:48:39 +0000378 ldr r5, =PRRR @ PRRR
379 ldr r6, =NMRR @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100380 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
381 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100382#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100383 adr r5, v7_crval
384 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100385#ifdef CONFIG_CPU_ENDIAN_BE8
386 orr r6, r6, #1 << 25 @ big-endian page tables
387#endif
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100388#ifdef CONFIG_SWP_EMULATE
389 orr r5, r5, #(1 << 10) @ set SW bit in "clear"
390 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
391#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100392 mrc p15, 0, r0, c1, c0, 0 @ read control register
393 bic r0, r0, r5 @ clear bits them
394 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100395 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Catalin Marinasbbe88882007-05-08 22:27:46 +0100396 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100397ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100398
Russell Kingb1cce6b2008-11-04 10:52:28 +0000399 /* AT
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100400 * TFR EV X F I D LR S
401 * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
Russell Kingb1cce6b2008-11-04 10:52:28 +0000402 * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100403 * 1 0 110 0011 1100 .111 1101 < we want
Catalin Marinasbbe88882007-05-08 22:27:46 +0100404 */
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100405 .type v7_crval, #object
406v7_crval:
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100407 crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
Catalin Marinasbbe88882007-05-08 22:27:46 +0100408
409__v7_setup_stack:
410 .space 4 * 11 @ 11 registers
411
Russell King5085f3f2010-10-01 15:37:05 +0100412 __INITDATA
413
Dave Martin78a8f3c2011-06-23 17:26:19 +0100414 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
415 define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Catalin Marinasbbe88882007-05-08 22:27:46 +0100416
Russell King5085f3f2010-10-01 15:37:05 +0100417 .section ".rodata"
418
Dave Martin78a8f3c2011-06-23 17:26:19 +0100419 string cpu_arch_name, "armv7"
420 string cpu_elf_name, "v7"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100421 .align
422
423 .section ".proc.info.init", #alloc, #execinstr
424
Pawel Molldc939cd2011-05-20 14:39:28 +0100425 /*
426 * Standard v7 proc info content
427 */
428.macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0
429 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
430 PMD_FLAGS_SMP | \mm_mmuflags)
431 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
432 PMD_FLAGS_UP | \mm_mmuflags)
433 .long PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_AP_WRITE | \
434 PMD_SECT_AP_READ | \io_mmuflags
435 W(b) \initfunc
Daniel Walker14eff182010-09-17 16:42:10 +0100436 .long cpu_arch_name
437 .long cpu_elf_name
Pawel Molldc939cd2011-05-20 14:39:28 +0100438 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
439 HWCAP_EDSP | HWCAP_TLS | \hwcaps
Daniel Walker14eff182010-09-17 16:42:10 +0100440 .long cpu_v7_name
441 .long v7_processor_functions
442 .long v7wbi_tlb_fns
443 .long v6_user_fns
444 .long v7_cache_fns
Pawel Molldc939cd2011-05-20 14:39:28 +0100445.endm
446
447 /*
Pawel Moll15eb1692011-05-20 14:39:29 +0100448 * ARM Ltd. Cortex A5 processor.
449 */
450 .type __v7_ca5mp_proc_info, #object
451__v7_ca5mp_proc_info:
452 .long 0x410fc050
453 .long 0xff0ffff0
454 __v7_proc __v7_ca5mp_setup
455 .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
456
457 /*
Pawel Molldc939cd2011-05-20 14:39:28 +0100458 * ARM Ltd. Cortex A9 processor.
459 */
460 .type __v7_ca9mp_proc_info, #object
461__v7_ca9mp_proc_info:
462 .long 0x410fc090
463 .long 0xff0ffff0
464 __v7_proc __v7_ca9mp_setup
Daniel Walker14eff182010-09-17 16:42:10 +0100465 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
466
Catalin Marinasbbe88882007-05-08 22:27:46 +0100467 /*
468 * Match any ARMv7 processor core.
469 */
470 .type __v7_proc_info, #object
471__v7_proc_info:
472 .long 0x000f0000 @ Required ID value
473 .long 0x000f0000 @ Mask for ID
Pawel Molldc939cd2011-05-20 14:39:28 +0100474 __v7_proc __v7_setup
Catalin Marinasbbe88882007-05-08 22:27:46 +0100475 .size __v7_proc_info, . - __v7_proc_info