blob: 827da085813649b9348215fc77f0e8a5021fca0b [file] [log] [blame]
Komal Shah010d442c42006-08-13 23:44:09 +02001/*
2 * TI OMAP I2C master mode driver
3 *
4 * Copyright (C) 2003 MontaVista Software, Inc.
Komal Shah010d442c42006-08-13 23:44:09 +02005 * Copyright (C) 2005 Nokia Corporation
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08006 * Copyright (C) 2004 - 2007 Texas Instruments.
Komal Shah010d442c42006-08-13 23:44:09 +02007 *
Tony Lindgrenc1a473b2008-11-21 13:39:47 -08008 * Originally written by MontaVista Software, Inc.
9 * Additional contributions by:
10 * Tony Lindgren <tony@atomide.com>
11 * Imre Deak <imre.deak@nokia.com>
12 * Juha Yrjölä <juha.yrjola@solidboot.com>
13 * Syed Khasim <x0khasim@ti.com>
14 * Nishant Menon <nm@ti.com>
Komal Shah010d442c42006-08-13 23:44:09 +020015 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2 of the License, or
19 * (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
29 */
30
31#include <linux/module.h>
32#include <linux/delay.h>
33#include <linux/i2c.h>
34#include <linux/err.h>
35#include <linux/interrupt.h>
36#include <linux/completion.h>
37#include <linux/platform_device.h>
38#include <linux/clk.h>
Tony Lindgrenc1a473b2008-11-21 13:39:47 -080039#include <linux/io.h>
Komal Shah010d442c42006-08-13 23:44:09 +020040
Paul Walmsley9c76b872008-11-21 13:39:55 -080041/* I2C controller revisions */
42#define OMAP_I2C_REV_2 0x20
43
44/* I2C controller revisions present on specific hardware */
45#define OMAP_I2C_REV_ON_2430 0x36
46#define OMAP_I2C_REV_ON_3430 0x3C
47
Komal Shah010d442c42006-08-13 23:44:09 +020048/* timeout waiting for the controller to respond */
49#define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
50
51#define OMAP_I2C_REV_REG 0x00
52#define OMAP_I2C_IE_REG 0x04
53#define OMAP_I2C_STAT_REG 0x08
54#define OMAP_I2C_IV_REG 0x0c
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -080055/* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
56#define OMAP_I2C_WE_REG 0x0c
Komal Shah010d442c42006-08-13 23:44:09 +020057#define OMAP_I2C_SYSS_REG 0x10
58#define OMAP_I2C_BUF_REG 0x14
59#define OMAP_I2C_CNT_REG 0x18
60#define OMAP_I2C_DATA_REG 0x1c
61#define OMAP_I2C_SYSC_REG 0x20
62#define OMAP_I2C_CON_REG 0x24
63#define OMAP_I2C_OA_REG 0x28
64#define OMAP_I2C_SA_REG 0x2c
65#define OMAP_I2C_PSC_REG 0x30
66#define OMAP_I2C_SCLL_REG 0x34
67#define OMAP_I2C_SCLH_REG 0x38
68#define OMAP_I2C_SYSTEST_REG 0x3c
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080069#define OMAP_I2C_BUFSTAT_REG 0x40
Komal Shah010d442c42006-08-13 23:44:09 +020070
71/* I2C Interrupt Enable Register (OMAP_I2C_IE): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080072#define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
73#define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
Komal Shah010d442c42006-08-13 23:44:09 +020074#define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
75#define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
76#define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
77#define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
78#define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
79
80/* I2C Status Register (OMAP_I2C_STAT): */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -080081#define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
82#define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
Komal Shah010d442c42006-08-13 23:44:09 +020083#define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
84#define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
85#define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
86#define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
87#define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
88#define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
89#define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
90#define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
91#define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
92#define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
93
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -080094/* I2C WE wakeup enable register */
95#define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
96#define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
97#define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
98#define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
99#define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
100#define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
101#define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
102#define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
103#define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
104#define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
105
106#define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
107 OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
108 OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
109 OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
110 OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
111
Komal Shah010d442c42006-08-13 23:44:09 +0200112/* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
113#define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800114#define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200115#define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800116#define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
Komal Shah010d442c42006-08-13 23:44:09 +0200117
118/* I2C Configuration Register (OMAP_I2C_CON): */
119#define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
120#define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800121#define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
Komal Shah010d442c42006-08-13 23:44:09 +0200122#define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
123#define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
124#define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
125#define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
126#define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
127#define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
128#define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
129
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800130/* I2C SCL time value when Master */
131#define OMAP_I2C_SCLL_HSSCLL 8
132#define OMAP_I2C_SCLH_HSSCLH 8
133
Komal Shah010d442c42006-08-13 23:44:09 +0200134/* I2C System Test Register (OMAP_I2C_SYSTEST): */
135#ifdef DEBUG
136#define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
137#define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
138#define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
139#define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
140#define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
141#define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
142#define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
143#define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
144#endif
145
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800146/* OCP_SYSSTATUS bit definitions */
147#define SYSS_RESETDONE_MASK (1 << 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200148
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800149/* OCP_SYSCONFIG bit definitions */
150#define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
151#define SYSC_SIDLEMODE_MASK (0x3 << 3)
152#define SYSC_ENAWAKEUP_MASK (1 << 2)
153#define SYSC_SOFTRESET_MASK (1 << 1)
154#define SYSC_AUTOIDLE_MASK (1 << 0)
155
156#define SYSC_IDLEMODE_SMART 0x2
157#define SYSC_CLOCKACTIVITY_FCLK 0x2
158
Komal Shah010d442c42006-08-13 23:44:09 +0200159
Komal Shah010d442c42006-08-13 23:44:09 +0200160struct omap_i2c_dev {
161 struct device *dev;
162 void __iomem *base; /* virtual */
163 int irq;
164 struct clk *iclk; /* Interface clock */
165 struct clk *fclk; /* Functional clock */
166 struct completion cmd_complete;
167 struct resource *ioarea;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800168 u32 speed; /* Speed of bus in Khz */
Komal Shah010d442c42006-08-13 23:44:09 +0200169 u16 cmd_err;
170 u8 *buf;
171 size_t buf_len;
172 struct i2c_adapter adapter;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800173 u8 fifo_size; /* use as flag and value
174 * fifo_size==0 implies no fifo
175 * if set, should be trsh+1
176 */
Paul Walmsley9c76b872008-11-21 13:39:55 -0800177 u8 rev;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800178 unsigned b_hw:1; /* bad h/w fixes */
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100179 unsigned idle:1;
180 u16 iestate; /* Saved interrupt register */
Komal Shah010d442c42006-08-13 23:44:09 +0200181};
182
183static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
184 int reg, u16 val)
185{
186 __raw_writew(val, i2c_dev->base + reg);
187}
188
189static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
190{
191 return __raw_readw(i2c_dev->base + reg);
192}
193
Paul Walmsley510be9c2008-11-21 13:39:46 -0800194static int __init omap_i2c_get_clocks(struct omap_i2c_dev *dev)
Komal Shah010d442c42006-08-13 23:44:09 +0200195{
Russell King5fe23382009-01-23 22:57:12 +0000196 int ret;
197
198 dev->iclk = clk_get(dev->dev, "ick");
199 if (IS_ERR(dev->iclk)) {
200 ret = PTR_ERR(dev->iclk);
201 dev->iclk = NULL;
202 return ret;
Komal Shah010d442c42006-08-13 23:44:09 +0200203 }
204
Russell King1d14de02009-01-19 21:02:29 +0000205 dev->fclk = clk_get(dev->dev, "fck");
Komal Shah010d442c42006-08-13 23:44:09 +0200206 if (IS_ERR(dev->fclk)) {
Russell King5fe23382009-01-23 22:57:12 +0000207 ret = PTR_ERR(dev->fclk);
Komal Shah010d442c42006-08-13 23:44:09 +0200208 if (dev->iclk != NULL) {
209 clk_put(dev->iclk);
210 dev->iclk = NULL;
211 }
212 dev->fclk = NULL;
Russell King5fe23382009-01-23 22:57:12 +0000213 return ret;
Komal Shah010d442c42006-08-13 23:44:09 +0200214 }
215
216 return 0;
217}
218
219static void omap_i2c_put_clocks(struct omap_i2c_dev *dev)
220{
221 clk_put(dev->fclk);
222 dev->fclk = NULL;
Russell King5fe23382009-01-23 22:57:12 +0000223 clk_put(dev->iclk);
224 dev->iclk = NULL;
Komal Shah010d442c42006-08-13 23:44:09 +0200225}
226
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100227static void omap_i2c_unidle(struct omap_i2c_dev *dev)
Komal Shah010d442c42006-08-13 23:44:09 +0200228{
Paul Walmsley3831f152008-11-21 13:39:47 -0800229 WARN_ON(!dev->idle);
230
Russell King5fe23382009-01-23 22:57:12 +0000231 clk_enable(dev->iclk);
Komal Shah010d442c42006-08-13 23:44:09 +0200232 clk_enable(dev->fclk);
Paul Walmsley0cbbcff2008-11-21 13:39:45 -0800233 dev->idle = 0;
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100234 if (dev->iestate)
235 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
Komal Shah010d442c42006-08-13 23:44:09 +0200236}
237
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100238static void omap_i2c_idle(struct omap_i2c_dev *dev)
Komal Shah010d442c42006-08-13 23:44:09 +0200239{
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100240 u16 iv;
241
Paul Walmsley3831f152008-11-21 13:39:47 -0800242 WARN_ON(dev->idle);
243
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100244 dev->iestate = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
245 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, 0);
Paul Walmsley9c76b872008-11-21 13:39:55 -0800246 if (dev->rev < OMAP_I2C_REV_2) {
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800247 iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG); /* Read clears */
Paul Walmsley0cbbcff2008-11-21 13:39:45 -0800248 } else {
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100249 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, dev->iestate);
Paul Walmsley0cbbcff2008-11-21 13:39:45 -0800250
251 /* Flush posted write before the dev->idle store occurs */
252 omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
253 }
254 dev->idle = 1;
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100255 clk_disable(dev->fclk);
Russell King5fe23382009-01-23 22:57:12 +0000256 clk_disable(dev->iclk);
Komal Shah010d442c42006-08-13 23:44:09 +0200257}
258
259static int omap_i2c_init(struct omap_i2c_dev *dev)
260{
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800261 u16 psc = 0, scll = 0, sclh = 0;
262 u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200263 unsigned long fclk_rate = 12000000;
264 unsigned long timeout;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800265 unsigned long internal_clk = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200266
Paul Walmsley9c76b872008-11-21 13:39:55 -0800267 if (dev->rev >= OMAP_I2C_REV_2) {
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800268 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
Komal Shah010d442c42006-08-13 23:44:09 +0200269 /* For some reason we need to set the EN bit before the
270 * reset done bit gets set. */
271 timeout = jiffies + OMAP_I2C_TIMEOUT;
272 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
273 while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800274 SYSS_RESETDONE_MASK)) {
Komal Shah010d442c42006-08-13 23:44:09 +0200275 if (time_after(jiffies, timeout)) {
Joe Perchesfce3ff02007-12-12 13:45:24 +0100276 dev_warn(dev->dev, "timeout waiting "
Komal Shah010d442c42006-08-13 23:44:09 +0200277 "for controller reset\n");
278 return -ETIMEDOUT;
279 }
280 msleep(1);
281 }
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800282
283 /* SYSC register is cleared by the reset; rewrite it */
284 if (dev->rev == OMAP_I2C_REV_ON_2430) {
285
286 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
287 SYSC_AUTOIDLE_MASK);
288
289 } else if (dev->rev >= OMAP_I2C_REV_ON_3430) {
290 u32 v;
291
292 v = SYSC_AUTOIDLE_MASK;
293 v |= SYSC_ENAWAKEUP_MASK;
294 v |= (SYSC_IDLEMODE_SMART <<
295 __ffs(SYSC_SIDLEMODE_MASK));
296 v |= (SYSC_CLOCKACTIVITY_FCLK <<
297 __ffs(SYSC_CLOCKACTIVITY_MASK));
298
299 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, v);
Kalle Jokiniemi5043e9e72008-11-21 13:39:55 -0800300 /*
301 * Enabling all wakup sources to stop I2C freezing on
302 * WFI instruction.
303 * REVISIT: Some wkup sources might not be needed.
304 */
305 omap_i2c_write_reg(dev, OMAP_I2C_WE_REG,
306 OMAP_I2C_WE_ALL);
Paul Walmsleyfdd07fe2008-11-21 13:39:55 -0800307
308 }
Komal Shah010d442c42006-08-13 23:44:09 +0200309 }
310 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
311
312 if (cpu_class_is_omap1()) {
Russell King0e9ae102009-01-22 19:31:46 +0000313 /*
314 * The I2C functional clock is the armxor_ck, so there's
315 * no need to get "armxor_ck" separately. Now, if OMAP2420
316 * always returns 12MHz for the functional clock, we can
317 * do this bit unconditionally.
318 */
319 fclk_rate = clk_get_rate(dev->fclk);
Komal Shah010d442c42006-08-13 23:44:09 +0200320
Komal Shah010d442c42006-08-13 23:44:09 +0200321 /* TRM for 5912 says the I2C clock must be prescaled to be
322 * between 7 - 12 MHz. The XOR input clock is typically
323 * 12, 13 or 19.2 MHz. So we should have code that produces:
324 *
325 * XOR MHz Divider Prescaler
326 * 12 1 0
327 * 13 2 1
328 * 19.2 2 1
329 */
Jean Delvared7aef132006-12-10 21:21:34 +0100330 if (fclk_rate > 12000000)
331 psc = fclk_rate / 12000000;
Komal Shah010d442c42006-08-13 23:44:09 +0200332 }
333
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800334 if (cpu_is_omap2430() || cpu_is_omap34xx()) {
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800335
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300336 /*
337 * HSI2C controller internal clk rate should be 19.2 Mhz for
338 * HS and for all modes on 2430. On 34xx we can use lower rate
339 * to get longer filter period for better noise suppression.
340 * The filter is iclk (fclk for HS) period.
341 */
Tony Lindgrenff0f2422009-06-17 03:20:21 -0700342 if (dev->speed > 400 || cpu_is_omap2430())
Aaro Koskinen84bf2c82009-05-27 17:54:46 +0300343 internal_clk = 19200;
344 else if (dev->speed > 100)
345 internal_clk = 9600;
346 else
347 internal_clk = 4000;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800348 fclk_rate = clk_get_rate(dev->fclk) / 1000;
349
350 /* Compute prescaler divisor */
351 psc = fclk_rate / internal_clk;
352 psc = psc - 1;
353
354 /* If configured for High Speed */
355 if (dev->speed > 400) {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300356 unsigned long scl;
357
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800358 /* For first phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300359 scl = internal_clk / 400;
360 fsscll = scl - (scl / 3) - 7;
361 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800362
363 /* For second phase of HS mode */
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300364 scl = fclk_rate / dev->speed;
365 hsscll = scl - (scl / 3) - 7;
366 hssclh = (scl / 3) - 5;
367 } else if (dev->speed > 100) {
368 unsigned long scl;
369
370 /* Fast mode */
371 scl = internal_clk / dev->speed;
372 fsscll = scl - (scl / 3) - 7;
373 fssclh = (scl / 3) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800374 } else {
Aaro Koskinenbaf46b42009-05-27 17:54:45 +0300375 /* Standard mode */
376 fsscll = internal_clk / (dev->speed * 2) - 7;
377 fssclh = internal_clk / (dev->speed * 2) - 5;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800378 }
379 scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
380 sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
381 } else {
382 /* Program desired operating rate */
383 fclk_rate /= (psc + 1) * 1000;
384 if (psc > 2)
385 psc = 2;
386 scll = fclk_rate / (dev->speed * 2) - 7 + psc;
387 sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
388 }
389
Komal Shah010d442c42006-08-13 23:44:09 +0200390 /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
391 omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
392
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800393 /* SCL low and high time values */
394 omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
395 omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
Komal Shah010d442c42006-08-13 23:44:09 +0200396
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800397 if (dev->fifo_size)
398 /* Note: setup required fifo size - 1 */
399 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG,
400 (dev->fifo_size - 1) << 8 | /* RTRSH */
401 OMAP_I2C_BUF_RXFIF_CLR |
402 (dev->fifo_size - 1) | /* XTRSH */
403 OMAP_I2C_BUF_TXFIF_CLR);
404
Komal Shah010d442c42006-08-13 23:44:09 +0200405 /* Take the I2C module out of reset: */
406 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
407
408 /* Enable interrupts */
409 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG,
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800410 (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
411 OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
412 OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800413 (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0));
Komal Shah010d442c42006-08-13 23:44:09 +0200414 return 0;
415}
416
417/*
418 * Waiting on Bus Busy
419 */
420static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
421{
422 unsigned long timeout;
423
424 timeout = jiffies + OMAP_I2C_TIMEOUT;
425 while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
426 if (time_after(jiffies, timeout)) {
427 dev_warn(dev->dev, "timeout waiting for bus ready\n");
428 return -ETIMEDOUT;
429 }
430 msleep(1);
431 }
432
433 return 0;
434}
435
436/*
437 * Low level master read/write transaction.
438 */
439static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
440 struct i2c_msg *msg, int stop)
441{
442 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
443 int r;
444 u16 w;
445
446 dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
447 msg->addr, msg->len, msg->flags, stop);
448
449 if (msg->len == 0)
450 return -EINVAL;
451
452 omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
453
454 /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
455 dev->buf = msg->buf;
456 dev->buf_len = msg->len;
457
458 omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
459
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800460 /* Clear the FIFO Buffers */
461 w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
462 w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
463 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
464
Komal Shah010d442c42006-08-13 23:44:09 +0200465 init_completion(&dev->cmd_complete);
466 dev->cmd_err = 0;
467
468 w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800469
470 /* High speed configuration */
471 if (dev->speed > 400)
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800472 w |= OMAP_I2C_CON_OPMODE_HS;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800473
Komal Shah010d442c42006-08-13 23:44:09 +0200474 if (msg->flags & I2C_M_TEN)
475 w |= OMAP_I2C_CON_XA;
476 if (!(msg->flags & I2C_M_RD))
477 w |= OMAP_I2C_CON_TRX;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800478
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800479 if (!dev->b_hw && stop)
Komal Shah010d442c42006-08-13 23:44:09 +0200480 w |= OMAP_I2C_CON_STP;
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800481
Komal Shah010d442c42006-08-13 23:44:09 +0200482 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
483
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800484 /*
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800485 * Don't write stt and stp together on some hardware.
486 */
487 if (dev->b_hw && stop) {
488 unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
489 u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
490 while (con & OMAP_I2C_CON_STT) {
491 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
492
493 /* Let the user know if i2c is in a bad state */
494 if (time_after(jiffies, delay)) {
495 dev_err(dev->dev, "controller timed out "
496 "waiting for start condition to finish\n");
497 return -ETIMEDOUT;
498 }
499 cpu_relax();
500 }
501
502 w |= OMAP_I2C_CON_STP;
503 w &= ~OMAP_I2C_CON_STT;
504 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
505 }
506
507 /*
Jarkko Nikulab7af3492008-11-21 13:39:45 -0800508 * REVISIT: We should abort the transfer on signals, but the bus goes
509 * into arbitration and we're currently unable to recover from it.
510 */
511 r = wait_for_completion_timeout(&dev->cmd_complete,
512 OMAP_I2C_TIMEOUT);
Komal Shah010d442c42006-08-13 23:44:09 +0200513 dev->buf_len = 0;
514 if (r < 0)
515 return r;
516 if (r == 0) {
517 dev_err(dev->dev, "controller timed out\n");
518 omap_i2c_init(dev);
519 return -ETIMEDOUT;
520 }
521
522 if (likely(!dev->cmd_err))
523 return 0;
524
525 /* We have an error */
526 if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
527 OMAP_I2C_STAT_XUDF)) {
528 omap_i2c_init(dev);
529 return -EIO;
530 }
531
532 if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
533 if (msg->flags & I2C_M_IGNORE_NAK)
534 return 0;
535 if (stop) {
536 w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
537 w |= OMAP_I2C_CON_STP;
538 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
539 }
540 return -EREMOTEIO;
541 }
542 return -EIO;
543}
544
545
546/*
547 * Prepare controller for a transaction and call omap_i2c_xfer_msg
548 * to do the work during IRQ processing.
549 */
550static int
551omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
552{
553 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
554 int i;
555 int r;
556
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100557 omap_i2c_unidle(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200558
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800559 r = omap_i2c_wait_for_bb(dev);
560 if (r < 0)
Komal Shah010d442c42006-08-13 23:44:09 +0200561 goto out;
562
563 for (i = 0; i < num; i++) {
564 r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
565 if (r != 0)
566 break;
567 }
568
569 if (r == 0)
570 r = num;
571out:
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100572 omap_i2c_idle(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200573 return r;
574}
575
576static u32
577omap_i2c_func(struct i2c_adapter *adap)
578{
579 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
580}
581
582static inline void
583omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
584{
585 dev->cmd_err |= err;
586 complete(&dev->cmd_complete);
587}
588
589static inline void
590omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
591{
592 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
593}
594
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800595/* rev1 devices are apparently only on some 15xx */
596#ifdef CONFIG_ARCH_OMAP15XX
597
Komal Shah010d442c42006-08-13 23:44:09 +0200598static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +0100599omap_i2c_rev1_isr(int this_irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200600{
601 struct omap_i2c_dev *dev = dev_id;
602 u16 iv, w;
603
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100604 if (dev->idle)
605 return IRQ_NONE;
606
Komal Shah010d442c42006-08-13 23:44:09 +0200607 iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
608 switch (iv) {
609 case 0x00: /* None */
610 break;
611 case 0x01: /* Arbitration lost */
612 dev_err(dev->dev, "Arbitration lost\n");
613 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
614 break;
615 case 0x02: /* No acknowledgement */
616 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
617 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
618 break;
619 case 0x03: /* Register access ready */
620 omap_i2c_complete_cmd(dev, 0);
621 break;
622 case 0x04: /* Receive data ready */
623 if (dev->buf_len) {
624 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
625 *dev->buf++ = w;
626 dev->buf_len--;
627 if (dev->buf_len) {
628 *dev->buf++ = w >> 8;
629 dev->buf_len--;
630 }
631 } else
632 dev_err(dev->dev, "RRDY IRQ while no data requested\n");
633 break;
634 case 0x05: /* Transmit data ready */
635 if (dev->buf_len) {
636 w = *dev->buf++;
637 dev->buf_len--;
638 if (dev->buf_len) {
639 w |= *dev->buf++ << 8;
640 dev->buf_len--;
641 }
642 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
643 } else
644 dev_err(dev->dev, "XRDY IRQ while no data to send\n");
645 break;
646 default:
647 return IRQ_NONE;
648 }
649
650 return IRQ_HANDLED;
651}
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800652#else
Tony Lindgrenc1a473b2008-11-21 13:39:47 -0800653#define omap_i2c_rev1_isr NULL
Paul Walmsley43469d8e2008-11-21 13:39:47 -0800654#endif
Komal Shah010d442c42006-08-13 23:44:09 +0200655
656static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +0100657omap_i2c_isr(int this_irq, void *dev_id)
Komal Shah010d442c42006-08-13 23:44:09 +0200658{
659 struct omap_i2c_dev *dev = dev_id;
660 u16 bits;
661 u16 stat, w;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800662 int err, count = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200663
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100664 if (dev->idle)
665 return IRQ_NONE;
666
Komal Shah010d442c42006-08-13 23:44:09 +0200667 bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
668 while ((stat = (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG))) & bits) {
669 dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
670 if (count++ == 100) {
671 dev_warn(dev->dev, "Too much work in one IRQ\n");
672 break;
673 }
674
Sonasath, Moizcd086d32009-07-21 10:15:12 -0500675 err = 0;
676complete:
Nishanth Menondcc4ec22009-08-20 11:21:14 -0500677 /*
678 * Ack the stat in one go, but [R/X]DR and [R/X]RDY should be
679 * acked after the data operation is complete.
680 * Ref: TRM SWPU114Q Figure 18-31
681 */
682 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat &
683 ~(OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
684 OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
Komal Shah010d442c42006-08-13 23:44:09 +0200685
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800686 if (stat & OMAP_I2C_STAT_NACK) {
687 err |= OMAP_I2C_STAT_NACK;
688 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
689 OMAP_I2C_CON_STP);
690 }
691 if (stat & OMAP_I2C_STAT_AL) {
692 dev_err(dev->dev, "Arbitration lost\n");
693 err |= OMAP_I2C_STAT_AL;
694 }
695 if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
Sonasath, Moiz04c688d2009-07-21 10:14:40 -0500696 OMAP_I2C_STAT_AL)) {
Moiz Sonasathdd11976a2009-08-20 11:21:15 -0500697 omap_i2c_ack_stat(dev, stat &
698 (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
699 OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800700 omap_i2c_complete_cmd(dev, err);
Sonasath, Moiz04c688d2009-07-21 10:14:40 -0500701 return IRQ_HANDLED;
702 }
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800703 if (stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR)) {
704 u8 num_bytes = 1;
705 if (dev->fifo_size) {
706 if (stat & OMAP_I2C_STAT_RRDY)
707 num_bytes = dev->fifo_size;
Sonasath, Moizbfb6b652009-07-21 10:14:06 -0500708 else /* read RXSTAT on RDR interrupt */
709 num_bytes = (omap_i2c_read_reg(dev,
710 OMAP_I2C_BUFSTAT_REG)
711 >> 8) & 0x3F;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800712 }
713 while (num_bytes) {
714 num_bytes--;
715 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
716 if (dev->buf_len) {
717 *dev->buf++ = w;
718 dev->buf_len--;
719 /* Data reg from 2430 is 8 bit wide */
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800720 if (!cpu_is_omap2430() &&
721 !cpu_is_omap34xx()) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800722 if (dev->buf_len) {
723 *dev->buf++ = w >> 8;
724 dev->buf_len--;
725 }
726 }
727 } else {
728 if (stat & OMAP_I2C_STAT_RRDY)
729 dev_err(dev->dev,
730 "RRDY IRQ while no data"
731 " requested\n");
732 if (stat & OMAP_I2C_STAT_RDR)
733 dev_err(dev->dev,
734 "RDR IRQ while no data"
735 " requested\n");
736 break;
737 }
738 }
739 omap_i2c_ack_stat(dev,
740 stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR));
Komal Shah010d442c42006-08-13 23:44:09 +0200741 continue;
742 }
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800743 if (stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR)) {
744 u8 num_bytes = 1;
745 if (dev->fifo_size) {
746 if (stat & OMAP_I2C_STAT_XRDY)
747 num_bytes = dev->fifo_size;
Sonasath, Moizbfb6b652009-07-21 10:14:06 -0500748 else /* read TXSTAT on XDR interrupt */
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800749 num_bytes = omap_i2c_read_reg(dev,
Sonasath, Moizbfb6b652009-07-21 10:14:06 -0500750 OMAP_I2C_BUFSTAT_REG)
751 & 0x3F;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800752 }
753 while (num_bytes) {
754 num_bytes--;
755 w = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200756 if (dev->buf_len) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800757 w = *dev->buf++;
Komal Shah010d442c42006-08-13 23:44:09 +0200758 dev->buf_len--;
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800759 /* Data reg from 2430 is 8 bit wide */
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800760 if (!cpu_is_omap2430() &&
761 !cpu_is_omap34xx()) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800762 if (dev->buf_len) {
763 w |= *dev->buf++ << 8;
764 dev->buf_len--;
765 }
766 }
767 } else {
768 if (stat & OMAP_I2C_STAT_XRDY)
769 dev_err(dev->dev,
770 "XRDY IRQ while no "
771 "data to send\n");
772 if (stat & OMAP_I2C_STAT_XDR)
773 dev_err(dev->dev,
774 "XDR IRQ while no "
775 "data to send\n");
776 break;
Komal Shah010d442c42006-08-13 23:44:09 +0200777 }
Sonasath, Moizcd086d32009-07-21 10:15:12 -0500778
779 /*
780 * OMAP3430 Errata 1.153: When an XRDY/XDR
781 * is hit, wait for XUDF before writing data
782 * to DATA_REG. Otherwise some data bytes can
783 * be lost while transferring them from the
784 * memory to the I2C interface.
785 */
786
Moiz Sonasath61149782009-08-20 11:21:16 -0500787 if (dev->rev <= OMAP_I2C_REV_ON_3430) {
Sonasath, Moizcd086d32009-07-21 10:15:12 -0500788 while (!(stat & OMAP_I2C_STAT_XUDF)) {
789 if (stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
790 omap_i2c_ack_stat(dev, stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
791 err |= OMAP_I2C_STAT_XUDF;
792 goto complete;
793 }
794 cpu_relax();
795 stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
796 }
797 }
798
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800799 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
800 }
801 omap_i2c_ack_stat(dev,
802 stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
Komal Shah010d442c42006-08-13 23:44:09 +0200803 continue;
804 }
805 if (stat & OMAP_I2C_STAT_ROVR) {
806 dev_err(dev->dev, "Receive overrun\n");
807 dev->cmd_err |= OMAP_I2C_STAT_ROVR;
808 }
809 if (stat & OMAP_I2C_STAT_XUDF) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800810 dev_err(dev->dev, "Transmit underflow\n");
Komal Shah010d442c42006-08-13 23:44:09 +0200811 dev->cmd_err |= OMAP_I2C_STAT_XUDF;
812 }
Komal Shah010d442c42006-08-13 23:44:09 +0200813 }
814
815 return count ? IRQ_HANDLED : IRQ_NONE;
816}
817
Jean Delvare8f9082c2006-09-03 22:39:46 +0200818static const struct i2c_algorithm omap_i2c_algo = {
Komal Shah010d442c42006-08-13 23:44:09 +0200819 .master_xfer = omap_i2c_xfer,
820 .functionality = omap_i2c_func,
821};
822
Paul Walmsley510be9c2008-11-21 13:39:46 -0800823static int __init
Komal Shah010d442c42006-08-13 23:44:09 +0200824omap_i2c_probe(struct platform_device *pdev)
825{
826 struct omap_i2c_dev *dev;
827 struct i2c_adapter *adap;
828 struct resource *mem, *irq, *ioarea;
Ben Dookse3552042008-12-16 22:08:08 +0000829 irq_handler_t isr;
Komal Shah010d442c42006-08-13 23:44:09 +0200830 int r;
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800831 u32 speed = 0;
Komal Shah010d442c42006-08-13 23:44:09 +0200832
833 /* NOTE: driver uses the static register mapping */
834 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
835 if (!mem) {
836 dev_err(&pdev->dev, "no mem resource?\n");
837 return -ENODEV;
838 }
839 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
840 if (!irq) {
841 dev_err(&pdev->dev, "no irq resource?\n");
842 return -ENODEV;
843 }
844
Julia Lawall59330822009-07-05 08:37:50 +0200845 ioarea = request_mem_region(mem->start, resource_size(mem),
Komal Shah010d442c42006-08-13 23:44:09 +0200846 pdev->name);
847 if (!ioarea) {
848 dev_err(&pdev->dev, "I2C region already claimed\n");
849 return -EBUSY;
850 }
851
Komal Shah010d442c42006-08-13 23:44:09 +0200852 dev = kzalloc(sizeof(struct omap_i2c_dev), GFP_KERNEL);
853 if (!dev) {
854 r = -ENOMEM;
855 goto err_release_region;
856 }
857
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800858 if (pdev->dev.platform_data != NULL)
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800859 speed = *(u32 *)pdev->dev.platform_data;
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800860 else
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800861 speed = 100; /* Defualt speed */
Syed Mohammed Khasim4574eb62008-11-21 13:39:45 -0800862
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800863 dev->speed = speed;
Paul Walmsley3831f152008-11-21 13:39:47 -0800864 dev->idle = 1;
Komal Shah010d442c42006-08-13 23:44:09 +0200865 dev->dev = &pdev->dev;
866 dev->irq = irq->start;
Linus Walleijc6ffdde2009-06-14 00:20:36 +0200867 dev->base = ioremap(mem->start, resource_size(mem));
Russell King55c381e2008-09-04 14:07:22 +0100868 if (!dev->base) {
869 r = -ENOMEM;
870 goto err_free_mem;
871 }
872
Komal Shah010d442c42006-08-13 23:44:09 +0200873 platform_set_drvdata(pdev, dev);
874
875 if ((r = omap_i2c_get_clocks(dev)) != 0)
Russell King55c381e2008-09-04 14:07:22 +0100876 goto err_iounmap;
Komal Shah010d442c42006-08-13 23:44:09 +0200877
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100878 omap_i2c_unidle(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200879
Paul Walmsley9c76b872008-11-21 13:39:55 -0800880 dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
Komal Shah010d442c42006-08-13 23:44:09 +0200881
Chandra shekhar3d522fb2008-11-21 13:39:46 -0800882 if (cpu_is_omap2430() || cpu_is_omap34xx()) {
Nishanth Menonb6ee52c2008-11-21 13:39:46 -0800883 u16 s;
884
885 /* Set up the fifo size - Get total size */
886 s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
887 dev->fifo_size = 0x8 << s;
888
889 /*
890 * Set up notification threshold as half the total available
891 * size. This is to ensure that we can handle the status on int
892 * call back latencies.
893 */
894 dev->fifo_size = (dev->fifo_size / 2);
895 dev->b_hw = 1; /* Enable hardware fixes */
896 }
897
Komal Shah010d442c42006-08-13 23:44:09 +0200898 /* reset ASAP, clearing any IRQs */
899 omap_i2c_init(dev);
900
Paul Walmsley9c76b872008-11-21 13:39:55 -0800901 isr = (dev->rev < OMAP_I2C_REV_2) ? omap_i2c_rev1_isr : omap_i2c_isr;
902 r = request_irq(dev->irq, isr, 0, pdev->name, dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200903
904 if (r) {
905 dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
906 goto err_unuse_clocks;
907 }
Paul Walmsley9c76b872008-11-21 13:39:55 -0800908
Komal Shah010d442c42006-08-13 23:44:09 +0200909 dev_info(dev->dev, "bus %d rev%d.%d at %d kHz\n",
Paul Walmsley9c76b872008-11-21 13:39:55 -0800910 pdev->id, dev->rev >> 4, dev->rev & 0xf, dev->speed);
Komal Shah010d442c42006-08-13 23:44:09 +0200911
Paul Walmsley3831f152008-11-21 13:39:47 -0800912 omap_i2c_idle(dev);
913
Komal Shah010d442c42006-08-13 23:44:09 +0200914 adap = &dev->adapter;
915 i2c_set_adapdata(adap, dev);
916 adap->owner = THIS_MODULE;
917 adap->class = I2C_CLASS_HWMON;
Roel Kluin783fd6f2009-07-17 15:24:00 +0200918 strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
Komal Shah010d442c42006-08-13 23:44:09 +0200919 adap->algo = &omap_i2c_algo;
920 adap->dev.parent = &pdev->dev;
921
922 /* i2c device drivers may be active on return from add_adapter() */
David Brownell7c175492007-05-01 23:26:32 +0200923 adap->nr = pdev->id;
924 r = i2c_add_numbered_adapter(adap);
Komal Shah010d442c42006-08-13 23:44:09 +0200925 if (r) {
926 dev_err(dev->dev, "failure adding adapter\n");
927 goto err_free_irq;
928 }
929
Komal Shah010d442c42006-08-13 23:44:09 +0200930 return 0;
931
932err_free_irq:
933 free_irq(dev->irq, dev);
934err_unuse_clocks:
Tony Lindgren3e397522008-01-14 21:53:30 +0100935 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
Tony Lindgrenf08ac4e2008-03-23 20:28:20 +0100936 omap_i2c_idle(dev);
Komal Shah010d442c42006-08-13 23:44:09 +0200937 omap_i2c_put_clocks(dev);
Russell King55c381e2008-09-04 14:07:22 +0100938err_iounmap:
939 iounmap(dev->base);
Komal Shah010d442c42006-08-13 23:44:09 +0200940err_free_mem:
941 platform_set_drvdata(pdev, NULL);
942 kfree(dev);
943err_release_region:
Julia Lawall59330822009-07-05 08:37:50 +0200944 release_mem_region(mem->start, resource_size(mem));
Komal Shah010d442c42006-08-13 23:44:09 +0200945
946 return r;
947}
948
949static int
950omap_i2c_remove(struct platform_device *pdev)
951{
952 struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
953 struct resource *mem;
954
955 platform_set_drvdata(pdev, NULL);
956
957 free_irq(dev->irq, dev);
958 i2c_del_adapter(&dev->adapter);
959 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
960 omap_i2c_put_clocks(dev);
Russell King55c381e2008-09-04 14:07:22 +0100961 iounmap(dev->base);
Komal Shah010d442c42006-08-13 23:44:09 +0200962 kfree(dev);
963 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Julia Lawall59330822009-07-05 08:37:50 +0200964 release_mem_region(mem->start, resource_size(mem));
Komal Shah010d442c42006-08-13 23:44:09 +0200965 return 0;
966}
967
968static struct platform_driver omap_i2c_driver = {
969 .probe = omap_i2c_probe,
970 .remove = omap_i2c_remove,
971 .driver = {
972 .name = "i2c_omap",
973 .owner = THIS_MODULE,
974 },
975};
976
977/* I2C may be needed to bring up other drivers */
978static int __init
979omap_i2c_init_driver(void)
980{
981 return platform_driver_register(&omap_i2c_driver);
982}
983subsys_initcall(omap_i2c_init_driver);
984
985static void __exit omap_i2c_exit_driver(void)
986{
987 platform_driver_unregister(&omap_i2c_driver);
988}
989module_exit(omap_i2c_exit_driver);
990
991MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
992MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
993MODULE_LICENSE("GPL");
Kay Sieversadd8eda2008-04-22 22:16:49 +0200994MODULE_ALIAS("platform:i2c_omap");