blob: ee97eae3c973a7025e55fa7b6b78ab96ad8078e1 [file] [log] [blame]
Ben Skeggs56d237d2014-05-19 14:54:33 +10001/*
Ben Skeggs26f6d882011-07-04 16:25:18 +10002 * Copyright 2011 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggs51beb422011-07-05 10:33:08 +100025#include <linux/dma-mapping.h>
Ben Skeggs83fc0832011-07-05 13:08:40 +100026
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/drm_crtc_helper.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010029#include <drm/drm_plane_helper.h>
Ben Skeggs48743222014-05-31 01:48:06 +100030#include <drm/drm_dp_helper.h>
Daniel Vetterb516a9e2015-12-04 09:45:43 +010031#include <drm/drm_fb_helper.h>
Ben Skeggs26f6d882011-07-04 16:25:18 +100032
Ben Skeggsfdb751e2014-08-10 04:10:23 +100033#include <nvif/class.h>
34
Ben Skeggs77145f12012-07-31 16:16:21 +100035#include "nouveau_drm.h"
36#include "nouveau_dma.h"
37#include "nouveau_gem.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100038#include "nouveau_connector.h"
39#include "nouveau_encoder.h"
40#include "nouveau_crtc.h"
Ben Skeggsf589be82012-07-22 11:55:54 +100041#include "nouveau_fence.h"
Ben Skeggs3a89cd02011-07-07 10:47:10 +100042#include "nv50_display.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100043
Ben Skeggs8a464382011-11-12 23:52:07 +100044#define EVO_DMA_NR 9
45
Ben Skeggsbdb8c212011-11-12 01:30:24 +100046#define EVO_MASTER (0x00)
Ben Skeggsa63a97e2011-11-16 15:22:34 +100047#define EVO_FLIP(c) (0x01 + (c))
Ben Skeggs8a464382011-11-12 23:52:07 +100048#define EVO_OVLY(c) (0x05 + (c))
49#define EVO_OIMM(c) (0x09 + (c))
Ben Skeggsbdb8c212011-11-12 01:30:24 +100050#define EVO_CURS(c) (0x0d + (c))
51
Ben Skeggs816af2f2011-11-16 15:48:48 +100052/* offsets in shared sync bo of various structures */
53#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +100054#define EVO_MAST_NTFY EVO_SYNC( 0, 0x00)
55#define EVO_FLIP_SEM0(c) EVO_SYNC((c) + 1, 0x00)
56#define EVO_FLIP_SEM1(c) EVO_SYNC((c) + 1, 0x10)
Ben Skeggs816af2f2011-11-16 15:48:48 +100057
Ben Skeggsb5a794b2012-10-16 14:18:32 +100058/******************************************************************************
59 * EVO channel
60 *****************************************************************************/
61
Ben Skeggse225f442012-11-21 14:40:21 +100062struct nv50_chan {
Ben Skeggs0ad72862014-08-10 04:10:22 +100063 struct nvif_object user;
Ben Skeggsa01ca782015-08-20 14:54:15 +100064 struct nvif_device *device;
Ben Skeggsb5a794b2012-10-16 14:18:32 +100065};
66
67static int
Ben Skeggsa01ca782015-08-20 14:54:15 +100068nv50_chan_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +100069 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +100070 struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +100071{
Ben Skeggs41a63402015-08-20 14:54:16 +100072 struct nvif_sclass *sclass;
73 int ret, i, n;
Ben Skeggs6af52892014-11-03 15:01:33 +100074
Ben Skeggsa01ca782015-08-20 14:54:15 +100075 chan->device = device;
76
Ben Skeggs41a63402015-08-20 14:54:16 +100077 ret = n = nvif_object_sclass_get(disp, &sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +100078 if (ret < 0)
79 return ret;
80
Ben Skeggs410f3ec2014-08-10 04:10:25 +100081 while (oclass[0]) {
Ben Skeggs41a63402015-08-20 14:54:16 +100082 for (i = 0; i < n; i++) {
83 if (sclass[i].oclass == oclass[0]) {
Ben Skeggsfcf3f912015-09-04 14:40:32 +100084 ret = nvif_object_init(disp, 0, oclass[0],
Ben Skeggsa01ca782015-08-20 14:54:15 +100085 data, size, &chan->user);
Ben Skeggs6af52892014-11-03 15:01:33 +100086 if (ret == 0)
87 nvif_object_map(&chan->user);
Ben Skeggs41a63402015-08-20 14:54:16 +100088 nvif_object_sclass_put(&sclass);
Ben Skeggs6af52892014-11-03 15:01:33 +100089 return ret;
90 }
Ben Skeggsb76f1522014-08-10 04:10:28 +100091 }
Ben Skeggs6af52892014-11-03 15:01:33 +100092 oclass++;
Ben Skeggs410f3ec2014-08-10 04:10:25 +100093 }
Ben Skeggs6af52892014-11-03 15:01:33 +100094
Ben Skeggs41a63402015-08-20 14:54:16 +100095 nvif_object_sclass_put(&sclass);
Ben Skeggs410f3ec2014-08-10 04:10:25 +100096 return -ENOSYS;
Ben Skeggsb5a794b2012-10-16 14:18:32 +100097}
98
99static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000100nv50_chan_destroy(struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000101{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000102 nvif_object_fini(&chan->user);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000103}
104
105/******************************************************************************
106 * PIO EVO channel
107 *****************************************************************************/
108
Ben Skeggse225f442012-11-21 14:40:21 +1000109struct nv50_pioc {
110 struct nv50_chan base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000111};
112
113static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000114nv50_pioc_destroy(struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000115{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000116 nv50_chan_destroy(&pioc->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000117}
118
119static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000120nv50_pioc_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000121 const s32 *oclass, u8 head, void *data, u32 size,
Ben Skeggsa01ca782015-08-20 14:54:15 +1000122 struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000123{
Ben Skeggsa01ca782015-08-20 14:54:15 +1000124 return nv50_chan_create(device, disp, oclass, head, data, size,
125 &pioc->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000126}
127
128/******************************************************************************
129 * Cursor Immediate
130 *****************************************************************************/
131
132struct nv50_curs {
133 struct nv50_pioc base;
134};
135
136static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000137nv50_curs_create(struct nvif_device *device, struct nvif_object *disp,
138 int head, struct nv50_curs *curs)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000139{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000140 struct nv50_disp_cursor_v0 args = {
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000141 .head = head,
142 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000143 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000144 GK104_DISP_CURSOR,
145 GF110_DISP_CURSOR,
146 GT214_DISP_CURSOR,
147 G82_DISP_CURSOR,
148 NV50_DISP_CURSOR,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000149 0
150 };
151
Ben Skeggsa01ca782015-08-20 14:54:15 +1000152 return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
153 &curs->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000154}
155
156/******************************************************************************
157 * Overlay Immediate
158 *****************************************************************************/
159
160struct nv50_oimm {
161 struct nv50_pioc base;
162};
163
164static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000165nv50_oimm_create(struct nvif_device *device, struct nvif_object *disp,
166 int head, struct nv50_oimm *oimm)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000167{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000168 struct nv50_disp_cursor_v0 args = {
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000169 .head = head,
170 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000171 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000172 GK104_DISP_OVERLAY,
173 GF110_DISP_OVERLAY,
174 GT214_DISP_OVERLAY,
175 G82_DISP_OVERLAY,
176 NV50_DISP_OVERLAY,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000177 0
178 };
179
Ben Skeggsa01ca782015-08-20 14:54:15 +1000180 return nv50_pioc_create(device, disp, oclass, head, &args, sizeof(args),
181 &oimm->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000182}
183
184/******************************************************************************
185 * DMA EVO channel
186 *****************************************************************************/
187
Ben Skeggse225f442012-11-21 14:40:21 +1000188struct nv50_dmac {
189 struct nv50_chan base;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000190 dma_addr_t handle;
191 u32 *ptr;
Daniel Vetter59ad1462012-12-02 14:49:44 +0100192
Ben Skeggs0ad72862014-08-10 04:10:22 +1000193 struct nvif_object sync;
194 struct nvif_object vram;
195
Daniel Vetter59ad1462012-12-02 14:49:44 +0100196 /* Protects against concurrent pushbuf access to this channel, lock is
197 * grabbed by evo_wait (if the pushbuf reservation is successful) and
198 * dropped again by evo_kick. */
199 struct mutex lock;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000200};
201
202static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000203nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000204{
Ben Skeggsa01ca782015-08-20 14:54:15 +1000205 struct nvif_device *device = dmac->base.device;
206
Ben Skeggs0ad72862014-08-10 04:10:22 +1000207 nvif_object_fini(&dmac->vram);
208 nvif_object_fini(&dmac->sync);
209
210 nv50_chan_destroy(&dmac->base);
211
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000212 if (dmac->ptr) {
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000213 struct device *dev = nvxx_device(device)->dev;
214 dma_free_coherent(dev, PAGE_SIZE, dmac->ptr, dmac->handle);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000215 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000216}
217
218static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000219nv50_dmac_create(struct nvif_device *device, struct nvif_object *disp,
Ben Skeggs315a8b22015-08-20 14:54:16 +1000220 const s32 *oclass, u8 head, void *data, u32 size, u64 syncbuf,
Ben Skeggse225f442012-11-21 14:40:21 +1000221 struct nv50_dmac *dmac)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000222{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000223 struct nv50_disp_core_channel_dma_v0 *args = data;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000224 struct nvif_object pushbuf;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000225 int ret;
226
Daniel Vetter59ad1462012-12-02 14:49:44 +0100227 mutex_init(&dmac->lock);
228
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000229 dmac->ptr = dma_alloc_coherent(nvxx_device(device)->dev, PAGE_SIZE,
230 &dmac->handle, GFP_KERNEL);
Ben Skeggs47057302012-11-16 13:58:48 +1000231 if (!dmac->ptr)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000232 return -ENOMEM;
233
Ben Skeggsfcf3f912015-09-04 14:40:32 +1000234 ret = nvif_object_init(&device->object, 0, NV_DMA_FROM_MEMORY,
235 &(struct nv_dma_v0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000236 .target = NV_DMA_V0_TARGET_PCI_US,
237 .access = NV_DMA_V0_ACCESS_RD,
Ben Skeggs47057302012-11-16 13:58:48 +1000238 .start = dmac->handle + 0x0000,
239 .limit = dmac->handle + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000240 }, sizeof(struct nv_dma_v0), &pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000241 if (ret)
242 return ret;
243
Ben Skeggsbf81df92015-08-20 14:54:16 +1000244 args->pushbuf = nvif_handle(&pushbuf);
245
Ben Skeggsa01ca782015-08-20 14:54:15 +1000246 ret = nv50_chan_create(device, disp, oclass, head, data, size,
247 &dmac->base);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000248 nvif_object_fini(&pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000249 if (ret)
250 return ret;
251
Ben Skeggsa01ca782015-08-20 14:54:15 +1000252 ret = nvif_object_init(&dmac->base.user, 0xf0000000, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000253 &(struct nv_dma_v0) {
254 .target = NV_DMA_V0_TARGET_VRAM,
255 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000256 .start = syncbuf + 0x0000,
257 .limit = syncbuf + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000258 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000259 &dmac->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000260 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000261 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000262
Ben Skeggsa01ca782015-08-20 14:54:15 +1000263 ret = nvif_object_init(&dmac->base.user, 0xf0000001, NV_DMA_IN_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000264 &(struct nv_dma_v0) {
265 .target = NV_DMA_V0_TARGET_VRAM,
266 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000267 .start = 0,
Ben Skeggsf392ec42014-08-10 04:10:28 +1000268 .limit = device->info.ram_user - 1,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000269 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000270 &dmac->vram);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000271 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000272 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000273
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000274 return ret;
275}
276
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000277/******************************************************************************
278 * Core
279 *****************************************************************************/
280
Ben Skeggse225f442012-11-21 14:40:21 +1000281struct nv50_mast {
282 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000283};
284
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000285static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000286nv50_core_create(struct nvif_device *device, struct nvif_object *disp,
287 u64 syncbuf, struct nv50_mast *core)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000288{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000289 struct nv50_disp_core_channel_dma_v0 args = {
290 .pushbuf = 0xb0007d00,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000291 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000292 static const s32 oclass[] = {
Ben Skeggsdbbd6bc2014-08-19 10:23:47 +1000293 GM204_DISP_CORE_CHANNEL_DMA,
Ben Skeggs648d4df2014-08-10 04:10:27 +1000294 GM107_DISP_CORE_CHANNEL_DMA,
295 GK110_DISP_CORE_CHANNEL_DMA,
296 GK104_DISP_CORE_CHANNEL_DMA,
297 GF110_DISP_CORE_CHANNEL_DMA,
298 GT214_DISP_CORE_CHANNEL_DMA,
299 GT206_DISP_CORE_CHANNEL_DMA,
300 GT200_DISP_CORE_CHANNEL_DMA,
301 G82_DISP_CORE_CHANNEL_DMA,
302 NV50_DISP_CORE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000303 0
304 };
305
Ben Skeggsa01ca782015-08-20 14:54:15 +1000306 return nv50_dmac_create(device, disp, oclass, 0, &args, sizeof(args),
307 syncbuf, &core->base);
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000308}
309
310/******************************************************************************
311 * Base
312 *****************************************************************************/
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000313
Ben Skeggse225f442012-11-21 14:40:21 +1000314struct nv50_sync {
315 struct nv50_dmac base;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000316 u32 addr;
317 u32 data;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000318};
319
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000320static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000321nv50_base_create(struct nvif_device *device, struct nvif_object *disp,
322 int head, u64 syncbuf, struct nv50_sync *base)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000323{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000324 struct nv50_disp_base_channel_dma_v0 args = {
325 .pushbuf = 0xb0007c00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000326 .head = head,
327 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000328 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000329 GK110_DISP_BASE_CHANNEL_DMA,
330 GK104_DISP_BASE_CHANNEL_DMA,
331 GF110_DISP_BASE_CHANNEL_DMA,
332 GT214_DISP_BASE_CHANNEL_DMA,
333 GT200_DISP_BASE_CHANNEL_DMA,
334 G82_DISP_BASE_CHANNEL_DMA,
335 NV50_DISP_BASE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000336 0
337 };
338
Ben Skeggsa01ca782015-08-20 14:54:15 +1000339 return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000340 syncbuf, &base->base);
341}
342
343/******************************************************************************
344 * Overlay
345 *****************************************************************************/
346
Ben Skeggse225f442012-11-21 14:40:21 +1000347struct nv50_ovly {
348 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000349};
Ben Skeggsf20ce962011-07-08 13:17:01 +1000350
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000351static int
Ben Skeggsa01ca782015-08-20 14:54:15 +1000352nv50_ovly_create(struct nvif_device *device, struct nvif_object *disp,
353 int head, u64 syncbuf, struct nv50_ovly *ovly)
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000354{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000355 struct nv50_disp_overlay_channel_dma_v0 args = {
356 .pushbuf = 0xb0007e00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000357 .head = head,
358 };
Ben Skeggs315a8b22015-08-20 14:54:16 +1000359 static const s32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000360 GK104_DISP_OVERLAY_CONTROL_DMA,
361 GF110_DISP_OVERLAY_CONTROL_DMA,
362 GT214_DISP_OVERLAY_CHANNEL_DMA,
363 GT200_DISP_OVERLAY_CHANNEL_DMA,
364 G82_DISP_OVERLAY_CHANNEL_DMA,
365 NV50_DISP_OVERLAY_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000366 0
367 };
368
Ben Skeggsa01ca782015-08-20 14:54:15 +1000369 return nv50_dmac_create(device, disp, oclass, head, &args, sizeof(args),
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000370 syncbuf, &ovly->base);
371}
Ben Skeggs26f6d882011-07-04 16:25:18 +1000372
Ben Skeggse225f442012-11-21 14:40:21 +1000373struct nv50_head {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000374 struct nouveau_crtc base;
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000375 struct nouveau_bo *image;
Ben Skeggse225f442012-11-21 14:40:21 +1000376 struct nv50_curs curs;
377 struct nv50_sync sync;
378 struct nv50_ovly ovly;
379 struct nv50_oimm oimm;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000380};
381
Ben Skeggse225f442012-11-21 14:40:21 +1000382#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
383#define nv50_curs(c) (&nv50_head(c)->curs)
384#define nv50_sync(c) (&nv50_head(c)->sync)
385#define nv50_ovly(c) (&nv50_head(c)->ovly)
386#define nv50_oimm(c) (&nv50_head(c)->oimm)
387#define nv50_chan(c) (&(c)->base.base)
Ben Skeggs0ad72862014-08-10 04:10:22 +1000388#define nv50_vers(c) nv50_chan(c)->user.oclass
389
390struct nv50_fbdma {
391 struct list_head head;
392 struct nvif_object core;
393 struct nvif_object base[4];
394};
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000395
Ben Skeggse225f442012-11-21 14:40:21 +1000396struct nv50_disp {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000397 struct nvif_object *disp;
Ben Skeggse225f442012-11-21 14:40:21 +1000398 struct nv50_mast mast;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000399
Ben Skeggs8a423642014-08-10 04:10:19 +1000400 struct list_head fbdma;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000401
402 struct nouveau_bo *sync;
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000403};
404
Ben Skeggse225f442012-11-21 14:40:21 +1000405static struct nv50_disp *
406nv50_disp(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +1000407{
Ben Skeggs77145f12012-07-31 16:16:21 +1000408 return nouveau_display(dev)->priv;
Ben Skeggs26f6d882011-07-04 16:25:18 +1000409}
410
Ben Skeggse225f442012-11-21 14:40:21 +1000411#define nv50_mast(d) (&nv50_disp(d)->mast)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000412
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000413static struct drm_crtc *
Ben Skeggse225f442012-11-21 14:40:21 +1000414nv50_display_crtc_get(struct drm_encoder *encoder)
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000415{
416 return nouveau_encoder(encoder)->crtc;
417}
418
419/******************************************************************************
420 * EVO channel helpers
421 *****************************************************************************/
Ben Skeggs51beb422011-07-05 10:33:08 +1000422static u32 *
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000423evo_wait(void *evoc, int nr)
Ben Skeggs51beb422011-07-05 10:33:08 +1000424{
Ben Skeggse225f442012-11-21 14:40:21 +1000425 struct nv50_dmac *dmac = evoc;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000426 struct nvif_device *device = dmac->base.device;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000427 u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
Ben Skeggs51beb422011-07-05 10:33:08 +1000428
Daniel Vetter59ad1462012-12-02 14:49:44 +0100429 mutex_lock(&dmac->lock);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000430 if (put + nr >= (PAGE_SIZE / 4) - 8) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000431 dmac->ptr[put] = 0x20000000;
Ben Skeggs51beb422011-07-05 10:33:08 +1000432
Ben Skeggs0ad72862014-08-10 04:10:22 +1000433 nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
Ben Skeggs54442042015-08-20 14:54:11 +1000434 if (nvif_msec(device, 2000,
435 if (!nvif_rd32(&dmac->base.user, 0x0004))
436 break;
437 ) < 0) {
Daniel Vetter59ad1462012-12-02 14:49:44 +0100438 mutex_unlock(&dmac->lock);
Ben Skeggs9ad97ed2015-08-20 14:54:13 +1000439 printk(KERN_ERR "nouveau: evo channel stalled\n");
Ben Skeggs51beb422011-07-05 10:33:08 +1000440 return NULL;
441 }
442
443 put = 0;
444 }
445
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000446 return dmac->ptr + put;
Ben Skeggs51beb422011-07-05 10:33:08 +1000447}
448
449static void
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000450evo_kick(u32 *push, void *evoc)
Ben Skeggs51beb422011-07-05 10:33:08 +1000451{
Ben Skeggse225f442012-11-21 14:40:21 +1000452 struct nv50_dmac *dmac = evoc;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000453 nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
Daniel Vetter59ad1462012-12-02 14:49:44 +0100454 mutex_unlock(&dmac->lock);
Ben Skeggs51beb422011-07-05 10:33:08 +1000455}
456
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000457#if 1
Ben Skeggs51beb422011-07-05 10:33:08 +1000458#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
459#define evo_data(p,d) *((p)++) = (d)
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000460#else
461#define evo_mthd(p,m,s) do { \
462 const u32 _m = (m), _s = (s); \
463 printk(KERN_ERR "%04x %d %s\n", _m, _s, __func__); \
464 *((p)++) = ((_s << 18) | _m); \
465} while(0)
466#define evo_data(p,d) do { \
467 const u32 _d = (d); \
468 printk(KERN_ERR "\t%08x\n", _d); \
469 *((p)++) = _d; \
470} while(0)
471#endif
Ben Skeggs51beb422011-07-05 10:33:08 +1000472
Ben Skeggs3376ee32011-11-12 14:28:12 +1000473static bool
474evo_sync_wait(void *data)
475{
Ben Skeggs5cc027f2013-02-18 17:50:51 -0500476 if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
477 return true;
478 usleep_range(1, 2);
479 return false;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000480}
481
482static int
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000483evo_sync(struct drm_device *dev)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000484{
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000485 struct nvif_device *device = &nouveau_drm(dev)->device;
Ben Skeggse225f442012-11-21 14:40:21 +1000486 struct nv50_disp *disp = nv50_disp(dev);
487 struct nv50_mast *mast = nv50_mast(dev);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000488 u32 *push = evo_wait(mast, 8);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000489 if (push) {
Ben Skeggs816af2f2011-11-16 15:48:48 +1000490 nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000491 evo_mthd(push, 0x0084, 1);
Ben Skeggs816af2f2011-11-16 15:48:48 +1000492 evo_data(push, 0x80000000 | EVO_MAST_NTFY);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000493 evo_mthd(push, 0x0080, 2);
494 evo_data(push, 0x00000000);
495 evo_data(push, 0x00000000);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000496 evo_kick(push, mast);
Ben Skeggs54442042015-08-20 14:54:11 +1000497 if (nvif_msec(device, 2000,
498 if (evo_sync_wait(disp->sync))
499 break;
500 ) >= 0)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000501 return 0;
502 }
503
504 return -EBUSY;
505}
506
507/******************************************************************************
Ben Skeggsa63a97e2011-11-16 15:22:34 +1000508 * Page flipping channel
Ben Skeggs3376ee32011-11-12 14:28:12 +1000509 *****************************************************************************/
510struct nouveau_bo *
Ben Skeggse225f442012-11-21 14:40:21 +1000511nv50_display_crtc_sema(struct drm_device *dev, int crtc)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000512{
Ben Skeggse225f442012-11-21 14:40:21 +1000513 return nv50_disp(dev)->sync;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000514}
515
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000516struct nv50_display_flip {
517 struct nv50_disp *disp;
518 struct nv50_sync *chan;
519};
520
521static bool
522nv50_display_flip_wait(void *data)
523{
524 struct nv50_display_flip *flip = data;
525 if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
Calvin Owensb1ea3e62013-04-07 21:01:19 -0500526 flip->chan->data)
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000527 return true;
528 usleep_range(1, 2);
529 return false;
530}
531
Ben Skeggs3376ee32011-11-12 14:28:12 +1000532void
Ben Skeggse225f442012-11-21 14:40:21 +1000533nv50_display_flip_stop(struct drm_crtc *crtc)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000534{
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000535 struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000536 struct nv50_display_flip flip = {
537 .disp = nv50_disp(crtc->dev),
538 .chan = nv50_sync(crtc),
539 };
Ben Skeggs3376ee32011-11-12 14:28:12 +1000540 u32 *push;
541
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000542 push = evo_wait(flip.chan, 8);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000543 if (push) {
544 evo_mthd(push, 0x0084, 1);
545 evo_data(push, 0x00000000);
546 evo_mthd(push, 0x0094, 1);
547 evo_data(push, 0x00000000);
548 evo_mthd(push, 0x00c0, 1);
549 evo_data(push, 0x00000000);
550 evo_mthd(push, 0x0080, 1);
551 evo_data(push, 0x00000000);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000552 evo_kick(push, flip.chan);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000553 }
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000554
Ben Skeggs54442042015-08-20 14:54:11 +1000555 nvif_msec(device, 2000,
556 if (nv50_display_flip_wait(&flip))
557 break;
558 );
Ben Skeggs3376ee32011-11-12 14:28:12 +1000559}
560
561int
Ben Skeggse225f442012-11-21 14:40:21 +1000562nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Ben Skeggs3376ee32011-11-12 14:28:12 +1000563 struct nouveau_channel *chan, u32 swap_interval)
564{
565 struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000566 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000567 struct nv50_head *head = nv50_head(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +1000568 struct nv50_sync *sync = nv50_sync(crtc);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000569 u32 *push;
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000570 int ret;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000571
Ben Skeggs9ba83102014-12-22 19:50:23 +1000572 if (crtc->primary->fb->width != fb->width ||
573 crtc->primary->fb->height != fb->height)
574 return -EINVAL;
575
Ben Skeggs3376ee32011-11-12 14:28:12 +1000576 swap_interval <<= 4;
577 if (swap_interval == 0)
578 swap_interval |= 0x100;
Ben Skeggsf60b6e72013-03-19 15:20:00 +1000579 if (chan == NULL)
580 evo_sync(crtc->dev);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000581
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000582 push = evo_wait(sync, 128);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000583 if (unlikely(push == NULL))
584 return -EBUSY;
585
Ben Skeggsa01ca782015-08-20 14:54:15 +1000586 if (chan && chan->user.oclass < G82_CHANNEL_GPFIFO) {
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000587 ret = RING_SPACE(chan, 8);
588 if (ret)
589 return ret;
Ben Skeggs67f97182013-02-26 12:02:54 +1000590
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000591 BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000592 OUT_RING (chan, NvEvoSema0 + nv_crtc->index);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000593 OUT_RING (chan, sync->addr ^ 0x10);
594 BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
595 OUT_RING (chan, sync->data + 1);
596 BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
597 OUT_RING (chan, sync->addr);
598 OUT_RING (chan, sync->data);
599 } else
Ben Skeggsa01ca782015-08-20 14:54:15 +1000600 if (chan && chan->user.oclass < FERMI_CHANNEL_GPFIFO) {
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000601 u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000602 ret = RING_SPACE(chan, 12);
603 if (ret)
604 return ret;
Ben Skeggsa34caf72013-02-14 09:28:37 +1000605
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000606 BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000607 OUT_RING (chan, chan->vram.handle);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000608 BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
609 OUT_RING (chan, upper_32_bits(addr ^ 0x10));
610 OUT_RING (chan, lower_32_bits(addr ^ 0x10));
611 OUT_RING (chan, sync->data + 1);
612 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
613 BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
614 OUT_RING (chan, upper_32_bits(addr));
615 OUT_RING (chan, lower_32_bits(addr));
616 OUT_RING (chan, sync->data);
617 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
618 } else
619 if (chan) {
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000620 u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000621 ret = RING_SPACE(chan, 10);
622 if (ret)
623 return ret;
Ben Skeggs67f97182013-02-26 12:02:54 +1000624
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000625 BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
626 OUT_RING (chan, upper_32_bits(addr ^ 0x10));
627 OUT_RING (chan, lower_32_bits(addr ^ 0x10));
628 OUT_RING (chan, sync->data + 1);
629 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
630 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
631 BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
632 OUT_RING (chan, upper_32_bits(addr));
633 OUT_RING (chan, lower_32_bits(addr));
634 OUT_RING (chan, sync->data);
635 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
636 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
637 }
Ben Skeggs35bcf5d2012-04-30 11:34:10 -0500638
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000639 if (chan) {
640 sync->addr ^= 0x10;
641 sync->data++;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000642 FIRE_RING (chan);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000643 }
644
645 /* queue the flip */
646 evo_mthd(push, 0x0100, 1);
647 evo_data(push, 0xfffe0000);
648 evo_mthd(push, 0x0084, 1);
649 evo_data(push, swap_interval);
650 if (!(swap_interval & 0x00000100)) {
651 evo_mthd(push, 0x00e0, 1);
652 evo_data(push, 0x40000000);
653 }
654 evo_mthd(push, 0x0088, 4);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000655 evo_data(push, sync->addr);
656 evo_data(push, sync->data++);
657 evo_data(push, sync->data);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000658 evo_data(push, sync->base.sync.handle);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000659 evo_mthd(push, 0x00a0, 2);
660 evo_data(push, 0x00000000);
661 evo_data(push, 0x00000000);
662 evo_mthd(push, 0x00c0, 1);
Ben Skeggs8a423642014-08-10 04:10:19 +1000663 evo_data(push, nv_fb->r_handle);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000664 evo_mthd(push, 0x0110, 2);
665 evo_data(push, 0x00000000);
666 evo_data(push, 0x00000000);
Ben Skeggs648d4df2014-08-10 04:10:27 +1000667 if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
Ben Skeggsed5085a52012-11-16 13:16:51 +1000668 evo_mthd(push, 0x0800, 5);
669 evo_data(push, nv_fb->nvbo->bo.offset >> 8);
670 evo_data(push, 0);
671 evo_data(push, (fb->height << 16) | fb->width);
672 evo_data(push, nv_fb->r_pitch);
673 evo_data(push, nv_fb->r_format);
674 } else {
675 evo_mthd(push, 0x0400, 5);
676 evo_data(push, nv_fb->nvbo->bo.offset >> 8);
677 evo_data(push, 0);
678 evo_data(push, (fb->height << 16) | fb->width);
679 evo_data(push, nv_fb->r_pitch);
680 evo_data(push, nv_fb->r_format);
681 }
Ben Skeggs3376ee32011-11-12 14:28:12 +1000682 evo_mthd(push, 0x0080, 1);
683 evo_data(push, 0x00000000);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000684 evo_kick(push, sync);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000685
686 nouveau_bo_ref(nv_fb->nvbo, &head->image);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000687 return 0;
688}
689
Ben Skeggs26f6d882011-07-04 16:25:18 +1000690/******************************************************************************
Ben Skeggs438d99e2011-07-05 16:48:06 +1000691 * CRTC
692 *****************************************************************************/
693static int
Ben Skeggse225f442012-11-21 14:40:21 +1000694nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggs438d99e2011-07-05 16:48:06 +1000695{
Ben Skeggse225f442012-11-21 14:40:21 +1000696 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsde691852011-10-17 12:23:41 +1000697 struct nouveau_connector *nv_connector;
698 struct drm_connector *connector;
699 u32 *push, mode = 0x00;
Ben Skeggs438d99e2011-07-05 16:48:06 +1000700
Ben Skeggs488ff202011-10-17 10:38:10 +1000701 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggsde691852011-10-17 12:23:41 +1000702 connector = &nv_connector->base;
703 if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
Matt Roperf4510a22014-04-01 15:22:40 -0700704 if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
Ben Skeggsde691852011-10-17 12:23:41 +1000705 mode = DITHERING_MODE_DYNAMIC2X2;
706 } else {
707 mode = nv_connector->dithering_mode;
708 }
709
710 if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
711 if (connector->display_info.bpc >= 8)
712 mode |= DITHERING_DEPTH_8BPC;
713 } else {
714 mode |= nv_connector->dithering_depth;
Ben Skeggs438d99e2011-07-05 16:48:06 +1000715 }
716
Ben Skeggsde8268c2012-11-16 10:24:31 +1000717 push = evo_wait(mast, 4);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000718 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000719 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000720 evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
721 evo_data(push, mode);
722 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +1000723 if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000724 evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
725 evo_data(push, mode);
726 } else {
727 evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
728 evo_data(push, mode);
729 }
730
Ben Skeggs438d99e2011-07-05 16:48:06 +1000731 if (update) {
732 evo_mthd(push, 0x0080, 1);
733 evo_data(push, 0x00000000);
734 }
Ben Skeggsde8268c2012-11-16 10:24:31 +1000735 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000736 }
737
738 return 0;
739}
740
741static int
Ben Skeggse225f442012-11-21 14:40:21 +1000742nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggs438d99e2011-07-05 16:48:06 +1000743{
Ben Skeggse225f442012-11-21 14:40:21 +1000744 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggs92854622011-11-11 23:49:06 +1000745 struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000746 struct drm_crtc *crtc = &nv_crtc->base;
Ben Skeggsf3fdc522011-07-07 16:01:57 +1000747 struct nouveau_connector *nv_connector;
Ben Skeggs92854622011-11-11 23:49:06 +1000748 int mode = DRM_MODE_SCALE_NONE;
749 u32 oX, oY, *push;
Ben Skeggs438d99e2011-07-05 16:48:06 +1000750
Ben Skeggs92854622011-11-11 23:49:06 +1000751 /* start off at the resolution we programmed the crtc for, this
752 * effectively handles NONE/FULL scaling
753 */
Ben Skeggsf3fdc522011-07-07 16:01:57 +1000754 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggs576f7912014-12-22 17:19:26 +1000755 if (nv_connector && nv_connector->native_mode) {
Ben Skeggs92854622011-11-11 23:49:06 +1000756 mode = nv_connector->scaling_mode;
Ben Skeggs576f7912014-12-22 17:19:26 +1000757 if (nv_connector->scaling_full) /* non-EDID LVDS/eDP mode */
758 mode = DRM_MODE_SCALE_FULLSCREEN;
759 }
Ben Skeggsf3fdc522011-07-07 16:01:57 +1000760
Ben Skeggs92854622011-11-11 23:49:06 +1000761 if (mode != DRM_MODE_SCALE_NONE)
762 omode = nv_connector->native_mode;
763 else
764 omode = umode;
765
766 oX = omode->hdisplay;
767 oY = omode->vdisplay;
768 if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
769 oY *= 2;
770
771 /* add overscan compensation if necessary, will keep the aspect
772 * ratio the same as the backend mode unless overridden by the
773 * user setting both hborder and vborder properties.
774 */
775 if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
776 (nv_connector->underscan == UNDERSCAN_AUTO &&
777 nv_connector->edid &&
778 drm_detect_hdmi_monitor(nv_connector->edid)))) {
779 u32 bX = nv_connector->underscan_hborder;
780 u32 bY = nv_connector->underscan_vborder;
781 u32 aspect = (oY << 19) / oX;
782
783 if (bX) {
784 oX -= (bX * 2);
785 if (bY) oY -= (bY * 2);
786 else oY = ((oX * aspect) + (aspect / 2)) >> 19;
787 } else {
788 oX -= (oX >> 4) + 32;
789 if (bY) oY -= (bY * 2);
790 else oY = ((oX * aspect) + (aspect / 2)) >> 19;
Ben Skeggsf3fdc522011-07-07 16:01:57 +1000791 }
792 }
Ben Skeggs438d99e2011-07-05 16:48:06 +1000793
Ben Skeggs92854622011-11-11 23:49:06 +1000794 /* handle CENTER/ASPECT scaling, taking into account the areas
795 * removed already for overscan compensation
796 */
797 switch (mode) {
798 case DRM_MODE_SCALE_CENTER:
799 oX = min((u32)umode->hdisplay, oX);
800 oY = min((u32)umode->vdisplay, oY);
801 /* fall-through */
802 case DRM_MODE_SCALE_ASPECT:
803 if (oY < oX) {
804 u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
805 oX = ((oY * aspect) + (aspect / 2)) >> 19;
806 } else {
807 u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
808 oY = ((oX * aspect) + (aspect / 2)) >> 19;
809 }
810 break;
811 default:
812 break;
813 }
814
Ben Skeggsde8268c2012-11-16 10:24:31 +1000815 push = evo_wait(mast, 8);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000816 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000817 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000818 /*XXX: SCALE_CTRL_ACTIVE??? */
819 evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
820 evo_data(push, (oY << 16) | oX);
821 evo_data(push, (oY << 16) | oX);
822 evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
823 evo_data(push, 0x00000000);
824 evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
825 evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
826 } else {
827 evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
828 evo_data(push, (oY << 16) | oX);
829 evo_data(push, (oY << 16) | oX);
830 evo_data(push, (oY << 16) | oX);
831 evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
832 evo_data(push, 0x00000000);
833 evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
834 evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
835 }
836
837 evo_kick(push, mast);
838
Ben Skeggs3376ee32011-11-12 14:28:12 +1000839 if (update) {
Ben Skeggse225f442012-11-21 14:40:21 +1000840 nv50_display_flip_stop(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -0700841 nv50_display_flip_next(crtc, crtc->primary->fb,
842 NULL, 1);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000843 }
Ben Skeggs438d99e2011-07-05 16:48:06 +1000844 }
845
846 return 0;
847}
848
849static int
Roy Splieteae73822014-10-30 22:57:45 +0100850nv50_crtc_set_raster_vblank_dmi(struct nouveau_crtc *nv_crtc, u32 usec)
851{
852 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
853 u32 *push;
854
855 push = evo_wait(mast, 8);
856 if (!push)
857 return -ENOMEM;
858
859 evo_mthd(push, 0x0828 + (nv_crtc->index * 0x400), 1);
860 evo_data(push, usec);
861 evo_kick(push, mast);
862 return 0;
863}
864
865static int
Ben Skeggse225f442012-11-21 14:40:21 +1000866nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggsf9887d02012-11-21 13:03:42 +1000867{
Ben Skeggse225f442012-11-21 14:40:21 +1000868 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsf9887d02012-11-21 13:03:42 +1000869 u32 *push, hue, vib;
870 int adj;
871
872 adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
873 vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
874 hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;
875
876 push = evo_wait(mast, 16);
877 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000878 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsf9887d02012-11-21 13:03:42 +1000879 evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
880 evo_data(push, (hue << 20) | (vib << 8));
881 } else {
882 evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
883 evo_data(push, (hue << 20) | (vib << 8));
884 }
885
886 if (update) {
887 evo_mthd(push, 0x0080, 1);
888 evo_data(push, 0x00000000);
889 }
890 evo_kick(push, mast);
891 }
892
893 return 0;
894}
895
896static int
Ben Skeggse225f442012-11-21 14:40:21 +1000897nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
Ben Skeggs438d99e2011-07-05 16:48:06 +1000898 int x, int y, bool update)
899{
900 struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
Ben Skeggse225f442012-11-21 14:40:21 +1000901 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000902 u32 *push;
903
Ben Skeggsde8268c2012-11-16 10:24:31 +1000904 push = evo_wait(mast, 16);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000905 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000906 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000907 evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
908 evo_data(push, nvfb->nvbo->bo.offset >> 8);
909 evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
910 evo_data(push, (fb->height << 16) | fb->width);
911 evo_data(push, nvfb->r_pitch);
912 evo_data(push, nvfb->r_format);
913 evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
914 evo_data(push, (y << 16) | x);
Ben Skeggs648d4df2014-08-10 04:10:27 +1000915 if (nv50_vers(mast) > NV50_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000916 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
Ben Skeggs8a423642014-08-10 04:10:19 +1000917 evo_data(push, nvfb->r_handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000918 }
919 } else {
920 evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
921 evo_data(push, nvfb->nvbo->bo.offset >> 8);
922 evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
923 evo_data(push, (fb->height << 16) | fb->width);
924 evo_data(push, nvfb->r_pitch);
925 evo_data(push, nvfb->r_format);
Ben Skeggs8a423642014-08-10 04:10:19 +1000926 evo_data(push, nvfb->r_handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000927 evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
928 evo_data(push, (y << 16) | x);
929 }
930
Ben Skeggsa46232e2011-07-07 15:23:48 +1000931 if (update) {
932 evo_mthd(push, 0x0080, 1);
933 evo_data(push, 0x00000000);
934 }
Ben Skeggsde8268c2012-11-16 10:24:31 +1000935 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000936 }
937
Ben Skeggs8a423642014-08-10 04:10:19 +1000938 nv_crtc->fb.handle = nvfb->r_handle;
Ben Skeggs438d99e2011-07-05 16:48:06 +1000939 return 0;
940}
941
942static void
Ben Skeggse225f442012-11-21 14:40:21 +1000943nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +1000944{
Ben Skeggse225f442012-11-21 14:40:21 +1000945 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000946 u32 *push = evo_wait(mast, 16);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000947 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000948 if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000949 evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
950 evo_data(push, 0x85000000);
Maarten Lankhorst4dc63932015-01-13 09:18:49 +0100951 evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000952 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +1000953 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000954 evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
955 evo_data(push, 0x85000000);
Maarten Lankhorst4dc63932015-01-13 09:18:49 +0100956 evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000957 evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000958 evo_data(push, mast->base.vram.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000959 } else {
Ben Skeggs438d99e2011-07-05 16:48:06 +1000960 evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
961 evo_data(push, 0x85000000);
Maarten Lankhorst4dc63932015-01-13 09:18:49 +0100962 evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000963 evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000964 evo_data(push, mast->base.vram.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000965 }
966 evo_kick(push, mast);
967 }
Maarten Lankhorst4dc63932015-01-13 09:18:49 +0100968 nv_crtc->cursor.visible = true;
Ben Skeggsde8268c2012-11-16 10:24:31 +1000969}
970
971static void
Ben Skeggse225f442012-11-21 14:40:21 +1000972nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
Ben Skeggsde8268c2012-11-16 10:24:31 +1000973{
Ben Skeggse225f442012-11-21 14:40:21 +1000974 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000975 u32 *push = evo_wait(mast, 16);
976 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000977 if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000978 evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
979 evo_data(push, 0x05000000);
980 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +1000981 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000982 evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
983 evo_data(push, 0x05000000);
984 evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
985 evo_data(push, 0x00000000);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000986 } else {
987 evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
988 evo_data(push, 0x05000000);
989 evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
990 evo_data(push, 0x00000000);
991 }
Ben Skeggsde8268c2012-11-16 10:24:31 +1000992 evo_kick(push, mast);
993 }
Maarten Lankhorst4dc63932015-01-13 09:18:49 +0100994 nv_crtc->cursor.visible = false;
Ben Skeggsde8268c2012-11-16 10:24:31 +1000995}
Ben Skeggs438d99e2011-07-05 16:48:06 +1000996
Ben Skeggsde8268c2012-11-16 10:24:31 +1000997static void
Ben Skeggse225f442012-11-21 14:40:21 +1000998nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
Ben Skeggsde8268c2012-11-16 10:24:31 +1000999{
Ben Skeggse225f442012-11-21 14:40:21 +10001000 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001001
Ben Skeggs697bb722015-07-28 17:20:57 +10001002 if (show && nv_crtc->cursor.nvbo && nv_crtc->base.enabled)
Ben Skeggse225f442012-11-21 14:40:21 +10001003 nv50_crtc_cursor_show(nv_crtc);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001004 else
Ben Skeggse225f442012-11-21 14:40:21 +10001005 nv50_crtc_cursor_hide(nv_crtc);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001006
1007 if (update) {
1008 u32 *push = evo_wait(mast, 2);
1009 if (push) {
Ben Skeggs438d99e2011-07-05 16:48:06 +10001010 evo_mthd(push, 0x0080, 1);
1011 evo_data(push, 0x00000000);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001012 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001013 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001014 }
1015}
1016
1017static void
Ben Skeggse225f442012-11-21 14:40:21 +10001018nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001019{
1020}
1021
1022static void
Ben Skeggse225f442012-11-21 14:40:21 +10001023nv50_crtc_prepare(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001024{
1025 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001026 struct nv50_mast *mast = nv50_mast(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001027 u32 *push;
1028
Ben Skeggse225f442012-11-21 14:40:21 +10001029 nv50_display_flip_stop(crtc);
Ben Skeggs3376ee32011-11-12 14:28:12 +10001030
Ben Skeggs56d237d2014-05-19 14:54:33 +10001031 push = evo_wait(mast, 6);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001032 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001033 if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001034 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1035 evo_data(push, 0x00000000);
1036 evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
1037 evo_data(push, 0x40000000);
1038 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +10001039 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001040 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1041 evo_data(push, 0x00000000);
1042 evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
1043 evo_data(push, 0x40000000);
1044 evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
1045 evo_data(push, 0x00000000);
1046 } else {
1047 evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
1048 evo_data(push, 0x00000000);
1049 evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
1050 evo_data(push, 0x03000000);
1051 evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
1052 evo_data(push, 0x00000000);
1053 }
1054
1055 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001056 }
1057
Ben Skeggse225f442012-11-21 14:40:21 +10001058 nv50_crtc_cursor_show_hide(nv_crtc, false, false);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001059}
1060
1061static void
Ben Skeggse225f442012-11-21 14:40:21 +10001062nv50_crtc_commit(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001063{
1064 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001065 struct nv50_mast *mast = nv50_mast(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001066 u32 *push;
1067
Ben Skeggsde8268c2012-11-16 10:24:31 +10001068 push = evo_wait(mast, 32);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001069 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001070 if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001071 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
Ben Skeggs8a423642014-08-10 04:10:19 +10001072 evo_data(push, nv_crtc->fb.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001073 evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
1074 evo_data(push, 0xc0000000);
1075 evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
1076 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +10001077 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001078 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
Ben Skeggs8a423642014-08-10 04:10:19 +10001079 evo_data(push, nv_crtc->fb.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001080 evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
1081 evo_data(push, 0xc0000000);
1082 evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
1083 evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10001084 evo_data(push, mast->base.vram.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001085 } else {
1086 evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
Ben Skeggs8a423642014-08-10 04:10:19 +10001087 evo_data(push, nv_crtc->fb.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001088 evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
1089 evo_data(push, 0x83000000);
1090 evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
1091 evo_data(push, 0x00000000);
1092 evo_data(push, 0x00000000);
1093 evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10001094 evo_data(push, mast->base.vram.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001095 evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
1096 evo_data(push, 0xffffff00);
1097 }
1098
1099 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001100 }
1101
Ben Skeggs5a560252014-11-10 15:52:02 +10001102 nv50_crtc_cursor_show_hide(nv_crtc, true, true);
Matt Roperf4510a22014-04-01 15:22:40 -07001103 nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001104}
1105
1106static bool
Ben Skeggse225f442012-11-21 14:40:21 +10001107nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001108 struct drm_display_mode *adjusted_mode)
1109{
Ben Skeggseb2e9682014-01-24 10:13:23 +10001110 drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001111 return true;
1112}
1113
1114static int
Ben Skeggse225f442012-11-21 14:40:21 +10001115nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001116{
Matt Roperf4510a22014-04-01 15:22:40 -07001117 struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001118 struct nv50_head *head = nv50_head(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001119 int ret;
1120
Ben Skeggs547ad072014-11-10 12:35:06 +10001121 ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM, true);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001122 if (ret == 0) {
1123 if (head->image)
1124 nouveau_bo_unpin(head->image);
1125 nouveau_bo_ref(nvfb->nvbo, &head->image);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001126 }
1127
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001128 return ret;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001129}
1130
1131static int
Ben Skeggse225f442012-11-21 14:40:21 +10001132nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001133 struct drm_display_mode *mode, int x, int y,
1134 struct drm_framebuffer *old_fb)
1135{
Ben Skeggse225f442012-11-21 14:40:21 +10001136 struct nv50_mast *mast = nv50_mast(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001137 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1138 struct nouveau_connector *nv_connector;
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001139 u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
1140 u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
1141 u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
1142 u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
Roy Spliet1dce6262014-09-12 18:00:13 +02001143 u32 vblan2e = 0, vblan2s = 1, vblankus = 0;
Ben Skeggs3488c572012-03-12 11:42:20 +10001144 u32 *push;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001145 int ret;
1146
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001147 hactive = mode->htotal;
1148 hsynce = mode->hsync_end - mode->hsync_start - 1;
1149 hbackp = mode->htotal - mode->hsync_end;
1150 hblanke = hsynce + hbackp;
1151 hfrontp = mode->hsync_start - mode->hdisplay;
1152 hblanks = mode->htotal - hfrontp - 1;
1153
1154 vactive = mode->vtotal * vscan / ilace;
1155 vsynce = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
1156 vbackp = (mode->vtotal - mode->vsync_end) * vscan / ilace;
1157 vblanke = vsynce + vbackp;
1158 vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
1159 vblanks = vactive - vfrontp - 1;
Roy Spliet1dce6262014-09-12 18:00:13 +02001160 /* XXX: Safe underestimate, even "0" works */
1161 vblankus = (vactive - mode->vdisplay - 2) * hactive;
1162 vblankus *= 1000;
1163 vblankus /= mode->clock;
1164
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001165 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1166 vblan2e = vactive + vsynce + vbackp;
1167 vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
1168 vactive = (vactive * 2) + 1;
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001169 }
1170
Ben Skeggse225f442012-11-21 14:40:21 +10001171 ret = nv50_crtc_swap_fbs(crtc, old_fb);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001172 if (ret)
1173 return ret;
1174
Ben Skeggsde8268c2012-11-16 10:24:31 +10001175 push = evo_wait(mast, 64);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001176 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001177 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001178 evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
1179 evo_data(push, 0x00800000 | mode->clock);
1180 evo_data(push, (ilace == 2) ? 2 : 0);
Roy Splieteae73822014-10-30 22:57:45 +01001181 evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 6);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001182 evo_data(push, 0x00000000);
1183 evo_data(push, (vactive << 16) | hactive);
1184 evo_data(push, ( vsynce << 16) | hsynce);
1185 evo_data(push, (vblanke << 16) | hblanke);
1186 evo_data(push, (vblanks << 16) | hblanks);
1187 evo_data(push, (vblan2e << 16) | vblan2s);
Roy Splieteae73822014-10-30 22:57:45 +01001188 evo_mthd(push, 0x082c + (nv_crtc->index * 0x400), 1);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001189 evo_data(push, 0x00000000);
1190 evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
1191 evo_data(push, 0x00000311);
1192 evo_data(push, 0x00000100);
1193 } else {
1194 evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
1195 evo_data(push, 0x00000000);
1196 evo_data(push, (vactive << 16) | hactive);
1197 evo_data(push, ( vsynce << 16) | hsynce);
1198 evo_data(push, (vblanke << 16) | hblanke);
1199 evo_data(push, (vblanks << 16) | hblanks);
1200 evo_data(push, (vblan2e << 16) | vblan2s);
1201 evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
1202 evo_data(push, 0x00000000); /* ??? */
1203 evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
1204 evo_data(push, mode->clock * 1000);
1205 evo_data(push, 0x00200000); /* ??? */
1206 evo_data(push, mode->clock * 1000);
1207 evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
1208 evo_data(push, 0x00000311);
1209 evo_data(push, 0x00000100);
1210 }
1211
1212 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001213 }
1214
1215 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001216 nv50_crtc_set_dither(nv_crtc, false);
1217 nv50_crtc_set_scale(nv_crtc, false);
Roy Splieteae73822014-10-30 22:57:45 +01001218
1219 /* G94 only accepts this after setting scale */
1220 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA)
1221 nv50_crtc_set_raster_vblank_dmi(nv_crtc, vblankus);
1222
Ben Skeggse225f442012-11-21 14:40:21 +10001223 nv50_crtc_set_color_vibrance(nv_crtc, false);
Matt Roperf4510a22014-04-01 15:22:40 -07001224 nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001225 return 0;
1226}
1227
1228static int
Ben Skeggse225f442012-11-21 14:40:21 +10001229nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001230 struct drm_framebuffer *old_fb)
1231{
Ben Skeggs77145f12012-07-31 16:16:21 +10001232 struct nouveau_drm *drm = nouveau_drm(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001233 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1234 int ret;
1235
Matt Roperf4510a22014-04-01 15:22:40 -07001236 if (!crtc->primary->fb) {
Ben Skeggs77145f12012-07-31 16:16:21 +10001237 NV_DEBUG(drm, "No FB bound\n");
Ben Skeggs84e2ad82011-08-26 09:40:39 +10001238 return 0;
1239 }
1240
Ben Skeggse225f442012-11-21 14:40:21 +10001241 ret = nv50_crtc_swap_fbs(crtc, old_fb);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001242 if (ret)
1243 return ret;
1244
Ben Skeggse225f442012-11-21 14:40:21 +10001245 nv50_display_flip_stop(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -07001246 nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
1247 nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001248 return 0;
1249}
1250
1251static int
Ben Skeggse225f442012-11-21 14:40:21 +10001252nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001253 struct drm_framebuffer *fb, int x, int y,
1254 enum mode_set_atomic state)
1255{
1256 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001257 nv50_display_flip_stop(crtc);
1258 nv50_crtc_set_image(nv_crtc, fb, x, y, true);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001259 return 0;
1260}
1261
1262static void
Ben Skeggse225f442012-11-21 14:40:21 +10001263nv50_crtc_lut_load(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001264{
Ben Skeggse225f442012-11-21 14:40:21 +10001265 struct nv50_disp *disp = nv50_disp(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001266 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1267 void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
1268 int i;
1269
1270 for (i = 0; i < 256; i++) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001271 u16 r = nv_crtc->lut.r[i] >> 2;
1272 u16 g = nv_crtc->lut.g[i] >> 2;
1273 u16 b = nv_crtc->lut.b[i] >> 2;
1274
Ben Skeggs648d4df2014-08-10 04:10:27 +10001275 if (disp->disp->oclass < GF110_DISP) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001276 writew(r + 0x0000, lut + (i * 0x08) + 0);
1277 writew(g + 0x0000, lut + (i * 0x08) + 2);
1278 writew(b + 0x0000, lut + (i * 0x08) + 4);
1279 } else {
1280 writew(r + 0x6000, lut + (i * 0x20) + 0);
1281 writew(g + 0x6000, lut + (i * 0x20) + 2);
1282 writew(b + 0x6000, lut + (i * 0x20) + 4);
1283 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001284 }
1285}
1286
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001287static void
1288nv50_crtc_disable(struct drm_crtc *crtc)
1289{
1290 struct nv50_head *head = nv50_head(crtc);
Ben Skeggsefa366f2014-06-05 12:56:35 +10001291 evo_sync(crtc->dev);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001292 if (head->image)
1293 nouveau_bo_unpin(head->image);
1294 nouveau_bo_ref(NULL, &head->image);
1295}
1296
Ben Skeggs438d99e2011-07-05 16:48:06 +10001297static int
Ben Skeggse225f442012-11-21 14:40:21 +10001298nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001299 uint32_t handle, uint32_t width, uint32_t height)
1300{
1301 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1302 struct drm_device *dev = crtc->dev;
Ben Skeggs5a560252014-11-10 15:52:02 +10001303 struct drm_gem_object *gem = NULL;
1304 struct nouveau_bo *nvbo = NULL;
1305 int ret = 0;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001306
Ben Skeggs5a560252014-11-10 15:52:02 +10001307 if (handle) {
Ben Skeggs438d99e2011-07-05 16:48:06 +10001308 if (width != 64 || height != 64)
1309 return -EINVAL;
1310
1311 gem = drm_gem_object_lookup(dev, file_priv, handle);
1312 if (unlikely(!gem))
1313 return -ENOENT;
1314 nvbo = nouveau_gem_object(gem);
1315
Ben Skeggs5a560252014-11-10 15:52:02 +10001316 ret = nouveau_bo_pin(nvbo, TTM_PL_FLAG_VRAM, true);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001317 }
1318
Ben Skeggs5a560252014-11-10 15:52:02 +10001319 if (ret == 0) {
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001320 if (nv_crtc->cursor.nvbo)
1321 nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1322 nouveau_bo_ref(nvbo, &nv_crtc->cursor.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001323 }
Ben Skeggs5a560252014-11-10 15:52:02 +10001324 drm_gem_object_unreference_unlocked(gem);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001325
Ben Skeggs5a560252014-11-10 15:52:02 +10001326 nv50_crtc_cursor_show_hide(nv_crtc, true, true);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001327 return ret;
1328}
1329
1330static int
Ben Skeggse225f442012-11-21 14:40:21 +10001331nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001332{
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001333 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001334 struct nv50_curs *curs = nv50_curs(crtc);
1335 struct nv50_chan *chan = nv50_chan(curs);
Ben Skeggs0ad72862014-08-10 04:10:22 +10001336 nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
1337 nvif_wr32(&chan->user, 0x0080, 0x00000000);
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001338
1339 nv_crtc->cursor_saved_x = x;
1340 nv_crtc->cursor_saved_y = y;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001341 return 0;
1342}
1343
1344static void
Ben Skeggse225f442012-11-21 14:40:21 +10001345nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001346 uint32_t start, uint32_t size)
1347{
1348 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Dan Carpenterbdefc8c2013-11-28 01:18:47 +03001349 u32 end = min_t(u32, start + size, 256);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001350 u32 i;
1351
1352 for (i = start; i < end; i++) {
1353 nv_crtc->lut.r[i] = r[i];
1354 nv_crtc->lut.g[i] = g[i];
1355 nv_crtc->lut.b[i] = b[i];
1356 }
1357
Ben Skeggse225f442012-11-21 14:40:21 +10001358 nv50_crtc_lut_load(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001359}
1360
1361static void
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001362nv50_crtc_cursor_restore(struct nouveau_crtc *nv_crtc, int x, int y)
1363{
1364 nv50_crtc_cursor_move(&nv_crtc->base, x, y);
1365
1366 nv50_crtc_cursor_show_hide(nv_crtc, true, true);
1367}
1368
1369static void
Ben Skeggse225f442012-11-21 14:40:21 +10001370nv50_crtc_destroy(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001371{
1372 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001373 struct nv50_disp *disp = nv50_disp(crtc->dev);
1374 struct nv50_head *head = nv50_head(crtc);
Ben Skeggs0ad72862014-08-10 04:10:22 +10001375 struct nv50_fbdma *fbdma;
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001376
Ben Skeggs0ad72862014-08-10 04:10:22 +10001377 list_for_each_entry(fbdma, &disp->fbdma, head) {
1378 nvif_object_fini(&fbdma->base[nv_crtc->index]);
1379 }
1380
1381 nv50_dmac_destroy(&head->ovly.base, disp->disp);
1382 nv50_pioc_destroy(&head->oimm.base);
1383 nv50_dmac_destroy(&head->sync.base, disp->disp);
1384 nv50_pioc_destroy(&head->curs.base);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001385
1386 /*XXX: this shouldn't be necessary, but the core doesn't call
1387 * disconnect() during the cleanup paths
1388 */
1389 if (head->image)
1390 nouveau_bo_unpin(head->image);
1391 nouveau_bo_ref(NULL, &head->image);
1392
Ben Skeggs5a560252014-11-10 15:52:02 +10001393 /*XXX: ditto */
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001394 if (nv_crtc->cursor.nvbo)
1395 nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1396 nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001397
Ben Skeggs438d99e2011-07-05 16:48:06 +10001398 nouveau_bo_unmap(nv_crtc->lut.nvbo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001399 if (nv_crtc->lut.nvbo)
1400 nouveau_bo_unpin(nv_crtc->lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001401 nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001402
Ben Skeggs438d99e2011-07-05 16:48:06 +10001403 drm_crtc_cleanup(crtc);
1404 kfree(crtc);
1405}
1406
Ben Skeggse225f442012-11-21 14:40:21 +10001407static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
1408 .dpms = nv50_crtc_dpms,
1409 .prepare = nv50_crtc_prepare,
1410 .commit = nv50_crtc_commit,
1411 .mode_fixup = nv50_crtc_mode_fixup,
1412 .mode_set = nv50_crtc_mode_set,
1413 .mode_set_base = nv50_crtc_mode_set_base,
1414 .mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
1415 .load_lut = nv50_crtc_lut_load,
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001416 .disable = nv50_crtc_disable,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001417};
1418
Ben Skeggse225f442012-11-21 14:40:21 +10001419static const struct drm_crtc_funcs nv50_crtc_func = {
1420 .cursor_set = nv50_crtc_cursor_set,
1421 .cursor_move = nv50_crtc_cursor_move,
1422 .gamma_set = nv50_crtc_gamma_set,
Dave Airlie5addcf02012-09-10 14:20:51 +10001423 .set_config = nouveau_crtc_set_config,
Ben Skeggse225f442012-11-21 14:40:21 +10001424 .destroy = nv50_crtc_destroy,
Ben Skeggs3376ee32011-11-12 14:28:12 +10001425 .page_flip = nouveau_crtc_page_flip,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001426};
1427
1428static int
Ben Skeggs0ad72862014-08-10 04:10:22 +10001429nv50_crtc_create(struct drm_device *dev, int index)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001430{
Ben Skeggsa01ca782015-08-20 14:54:15 +10001431 struct nouveau_drm *drm = nouveau_drm(dev);
1432 struct nvif_device *device = &drm->device;
Ben Skeggse225f442012-11-21 14:40:21 +10001433 struct nv50_disp *disp = nv50_disp(dev);
1434 struct nv50_head *head;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001435 struct drm_crtc *crtc;
1436 int ret, i;
1437
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001438 head = kzalloc(sizeof(*head), GFP_KERNEL);
1439 if (!head)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001440 return -ENOMEM;
1441
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001442 head->base.index = index;
Ben Skeggse225f442012-11-21 14:40:21 +10001443 head->base.set_dither = nv50_crtc_set_dither;
1444 head->base.set_scale = nv50_crtc_set_scale;
1445 head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
Ben Skeggsf9887d02012-11-21 13:03:42 +10001446 head->base.color_vibrance = 50;
1447 head->base.vibrant_hue = 0;
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01001448 head->base.cursor.set_pos = nv50_crtc_cursor_restore;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001449 for (i = 0; i < 256; i++) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001450 head->base.lut.r[i] = i << 8;
1451 head->base.lut.g[i] = i << 8;
1452 head->base.lut.b[i] = i << 8;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001453 }
1454
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001455 crtc = &head->base.base;
Ben Skeggse225f442012-11-21 14:40:21 +10001456 drm_crtc_init(dev, crtc, &nv50_crtc_func);
1457 drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001458 drm_mode_crtc_set_gamma_size(crtc, 256);
1459
Ben Skeggs8ea0d4a2011-07-07 14:49:24 +10001460 ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01001461 0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001462 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10001463 ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001464 if (!ret) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001465 ret = nouveau_bo_map(head->base.lut.nvbo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001466 if (ret)
1467 nouveau_bo_unpin(head->base.lut.nvbo);
1468 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001469 if (ret)
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001470 nouveau_bo_ref(NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001471 }
1472
1473 if (ret)
1474 goto out;
1475
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001476 /* allocate cursor resources */
Ben Skeggsa01ca782015-08-20 14:54:15 +10001477 ret = nv50_curs_create(device, disp->disp, index, &head->curs);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001478 if (ret)
1479 goto out;
1480
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001481 /* allocate page flip / sync resources */
Ben Skeggsa01ca782015-08-20 14:54:15 +10001482 ret = nv50_base_create(device, disp->disp, index, disp->sync->bo.offset,
1483 &head->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001484 if (ret)
1485 goto out;
1486
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10001487 head->sync.addr = EVO_FLIP_SEM0(index);
1488 head->sync.data = 0x00000000;
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001489
1490 /* allocate overlay resources */
Ben Skeggsa01ca782015-08-20 14:54:15 +10001491 ret = nv50_oimm_create(device, disp->disp, index, &head->oimm);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001492 if (ret)
1493 goto out;
1494
Ben Skeggsa01ca782015-08-20 14:54:15 +10001495 ret = nv50_ovly_create(device, disp->disp, index, disp->sync->bo.offset,
1496 &head->ovly);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001497 if (ret)
1498 goto out;
1499
Ben Skeggs438d99e2011-07-05 16:48:06 +10001500out:
1501 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10001502 nv50_crtc_destroy(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001503 return ret;
1504}
1505
1506/******************************************************************************
Ben Skeggsa91d3222014-12-22 16:30:13 +10001507 * Encoder helpers
1508 *****************************************************************************/
1509static bool
1510nv50_encoder_mode_fixup(struct drm_encoder *encoder,
1511 const struct drm_display_mode *mode,
1512 struct drm_display_mode *adjusted_mode)
1513{
1514 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1515 struct nouveau_connector *nv_connector;
1516
1517 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1518 if (nv_connector && nv_connector->native_mode) {
Ben Skeggs576f7912014-12-22 17:19:26 +10001519 nv_connector->scaling_full = false;
1520 if (nv_connector->scaling_mode == DRM_MODE_SCALE_NONE) {
1521 switch (nv_connector->type) {
1522 case DCB_CONNECTOR_LVDS:
1523 case DCB_CONNECTOR_LVDS_SPWG:
1524 case DCB_CONNECTOR_eDP:
1525 /* force use of scaler for non-edid modes */
1526 if (adjusted_mode->type & DRM_MODE_TYPE_DRIVER)
1527 return true;
1528 nv_connector->scaling_full = true;
1529 break;
1530 default:
1531 return true;
1532 }
1533 }
1534
1535 drm_mode_copy(adjusted_mode, nv_connector->native_mode);
Ben Skeggsa91d3222014-12-22 16:30:13 +10001536 }
1537
1538 return true;
1539}
1540
1541/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10001542 * DAC
1543 *****************************************************************************/
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001544static void
Ben Skeggse225f442012-11-21 14:40:21 +10001545nv50_dac_dpms(struct drm_encoder *encoder, int mode)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001546{
1547 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001548 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsbf0eb892014-08-10 04:10:26 +10001549 struct {
1550 struct nv50_disp_mthd_v1 base;
1551 struct nv50_disp_dac_pwr_v0 pwr;
1552 } args = {
1553 .base.version = 1,
1554 .base.method = NV50_DISP_MTHD_V1_DAC_PWR,
1555 .base.hasht = nv_encoder->dcb->hasht,
1556 .base.hashm = nv_encoder->dcb->hashm,
1557 .pwr.state = 1,
1558 .pwr.data = 1,
1559 .pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
1560 mode != DRM_MODE_DPMS_OFF),
1561 .pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
1562 mode != DRM_MODE_DPMS_OFF),
1563 };
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001564
Ben Skeggsbf0eb892014-08-10 04:10:26 +10001565 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001566}
1567
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001568static void
Ben Skeggse225f442012-11-21 14:40:21 +10001569nv50_dac_commit(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001570{
1571}
1572
1573static void
Ben Skeggse225f442012-11-21 14:40:21 +10001574nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001575 struct drm_display_mode *adjusted_mode)
1576{
Ben Skeggse225f442012-11-21 14:40:21 +10001577 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001578 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1579 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs97b19b52012-11-16 11:21:37 +10001580 u32 *push;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001581
Ben Skeggse225f442012-11-21 14:40:21 +10001582 nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001583
Ben Skeggs97b19b52012-11-16 11:21:37 +10001584 push = evo_wait(mast, 8);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001585 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001586 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggs97b19b52012-11-16 11:21:37 +10001587 u32 syncs = 0x00000000;
1588
1589 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1590 syncs |= 0x00000001;
1591 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1592 syncs |= 0x00000002;
1593
1594 evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
1595 evo_data(push, 1 << nv_crtc->index);
1596 evo_data(push, syncs);
1597 } else {
1598 u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
1599 u32 syncs = 0x00000001;
1600
1601 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1602 syncs |= 0x00000008;
1603 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1604 syncs |= 0x00000010;
1605
1606 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1607 magic |= 0x00000001;
1608
1609 evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
1610 evo_data(push, syncs);
1611 evo_data(push, magic);
1612 evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
1613 evo_data(push, 1 << nv_crtc->index);
1614 }
1615
1616 evo_kick(push, mast);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001617 }
1618
1619 nv_encoder->crtc = encoder->crtc;
1620}
1621
1622static void
Ben Skeggse225f442012-11-21 14:40:21 +10001623nv50_dac_disconnect(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001624{
1625 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001626 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs97b19b52012-11-16 11:21:37 +10001627 const int or = nv_encoder->or;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001628 u32 *push;
1629
1630 if (nv_encoder->crtc) {
Ben Skeggse225f442012-11-21 14:40:21 +10001631 nv50_crtc_prepare(nv_encoder->crtc);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001632
Ben Skeggs97b19b52012-11-16 11:21:37 +10001633 push = evo_wait(mast, 4);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001634 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001635 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggs97b19b52012-11-16 11:21:37 +10001636 evo_mthd(push, 0x0400 + (or * 0x080), 1);
1637 evo_data(push, 0x00000000);
1638 } else {
1639 evo_mthd(push, 0x0180 + (or * 0x020), 1);
1640 evo_data(push, 0x00000000);
1641 }
Ben Skeggs97b19b52012-11-16 11:21:37 +10001642 evo_kick(push, mast);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001643 }
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001644 }
Ben Skeggs97b19b52012-11-16 11:21:37 +10001645
1646 nv_encoder->crtc = NULL;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001647}
1648
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10001649static enum drm_connector_status
Ben Skeggse225f442012-11-21 14:40:21 +10001650nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10001651{
Ben Skeggsc4abd312014-08-10 04:10:26 +10001652 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001653 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsc4abd312014-08-10 04:10:26 +10001654 struct {
1655 struct nv50_disp_mthd_v1 base;
1656 struct nv50_disp_dac_load_v0 load;
1657 } args = {
1658 .base.version = 1,
1659 .base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
1660 .base.hasht = nv_encoder->dcb->hasht,
1661 .base.hashm = nv_encoder->dcb->hashm,
1662 };
1663 int ret;
Ben Skeggsb6819932011-07-08 11:14:50 +10001664
Ben Skeggsc4abd312014-08-10 04:10:26 +10001665 args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
1666 if (args.load.data == 0)
1667 args.load.data = 340;
1668
1669 ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
1670 if (ret || !args.load.load)
Ben Skeggs35b21d32012-11-08 12:08:55 +10001671 return connector_status_disconnected;
Ben Skeggsb6819932011-07-08 11:14:50 +10001672
Ben Skeggs35b21d32012-11-08 12:08:55 +10001673 return connector_status_connected;
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10001674}
1675
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001676static void
Ben Skeggse225f442012-11-21 14:40:21 +10001677nv50_dac_destroy(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001678{
1679 drm_encoder_cleanup(encoder);
1680 kfree(encoder);
1681}
1682
Ben Skeggse225f442012-11-21 14:40:21 +10001683static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
1684 .dpms = nv50_dac_dpms,
Ben Skeggsa91d3222014-12-22 16:30:13 +10001685 .mode_fixup = nv50_encoder_mode_fixup,
Ben Skeggse225f442012-11-21 14:40:21 +10001686 .prepare = nv50_dac_disconnect,
1687 .commit = nv50_dac_commit,
1688 .mode_set = nv50_dac_mode_set,
1689 .disable = nv50_dac_disconnect,
1690 .get_crtc = nv50_display_crtc_get,
1691 .detect = nv50_dac_detect
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001692};
1693
Ben Skeggse225f442012-11-21 14:40:21 +10001694static const struct drm_encoder_funcs nv50_dac_func = {
1695 .destroy = nv50_dac_destroy,
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001696};
1697
1698static int
Ben Skeggse225f442012-11-21 14:40:21 +10001699nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001700{
Ben Skeggs5ed50202013-02-11 20:15:03 +10001701 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001702 struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001703 struct nvkm_i2c_bus *bus;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001704 struct nouveau_encoder *nv_encoder;
1705 struct drm_encoder *encoder;
Ben Skeggs5ed50202013-02-11 20:15:03 +10001706 int type = DRM_MODE_ENCODER_DAC;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001707
1708 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
1709 if (!nv_encoder)
1710 return -ENOMEM;
1711 nv_encoder->dcb = dcbe;
1712 nv_encoder->or = ffs(dcbe->or) - 1;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10001713
1714 bus = nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
1715 if (bus)
1716 nv_encoder->i2c = &bus->i2c;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001717
1718 encoder = to_drm_encoder(nv_encoder);
1719 encoder->possible_crtcs = dcbe->heads;
1720 encoder->possible_clones = 0;
Ville Syrjälä13a3d912015-12-09 16:20:18 +02001721 drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type, NULL);
Ben Skeggse225f442012-11-21 14:40:21 +10001722 drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001723
1724 drm_mode_connector_attach_encoder(connector, encoder);
1725 return 0;
1726}
Ben Skeggs26f6d882011-07-04 16:25:18 +10001727
1728/******************************************************************************
Ben Skeggs78951d22011-11-11 18:13:13 +10001729 * Audio
1730 *****************************************************************************/
1731static void
Ben Skeggse225f442012-11-21 14:40:21 +10001732nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10001733{
1734 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggscc2a9072014-09-15 21:29:05 +10001735 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs78951d22011-11-11 18:13:13 +10001736 struct nouveau_connector *nv_connector;
Ben Skeggse225f442012-11-21 14:40:21 +10001737 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsd889c522014-09-15 21:11:51 +10001738 struct __packed {
1739 struct {
1740 struct nv50_disp_mthd_v1 mthd;
1741 struct nv50_disp_sor_hda_eld_v0 eld;
1742 } base;
Ben Skeggs120b0c32014-08-10 04:10:26 +10001743 u8 data[sizeof(nv_connector->base.eld)];
1744 } args = {
Ben Skeggsd889c522014-09-15 21:11:51 +10001745 .base.mthd.version = 1,
1746 .base.mthd.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
1747 .base.mthd.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +10001748 .base.mthd.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
1749 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10001750 };
Ben Skeggs78951d22011-11-11 18:13:13 +10001751
1752 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1753 if (!drm_detect_monitor_audio(nv_connector->edid))
1754 return;
1755
Ben Skeggs78951d22011-11-11 18:13:13 +10001756 drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
Ben Skeggs120b0c32014-08-10 04:10:26 +10001757 memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +10001758
Jani Nikula938fd8a2014-10-28 16:20:48 +02001759 nvif_mthd(disp->disp, 0, &args,
1760 sizeof(args.base) + drm_eld_size(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +10001761}
1762
1763static void
Ben Skeggscc2a9072014-09-15 21:29:05 +10001764nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +10001765{
1766 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001767 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs120b0c32014-08-10 04:10:26 +10001768 struct {
1769 struct nv50_disp_mthd_v1 base;
1770 struct nv50_disp_sor_hda_eld_v0 eld;
1771 } args = {
1772 .base.version = 1,
1773 .base.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
1774 .base.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +10001775 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
1776 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10001777 };
Ben Skeggs78951d22011-11-11 18:13:13 +10001778
Ben Skeggs120b0c32014-08-10 04:10:26 +10001779 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +10001780}
1781
1782/******************************************************************************
1783 * HDMI
1784 *****************************************************************************/
1785static void
Ben Skeggse225f442012-11-21 14:40:21 +10001786nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10001787{
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001788 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1789 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001790 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +10001791 struct {
1792 struct nv50_disp_mthd_v1 base;
1793 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
1794 } args = {
1795 .base.version = 1,
1796 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
1797 .base.hasht = nv_encoder->dcb->hasht,
1798 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
1799 (0x0100 << nv_crtc->index),
1800 .pwr.state = 1,
1801 .pwr.rekey = 56, /* binary driver, and tegra, constant */
1802 };
1803 struct nouveau_connector *nv_connector;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001804 u32 max_ac_packet;
1805
1806 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1807 if (!drm_detect_hdmi_monitor(nv_connector->edid))
1808 return;
1809
1810 max_ac_packet = mode->htotal - mode->hdisplay;
Ben Skeggse00f2232014-08-10 04:10:26 +10001811 max_ac_packet -= args.pwr.rekey;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001812 max_ac_packet -= 18; /* constant from tegra */
Ben Skeggse00f2232014-08-10 04:10:26 +10001813 args.pwr.max_ac_packet = max_ac_packet / 32;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001814
Ben Skeggse00f2232014-08-10 04:10:26 +10001815 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggse225f442012-11-21 14:40:21 +10001816 nv50_audio_mode_set(encoder, mode);
Ben Skeggs78951d22011-11-11 18:13:13 +10001817}
1818
1819static void
Ben Skeggse84a35a2014-06-05 10:59:55 +10001820nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +10001821{
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001822 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001823 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +10001824 struct {
1825 struct nv50_disp_mthd_v1 base;
1826 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
1827 } args = {
1828 .base.version = 1,
1829 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
1830 .base.hasht = nv_encoder->dcb->hasht,
1831 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
1832 (0x0100 << nv_crtc->index),
1833 };
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001834
Ben Skeggse00f2232014-08-10 04:10:26 +10001835 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +10001836}
1837
1838/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10001839 * SOR
1840 *****************************************************************************/
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001841static void
Ben Skeggse225f442012-11-21 14:40:21 +10001842nv50_sor_dpms(struct drm_encoder *encoder, int mode)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001843{
1844 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggsd55b4af2014-08-10 04:10:26 +10001845 struct nv50_disp *disp = nv50_disp(encoder->dev);
1846 struct {
1847 struct nv50_disp_mthd_v1 base;
1848 struct nv50_disp_sor_pwr_v0 pwr;
1849 } args = {
1850 .base.version = 1,
1851 .base.method = NV50_DISP_MTHD_V1_SOR_PWR,
1852 .base.hasht = nv_encoder->dcb->hasht,
1853 .base.hashm = nv_encoder->dcb->hashm,
1854 .pwr.state = mode == DRM_MODE_DPMS_ON,
1855 };
Ben Skeggsc02ed2b2014-08-10 04:10:27 +10001856 struct {
1857 struct nv50_disp_mthd_v1 base;
1858 struct nv50_disp_sor_dp_pwr_v0 pwr;
1859 } link = {
1860 .base.version = 1,
1861 .base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
1862 .base.hasht = nv_encoder->dcb->hasht,
1863 .base.hashm = nv_encoder->dcb->hashm,
1864 .pwr.state = mode == DRM_MODE_DPMS_ON,
1865 };
Ben Skeggs83fc0832011-07-05 13:08:40 +10001866 struct drm_device *dev = encoder->dev;
1867 struct drm_encoder *partner;
Ben Skeggs83fc0832011-07-05 13:08:40 +10001868
1869 nv_encoder->last_dpms = mode;
1870
1871 list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
1872 struct nouveau_encoder *nv_partner = nouveau_encoder(partner);
1873
1874 if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
1875 continue;
1876
1877 if (nv_partner != nv_encoder &&
Ben Skeggs26cfa812011-11-17 09:10:02 +10001878 nv_partner->dcb->or == nv_encoder->dcb->or) {
Ben Skeggs83fc0832011-07-05 13:08:40 +10001879 if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
1880 return;
1881 break;
1882 }
1883 }
1884
Ben Skeggs48743222014-05-31 01:48:06 +10001885 if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
Ben Skeggsd55b4af2014-08-10 04:10:26 +10001886 args.pwr.state = 1;
1887 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggsc02ed2b2014-08-10 04:10:27 +10001888 nvif_mthd(disp->disp, 0, &link, sizeof(link));
Ben Skeggs48743222014-05-31 01:48:06 +10001889 } else {
Ben Skeggsd55b4af2014-08-10 04:10:26 +10001890 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs48743222014-05-31 01:48:06 +10001891 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10001892}
1893
Ben Skeggs83fc0832011-07-05 13:08:40 +10001894static void
Ben Skeggse84a35a2014-06-05 10:59:55 +10001895nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1896{
1897 struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
1898 u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
1899 if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001900 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggse84a35a2014-06-05 10:59:55 +10001901 evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
1902 evo_data(push, (nv_encoder->ctrl = temp));
1903 } else {
1904 evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
1905 evo_data(push, (nv_encoder->ctrl = temp));
1906 }
1907 evo_kick(push, mast);
1908 }
1909}
1910
1911static void
Ben Skeggse225f442012-11-21 14:40:21 +10001912nv50_sor_disconnect(struct drm_encoder *encoder)
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10001913{
1914 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001915 struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001916
1917 nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
1918 nv_encoder->crtc = NULL;
Ben Skeggse84a35a2014-06-05 10:59:55 +10001919
1920 if (nv_crtc) {
1921 nv50_crtc_prepare(&nv_crtc->base);
1922 nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
Ben Skeggscc2a9072014-09-15 21:29:05 +10001923 nv50_audio_disconnect(encoder, nv_crtc);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001924 nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
1925 }
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10001926}
1927
1928static void
Ben Skeggse225f442012-11-21 14:40:21 +10001929nv50_sor_commit(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001930{
1931}
1932
1933static void
Ben Skeggse225f442012-11-21 14:40:21 +10001934nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001935 struct drm_display_mode *mode)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001936{
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001937 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1938 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1939 struct {
1940 struct nv50_disp_mthd_v1 base;
1941 struct nv50_disp_sor_lvds_script_v0 lvds;
1942 } lvds = {
1943 .base.version = 1,
1944 .base.method = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
1945 .base.hasht = nv_encoder->dcb->hasht,
1946 .base.hashm = nv_encoder->dcb->hashm,
1947 };
Ben Skeggse225f442012-11-21 14:40:21 +10001948 struct nv50_disp *disp = nv50_disp(encoder->dev);
1949 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs78951d22011-11-11 18:13:13 +10001950 struct drm_device *dev = encoder->dev;
Ben Skeggs77145f12012-07-31 16:16:21 +10001951 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001952 struct nouveau_connector *nv_connector;
Ben Skeggs77145f12012-07-31 16:16:21 +10001953 struct nvbios *bios = &drm->vbios;
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001954 u32 mask, ctrl;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001955 u8 owner = 1 << nv_crtc->index;
1956 u8 proto = 0xf;
1957 u8 depth = 0x0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10001958
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001959 nv_connector = nouveau_encoder_connector_get(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001960 nv_encoder->crtc = encoder->crtc;
1961
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001962 switch (nv_encoder->dcb->type) {
Ben Skeggscb75d972012-07-11 10:44:20 +10001963 case DCB_OUTPUT_TMDS:
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001964 if (nv_encoder->dcb->sorconf.link & 1) {
Hauke Mehrtens16ef53a92015-11-03 21:00:10 -05001965 proto = 0x1;
1966 /* Only enable dual-link if:
1967 * - Need to (i.e. rate > 165MHz)
1968 * - DCB says we can
1969 * - Not an HDMI monitor, since there's no dual-link
1970 * on HDMI.
1971 */
1972 if (mode->clock >= 165000 &&
1973 nv_encoder->dcb->duallink_possible &&
1974 !drm_detect_hdmi_monitor(nv_connector->edid))
1975 proto |= 0x4;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001976 } else {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001977 proto = 0x2;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001978 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10001979
Ben Skeggse84a35a2014-06-05 10:59:55 +10001980 nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001981 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10001982 case DCB_OUTPUT_LVDS:
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001983 proto = 0x0;
1984
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001985 if (bios->fp_no_ddc) {
1986 if (bios->fp.dual_link)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001987 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001988 if (bios->fp.if_is_24bit)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001989 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001990 } else {
Ben Skeggsbefb51e2011-11-18 10:23:59 +10001991 if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001992 if (((u8 *)nv_connector->edid)[121] == 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001993 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001994 } else
1995 if (mode->clock >= bios->fp.duallink_transition_clk) {
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001996 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001997 }
1998
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001999 if (lvds.lvds.script & 0x0100) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002000 if (bios->fp.strapless_is_24bit & 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002001 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002002 } else {
2003 if (bios->fp.strapless_is_24bit & 1)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002004 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002005 }
2006
2007 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002008 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002009 }
Ben Skeggs4a230fa2012-11-09 11:25:37 +10002010
Ben Skeggsa3761fa2014-08-10 04:10:27 +10002011 nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002012 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10002013 case DCB_OUTPUT_DP:
Ben Skeggs3488c572012-03-12 11:42:20 +10002014 if (nv_connector->base.display_info.bpc == 6) {
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002015 nv_encoder->dp.datarate = mode->clock * 18 / 8;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002016 depth = 0x2;
Ben Skeggsbf2c8862012-11-21 14:49:54 +10002017 } else
2018 if (nv_connector->base.display_info.bpc == 8) {
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002019 nv_encoder->dp.datarate = mode->clock * 24 / 8;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002020 depth = 0x5;
Ben Skeggsbf2c8862012-11-21 14:49:54 +10002021 } else {
2022 nv_encoder->dp.datarate = mode->clock * 30 / 8;
2023 depth = 0x6;
Ben Skeggs3488c572012-03-12 11:42:20 +10002024 }
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002025
2026 if (nv_encoder->dcb->sorconf.link & 1)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002027 proto = 0x8;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002028 else
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002029 proto = 0x9;
Ben Skeggs3eee8642014-09-15 15:20:47 +10002030 nv50_audio_mode_set(encoder, mode);
Ben Skeggs6e83fda2012-03-11 01:28:48 +10002031 break;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10002032 default:
2033 BUG_ON(1);
2034 break;
2035 }
Ben Skeggsff8ff502011-07-08 11:53:37 +10002036
Ben Skeggse84a35a2014-06-05 10:59:55 +10002037 nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002038
Ben Skeggs648d4df2014-08-10 04:10:27 +10002039 if (nv50_vers(mast) >= GF110_DISP) {
Ben Skeggse84a35a2014-06-05 10:59:55 +10002040 u32 *push = evo_wait(mast, 3);
2041 if (push) {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002042 u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
2043 u32 syncs = 0x00000001;
2044
2045 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2046 syncs |= 0x00000008;
2047 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2048 syncs |= 0x00000010;
2049
2050 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2051 magic |= 0x00000001;
2052
2053 evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
2054 evo_data(push, syncs | (depth << 6));
2055 evo_data(push, magic);
Ben Skeggse84a35a2014-06-05 10:59:55 +10002056 evo_kick(push, mast);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10002057 }
2058
Ben Skeggse84a35a2014-06-05 10:59:55 +10002059 ctrl = proto << 8;
2060 mask = 0x00000f00;
2061 } else {
2062 ctrl = (depth << 16) | (proto << 8);
2063 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2064 ctrl |= 0x00001000;
2065 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2066 ctrl |= 0x00002000;
2067 mask = 0x000f3f00;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002068 }
2069
Ben Skeggse84a35a2014-06-05 10:59:55 +10002070 nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002071}
2072
2073static void
Ben Skeggse225f442012-11-21 14:40:21 +10002074nv50_sor_destroy(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002075{
2076 drm_encoder_cleanup(encoder);
2077 kfree(encoder);
2078}
2079
Ben Skeggse225f442012-11-21 14:40:21 +10002080static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
2081 .dpms = nv50_sor_dpms,
Ben Skeggsa91d3222014-12-22 16:30:13 +10002082 .mode_fixup = nv50_encoder_mode_fixup,
Ben Skeggs5a885f02013-02-20 14:34:18 +10002083 .prepare = nv50_sor_disconnect,
Ben Skeggse225f442012-11-21 14:40:21 +10002084 .commit = nv50_sor_commit,
2085 .mode_set = nv50_sor_mode_set,
2086 .disable = nv50_sor_disconnect,
2087 .get_crtc = nv50_display_crtc_get,
Ben Skeggs83fc0832011-07-05 13:08:40 +10002088};
2089
Ben Skeggse225f442012-11-21 14:40:21 +10002090static const struct drm_encoder_funcs nv50_sor_func = {
2091 .destroy = nv50_sor_destroy,
Ben Skeggs83fc0832011-07-05 13:08:40 +10002092};
2093
2094static int
Ben Skeggse225f442012-11-21 14:40:21 +10002095nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002096{
Ben Skeggs5ed50202013-02-11 20:15:03 +10002097 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10002098 struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002099 struct nouveau_encoder *nv_encoder;
2100 struct drm_encoder *encoder;
Ben Skeggs5ed50202013-02-11 20:15:03 +10002101 int type;
2102
2103 switch (dcbe->type) {
2104 case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
2105 case DCB_OUTPUT_TMDS:
2106 case DCB_OUTPUT_DP:
2107 default:
2108 type = DRM_MODE_ENCODER_TMDS;
2109 break;
2110 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10002111
2112 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
2113 if (!nv_encoder)
2114 return -ENOMEM;
2115 nv_encoder->dcb = dcbe;
2116 nv_encoder->or = ffs(dcbe->or) - 1;
2117 nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
2118
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002119 if (dcbe->type == DCB_OUTPUT_DP) {
2120 struct nvkm_i2c_aux *aux =
2121 nvkm_i2c_aux_find(i2c, dcbe->i2c_index);
2122 if (aux) {
2123 nv_encoder->i2c = &aux->i2c;
2124 nv_encoder->aux = aux;
2125 }
2126 } else {
2127 struct nvkm_i2c_bus *bus =
2128 nvkm_i2c_bus_find(i2c, dcbe->i2c_index);
2129 if (bus)
2130 nv_encoder->i2c = &bus->i2c;
2131 }
2132
Ben Skeggs83fc0832011-07-05 13:08:40 +10002133 encoder = to_drm_encoder(nv_encoder);
2134 encoder->possible_crtcs = dcbe->heads;
2135 encoder->possible_clones = 0;
Ville Syrjälä13a3d912015-12-09 16:20:18 +02002136 drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type, NULL);
Ben Skeggse225f442012-11-21 14:40:21 +10002137 drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002138
2139 drm_mode_connector_attach_encoder(connector, encoder);
2140 return 0;
2141}
Ben Skeggs26f6d882011-07-04 16:25:18 +10002142
2143/******************************************************************************
Ben Skeggseb6313a2013-02-11 09:52:58 +10002144 * PIOR
2145 *****************************************************************************/
2146
2147static void
2148nv50_pior_dpms(struct drm_encoder *encoder, int mode)
2149{
2150 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2151 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs67cb49c2014-08-10 04:10:27 +10002152 struct {
2153 struct nv50_disp_mthd_v1 base;
2154 struct nv50_disp_pior_pwr_v0 pwr;
2155 } args = {
2156 .base.version = 1,
2157 .base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
2158 .base.hasht = nv_encoder->dcb->hasht,
2159 .base.hashm = nv_encoder->dcb->hashm,
2160 .pwr.state = mode == DRM_MODE_DPMS_ON,
2161 .pwr.type = nv_encoder->dcb->type,
2162 };
2163
2164 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggseb6313a2013-02-11 09:52:58 +10002165}
2166
2167static bool
2168nv50_pior_mode_fixup(struct drm_encoder *encoder,
2169 const struct drm_display_mode *mode,
2170 struct drm_display_mode *adjusted_mode)
2171{
Ben Skeggsa91d3222014-12-22 16:30:13 +10002172 if (!nv50_encoder_mode_fixup(encoder, mode, adjusted_mode))
2173 return false;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002174 adjusted_mode->clock *= 2;
2175 return true;
2176}
2177
2178static void
2179nv50_pior_commit(struct drm_encoder *encoder)
2180{
2181}
2182
2183static void
2184nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
2185 struct drm_display_mode *adjusted_mode)
2186{
2187 struct nv50_mast *mast = nv50_mast(encoder->dev);
2188 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2189 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
2190 struct nouveau_connector *nv_connector;
2191 u8 owner = 1 << nv_crtc->index;
2192 u8 proto, depth;
2193 u32 *push;
2194
2195 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2196 switch (nv_connector->base.display_info.bpc) {
2197 case 10: depth = 0x6; break;
2198 case 8: depth = 0x5; break;
2199 case 6: depth = 0x2; break;
2200 default: depth = 0x0; break;
2201 }
2202
2203 switch (nv_encoder->dcb->type) {
2204 case DCB_OUTPUT_TMDS:
2205 case DCB_OUTPUT_DP:
2206 proto = 0x0;
2207 break;
2208 default:
2209 BUG_ON(1);
2210 break;
2211 }
2212
2213 nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);
2214
2215 push = evo_wait(mast, 8);
2216 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002217 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggseb6313a2013-02-11 09:52:58 +10002218 u32 ctrl = (depth << 16) | (proto << 8) | owner;
2219 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2220 ctrl |= 0x00001000;
2221 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2222 ctrl |= 0x00002000;
2223 evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
2224 evo_data(push, ctrl);
2225 }
2226
2227 evo_kick(push, mast);
2228 }
2229
2230 nv_encoder->crtc = encoder->crtc;
2231}
2232
2233static void
2234nv50_pior_disconnect(struct drm_encoder *encoder)
2235{
2236 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2237 struct nv50_mast *mast = nv50_mast(encoder->dev);
2238 const int or = nv_encoder->or;
2239 u32 *push;
2240
2241 if (nv_encoder->crtc) {
2242 nv50_crtc_prepare(nv_encoder->crtc);
2243
2244 push = evo_wait(mast, 4);
2245 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002246 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggseb6313a2013-02-11 09:52:58 +10002247 evo_mthd(push, 0x0700 + (or * 0x040), 1);
2248 evo_data(push, 0x00000000);
2249 }
Ben Skeggseb6313a2013-02-11 09:52:58 +10002250 evo_kick(push, mast);
2251 }
2252 }
2253
2254 nv_encoder->crtc = NULL;
2255}
2256
2257static void
2258nv50_pior_destroy(struct drm_encoder *encoder)
2259{
2260 drm_encoder_cleanup(encoder);
2261 kfree(encoder);
2262}
2263
2264static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
2265 .dpms = nv50_pior_dpms,
2266 .mode_fixup = nv50_pior_mode_fixup,
2267 .prepare = nv50_pior_disconnect,
2268 .commit = nv50_pior_commit,
2269 .mode_set = nv50_pior_mode_set,
2270 .disable = nv50_pior_disconnect,
2271 .get_crtc = nv50_display_crtc_get,
2272};
2273
2274static const struct drm_encoder_funcs nv50_pior_func = {
2275 .destroy = nv50_pior_destroy,
2276};
2277
2278static int
2279nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
2280{
2281 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10002282 struct nvkm_i2c *i2c = nvxx_i2c(&drm->device);
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002283 struct nvkm_i2c_bus *bus = NULL;
2284 struct nvkm_i2c_aux *aux = NULL;
2285 struct i2c_adapter *ddc;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002286 struct nouveau_encoder *nv_encoder;
2287 struct drm_encoder *encoder;
2288 int type;
2289
2290 switch (dcbe->type) {
2291 case DCB_OUTPUT_TMDS:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002292 bus = nvkm_i2c_bus_find(i2c, NVKM_I2C_BUS_EXT(dcbe->extdev));
2293 ddc = bus ? &bus->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002294 type = DRM_MODE_ENCODER_TMDS;
2295 break;
2296 case DCB_OUTPUT_DP:
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002297 aux = nvkm_i2c_aux_find(i2c, NVKM_I2C_AUX_EXT(dcbe->extdev));
2298 ddc = aux ? &aux->i2c : NULL;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002299 type = DRM_MODE_ENCODER_TMDS;
2300 break;
2301 default:
2302 return -ENODEV;
2303 }
2304
2305 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
2306 if (!nv_encoder)
2307 return -ENOMEM;
2308 nv_encoder->dcb = dcbe;
2309 nv_encoder->or = ffs(dcbe->or) - 1;
2310 nv_encoder->i2c = ddc;
Ben Skeggs2aa5eac2015-08-20 14:54:15 +10002311 nv_encoder->aux = aux;
Ben Skeggseb6313a2013-02-11 09:52:58 +10002312
2313 encoder = to_drm_encoder(nv_encoder);
2314 encoder->possible_crtcs = dcbe->heads;
2315 encoder->possible_clones = 0;
Ville Syrjälä13a3d912015-12-09 16:20:18 +02002316 drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type, NULL);
Ben Skeggseb6313a2013-02-11 09:52:58 +10002317 drm_encoder_helper_add(encoder, &nv50_pior_hfunc);
2318
2319 drm_mode_connector_attach_encoder(connector, encoder);
2320 return 0;
2321}
2322
2323/******************************************************************************
Ben Skeggsab0af552014-08-10 04:10:19 +10002324 * Framebuffer
2325 *****************************************************************************/
2326
Ben Skeggs8a423642014-08-10 04:10:19 +10002327static void
Ben Skeggs0ad72862014-08-10 04:10:22 +10002328nv50_fbdma_fini(struct nv50_fbdma *fbdma)
Ben Skeggs8a423642014-08-10 04:10:19 +10002329{
Ben Skeggs0ad72862014-08-10 04:10:22 +10002330 int i;
2331 for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
2332 nvif_object_fini(&fbdma->base[i]);
2333 nvif_object_fini(&fbdma->core);
Ben Skeggs8a423642014-08-10 04:10:19 +10002334 list_del(&fbdma->head);
2335 kfree(fbdma);
2336}
2337
2338static int
2339nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
2340{
2341 struct nouveau_drm *drm = nouveau_drm(dev);
2342 struct nv50_disp *disp = nv50_disp(dev);
2343 struct nv50_mast *mast = nv50_mast(dev);
Ben Skeggs4acfd702014-08-10 04:10:24 +10002344 struct __attribute__ ((packed)) {
2345 struct nv_dma_v0 base;
2346 union {
2347 struct nv50_dma_v0 nv50;
2348 struct gf100_dma_v0 gf100;
Ben Skeggsbd70563f2015-08-20 14:54:21 +10002349 struct gf119_dma_v0 gf119;
Ben Skeggs4acfd702014-08-10 04:10:24 +10002350 };
2351 } args = {};
Ben Skeggs8a423642014-08-10 04:10:19 +10002352 struct nv50_fbdma *fbdma;
2353 struct drm_crtc *crtc;
Ben Skeggs4acfd702014-08-10 04:10:24 +10002354 u32 size = sizeof(args.base);
Ben Skeggs8a423642014-08-10 04:10:19 +10002355 int ret;
2356
2357 list_for_each_entry(fbdma, &disp->fbdma, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002358 if (fbdma->core.handle == name)
Ben Skeggs8a423642014-08-10 04:10:19 +10002359 return 0;
2360 }
2361
2362 fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
2363 if (!fbdma)
2364 return -ENOMEM;
2365 list_add(&fbdma->head, &disp->fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002366
Ben Skeggs4acfd702014-08-10 04:10:24 +10002367 args.base.target = NV_DMA_V0_TARGET_VRAM;
2368 args.base.access = NV_DMA_V0_ACCESS_RDWR;
2369 args.base.start = offset;
2370 args.base.limit = offset + length - 1;
Ben Skeggs8a423642014-08-10 04:10:19 +10002371
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002372 if (drm->device.info.chipset < 0x80) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002373 args.nv50.part = NV50_DMA_V0_PART_256;
2374 size += sizeof(args.nv50);
Ben Skeggs8a423642014-08-10 04:10:19 +10002375 } else
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002376 if (drm->device.info.chipset < 0xc0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002377 args.nv50.part = NV50_DMA_V0_PART_256;
2378 args.nv50.kind = kind;
2379 size += sizeof(args.nv50);
Ben Skeggs8a423642014-08-10 04:10:19 +10002380 } else
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002381 if (drm->device.info.chipset < 0xd0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002382 args.gf100.kind = kind;
2383 size += sizeof(args.gf100);
Ben Skeggs8a423642014-08-10 04:10:19 +10002384 } else {
Ben Skeggsbd70563f2015-08-20 14:54:21 +10002385 args.gf119.page = GF119_DMA_V0_PAGE_LP;
2386 args.gf119.kind = kind;
2387 size += sizeof(args.gf119);
Ben Skeggs8a423642014-08-10 04:10:19 +10002388 }
2389
2390 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002391 struct nv50_head *head = nv50_head(crtc);
Ben Skeggsa01ca782015-08-20 14:54:15 +10002392 int ret = nvif_object_init(&head->sync.base.base.user, name,
2393 NV_DMA_IN_MEMORY, &args, size,
Ben Skeggs0ad72862014-08-10 04:10:22 +10002394 &fbdma->base[head->base.index]);
Ben Skeggs8a423642014-08-10 04:10:19 +10002395 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002396 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002397 return ret;
2398 }
2399 }
2400
Ben Skeggsa01ca782015-08-20 14:54:15 +10002401 ret = nvif_object_init(&mast->base.base.user, name, NV_DMA_IN_MEMORY,
2402 &args, size, &fbdma->core);
Ben Skeggs8a423642014-08-10 04:10:19 +10002403 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002404 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002405 return ret;
2406 }
2407
2408 return 0;
2409}
2410
Ben Skeggsab0af552014-08-10 04:10:19 +10002411static void
2412nv50_fb_dtor(struct drm_framebuffer *fb)
2413{
2414}
2415
2416static int
2417nv50_fb_ctor(struct drm_framebuffer *fb)
2418{
2419 struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
2420 struct nouveau_drm *drm = nouveau_drm(fb->dev);
2421 struct nouveau_bo *nvbo = nv_fb->nvbo;
Ben Skeggs8a423642014-08-10 04:10:19 +10002422 struct nv50_disp *disp = nv50_disp(fb->dev);
Ben Skeggs8a423642014-08-10 04:10:19 +10002423 u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
2424 u8 tile = nvbo->tile_mode;
Ben Skeggsab0af552014-08-10 04:10:19 +10002425
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002426 if (drm->device.info.chipset >= 0xc0)
Ben Skeggs8a423642014-08-10 04:10:19 +10002427 tile >>= 4; /* yep.. */
2428
Ben Skeggsab0af552014-08-10 04:10:19 +10002429 switch (fb->depth) {
2430 case 8: nv_fb->r_format = 0x1e00; break;
2431 case 15: nv_fb->r_format = 0xe900; break;
2432 case 16: nv_fb->r_format = 0xe800; break;
2433 case 24:
2434 case 32: nv_fb->r_format = 0xcf00; break;
2435 case 30: nv_fb->r_format = 0xd100; break;
2436 default:
2437 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
2438 return -EINVAL;
2439 }
2440
Ben Skeggs648d4df2014-08-10 04:10:27 +10002441 if (disp->disp->oclass < G82_DISP) {
Ben Skeggs8a423642014-08-10 04:10:19 +10002442 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
2443 (fb->pitches[0] | 0x00100000);
2444 nv_fb->r_format |= kind << 16;
2445 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +10002446 if (disp->disp->oclass < GF110_DISP) {
Ben Skeggs8a423642014-08-10 04:10:19 +10002447 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
2448 (fb->pitches[0] | 0x00100000);
Ben Skeggsab0af552014-08-10 04:10:19 +10002449 } else {
Ben Skeggs8a423642014-08-10 04:10:19 +10002450 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
2451 (fb->pitches[0] | 0x01000000);
Ben Skeggsab0af552014-08-10 04:10:19 +10002452 }
Ben Skeggs8a423642014-08-10 04:10:19 +10002453 nv_fb->r_handle = 0xffff0000 | kind;
Ben Skeggsab0af552014-08-10 04:10:19 +10002454
Ben Skeggsf392ec42014-08-10 04:10:28 +10002455 return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
2456 drm->device.info.ram_user, kind);
Ben Skeggsab0af552014-08-10 04:10:19 +10002457}
2458
2459/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10002460 * Init
2461 *****************************************************************************/
Ben Skeggsab0af552014-08-10 04:10:19 +10002462
Ben Skeggs2a44e492011-11-09 11:36:33 +10002463void
Ben Skeggse225f442012-11-21 14:40:21 +10002464nv50_display_fini(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002465{
Ben Skeggs26f6d882011-07-04 16:25:18 +10002466}
2467
2468int
Ben Skeggse225f442012-11-21 14:40:21 +10002469nv50_display_init(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002470{
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002471 struct nv50_disp *disp = nv50_disp(dev);
2472 struct drm_crtc *crtc;
2473 u32 *push;
2474
2475 push = evo_wait(nv50_mast(dev), 32);
2476 if (!push)
2477 return -EBUSY;
2478
2479 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2480 struct nv50_sync *sync = nv50_sync(crtc);
Maarten Lankhorst4dc63932015-01-13 09:18:49 +01002481
2482 nv50_crtc_lut_load(crtc);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002483 nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002484 }
2485
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002486 evo_mthd(push, 0x0088, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10002487 evo_data(push, nv50_mast(dev)->base.sync.handle);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002488 evo_kick(push, nv50_mast(dev));
2489 return 0;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002490}
2491
2492void
Ben Skeggse225f442012-11-21 14:40:21 +10002493nv50_display_destroy(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002494{
Ben Skeggse225f442012-11-21 14:40:21 +10002495 struct nv50_disp *disp = nv50_disp(dev);
Ben Skeggs8a423642014-08-10 04:10:19 +10002496 struct nv50_fbdma *fbdma, *fbtmp;
2497
2498 list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002499 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002500 }
Ben Skeggs26f6d882011-07-04 16:25:18 +10002501
Ben Skeggs0ad72862014-08-10 04:10:22 +10002502 nv50_dmac_destroy(&disp->mast.base, disp->disp);
Ben Skeggsbdb8c212011-11-12 01:30:24 +10002503
Ben Skeggs816af2f2011-11-16 15:48:48 +10002504 nouveau_bo_unmap(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002505 if (disp->sync)
2506 nouveau_bo_unpin(disp->sync);
Ben Skeggs816af2f2011-11-16 15:48:48 +10002507 nouveau_bo_ref(NULL, &disp->sync);
Ben Skeggs51beb422011-07-05 10:33:08 +10002508
Ben Skeggs77145f12012-07-31 16:16:21 +10002509 nouveau_display(dev)->priv = NULL;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002510 kfree(disp);
2511}
2512
2513int
Ben Skeggse225f442012-11-21 14:40:21 +10002514nv50_display_create(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002515{
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002516 struct nvif_device *device = &nouveau_drm(dev)->device;
Ben Skeggs77145f12012-07-31 16:16:21 +10002517 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs77145f12012-07-31 16:16:21 +10002518 struct dcb_table *dcb = &drm->vbios.dcb;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002519 struct drm_connector *connector, *tmp;
Ben Skeggse225f442012-11-21 14:40:21 +10002520 struct nv50_disp *disp;
Ben Skeggscb75d972012-07-11 10:44:20 +10002521 struct dcb_output *dcbe;
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10002522 int crtcs, ret, i;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002523
2524 disp = kzalloc(sizeof(*disp), GFP_KERNEL);
2525 if (!disp)
2526 return -ENOMEM;
Ben Skeggs8a423642014-08-10 04:10:19 +10002527 INIT_LIST_HEAD(&disp->fbdma);
Ben Skeggs77145f12012-07-31 16:16:21 +10002528
2529 nouveau_display(dev)->priv = disp;
Ben Skeggse225f442012-11-21 14:40:21 +10002530 nouveau_display(dev)->dtor = nv50_display_destroy;
2531 nouveau_display(dev)->init = nv50_display_init;
2532 nouveau_display(dev)->fini = nv50_display_fini;
Ben Skeggsab0af552014-08-10 04:10:19 +10002533 nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
2534 nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
Ben Skeggs0ad72862014-08-10 04:10:22 +10002535 disp->disp = &nouveau_display(dev)->disp;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002536
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002537 /* small shared memory area we use for notifiers and semaphores */
2538 ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01002539 0, 0x0000, NULL, NULL, &disp->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002540 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10002541 ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002542 if (!ret) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002543 ret = nouveau_bo_map(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002544 if (ret)
2545 nouveau_bo_unpin(disp->sync);
2546 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002547 if (ret)
2548 nouveau_bo_ref(NULL, &disp->sync);
2549 }
2550
2551 if (ret)
2552 goto out;
2553
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002554 /* allocate master evo channel */
Ben Skeggsa01ca782015-08-20 14:54:15 +10002555 ret = nv50_core_create(device, disp->disp, disp->sync->bo.offset,
Ben Skeggs410f3ec2014-08-10 04:10:25 +10002556 &disp->mast);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002557 if (ret)
2558 goto out;
2559
Ben Skeggs438d99e2011-07-05 16:48:06 +10002560 /* create crtc objects to represent the hw heads */
Ben Skeggs648d4df2014-08-10 04:10:27 +10002561 if (disp->disp->oclass >= GF110_DISP)
Ben Skeggsa01ca782015-08-20 14:54:15 +10002562 crtcs = nvif_rd32(&device->object, 0x022448);
Ben Skeggs63718a02012-11-16 11:44:14 +10002563 else
2564 crtcs = 2;
2565
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10002566 for (i = 0; i < crtcs; i++) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002567 ret = nv50_crtc_create(dev, i);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002568 if (ret)
2569 goto out;
2570 }
2571
Ben Skeggs83fc0832011-07-05 13:08:40 +10002572 /* create encoder/connector objects based on VBIOS DCB table */
2573 for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
2574 connector = nouveau_connector_create(dev, dcbe->connector);
2575 if (IS_ERR(connector))
2576 continue;
2577
Ben Skeggseb6313a2013-02-11 09:52:58 +10002578 if (dcbe->location == DCB_LOC_ON_CHIP) {
2579 switch (dcbe->type) {
2580 case DCB_OUTPUT_TMDS:
2581 case DCB_OUTPUT_LVDS:
2582 case DCB_OUTPUT_DP:
2583 ret = nv50_sor_create(connector, dcbe);
2584 break;
2585 case DCB_OUTPUT_ANALOG:
2586 ret = nv50_dac_create(connector, dcbe);
2587 break;
2588 default:
2589 ret = -ENODEV;
2590 break;
2591 }
2592 } else {
2593 ret = nv50_pior_create(connector, dcbe);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002594 }
2595
Ben Skeggseb6313a2013-02-11 09:52:58 +10002596 if (ret) {
2597 NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
2598 dcbe->location, dcbe->type,
2599 ffs(dcbe->or) - 1, ret);
Ben Skeggs94f54f52013-03-05 22:26:06 +10002600 ret = 0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002601 }
2602 }
2603
2604 /* cull any connectors we created that don't have an encoder */
2605 list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
2606 if (connector->encoder_ids[0])
2607 continue;
2608
Ben Skeggs77145f12012-07-31 16:16:21 +10002609 NV_WARN(drm, "%s has no encoders, removing\n",
Jani Nikula8c6c3612014-06-03 14:56:18 +03002610 connector->name);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002611 connector->funcs->destroy(connector);
2612 }
2613
Ben Skeggs26f6d882011-07-04 16:25:18 +10002614out:
2615 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10002616 nv50_display_destroy(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002617 return ret;
2618}