blob: 0b910921e606c8cd8d0924fc0ad1c334ec504399 [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
3 * Copyright(c) 2009-2010 Realtek Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
30#include "../wifi.h"
31#include "../efuse.h"
32#include "../base.h"
33#include "../cam.h"
34#include "../ps.h"
35#include "../pci.h"
John W. Linville5c405b52010-12-16 15:43:36 -050036#include "reg.h"
37#include "def.h"
38#include "phy.h"
39#include "dm.h"
40#include "fw.h"
41#include "led.h"
42#include "hw.h"
Larry Finger0c817332010-12-08 11:12:31 -060043
44#define LLT_CONFIG 5
45
46static void _rtl92ce_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
47 u8 set_bits, u8 clear_bits)
48{
49 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
50 struct rtl_priv *rtlpriv = rtl_priv(hw);
51
52 rtlpci->reg_bcn_ctrl_val |= set_bits;
53 rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
54
55 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
56}
57
58static void _rtl92ce_stop_tx_beacon(struct ieee80211_hw *hw)
59{
60 struct rtl_priv *rtlpriv = rtl_priv(hw);
61 u8 tmp1byte;
62
63 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
64 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
65 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
66 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
67 tmp1byte &= ~(BIT(0));
68 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
69}
70
71static void _rtl92ce_resume_tx_beacon(struct ieee80211_hw *hw)
72{
73 struct rtl_priv *rtlpriv = rtl_priv(hw);
74 u8 tmp1byte;
75
76 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
77 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
78 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
79 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
80 tmp1byte |= BIT(0);
81 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
82}
83
84static void _rtl92ce_enable_bcn_sub_func(struct ieee80211_hw *hw)
85{
86 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(1));
87}
88
89static void _rtl92ce_disable_bcn_sub_func(struct ieee80211_hw *hw)
90{
91 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(1), 0);
92}
93
94void rtl92ce_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
95{
96 struct rtl_priv *rtlpriv = rtl_priv(hw);
97 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
98 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
99
100 switch (variable) {
101 case HW_VAR_RCR:
102 *((u32 *) (val)) = rtlpci->receive_config;
103 break;
104 case HW_VAR_RF_STATE:
105 *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
106 break;
107 case HW_VAR_FWLPS_RF_ON:{
108 enum rf_pwrstate rfState;
109 u32 val_rcr;
110
111 rtlpriv->cfg->ops->get_hw_reg(hw,
112 HW_VAR_RF_STATE,
113 (u8 *) (&rfState));
114 if (rfState == ERFOFF) {
115 *((bool *) (val)) = true;
116 } else {
117 val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
118 val_rcr &= 0x00070000;
119 if (val_rcr)
120 *((bool *) (val)) = false;
121 else
122 *((bool *) (val)) = true;
123 }
124 break;
125 }
126 case HW_VAR_FW_PSMODE_STATUS:
Larry Finger7ea47242011-02-19 16:28:57 -0600127 *((bool *) (val)) = ppsc->fw_current_inpsmode;
Larry Finger0c817332010-12-08 11:12:31 -0600128 break;
129 case HW_VAR_CORRECT_TSF:{
130 u64 tsf;
131 u32 *ptsf_low = (u32 *)&tsf;
132 u32 *ptsf_high = ((u32 *)&tsf) + 1;
133
134 *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
135 *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
136
137 *((u64 *) (val)) = tsf;
138
139 break;
140 }
141 case HW_VAR_MGT_FILTER:
142 *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP0);
143 break;
144 case HW_VAR_CTRL_FILTER:
145 *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP1);
146 break;
147 case HW_VAR_DATA_FILTER:
148 *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP2);
149 break;
150 default:
151 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
152 ("switch case not process\n"));
153 break;
154 }
155}
156
157void rtl92ce_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
158{
159 struct rtl_priv *rtlpriv = rtl_priv(hw);
160 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
161 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
162 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
163 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
164 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
165 u8 idx;
166
167 switch (variable) {
168 case HW_VAR_ETHER_ADDR:{
169 for (idx = 0; idx < ETH_ALEN; idx++) {
170 rtl_write_byte(rtlpriv, (REG_MACID + idx),
171 val[idx]);
172 }
173 break;
174 }
175 case HW_VAR_BASIC_RATE:{
Larry Finger7ea47242011-02-19 16:28:57 -0600176 u16 rate_cfg = ((u16 *) val)[0];
Larry Finger0c817332010-12-08 11:12:31 -0600177 u8 rate_index = 0;
Larry Finger7ea47242011-02-19 16:28:57 -0600178 rate_cfg &= 0x15f;
179 rate_cfg |= 0x01;
180 rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
Larry Finger0c817332010-12-08 11:12:31 -0600181 rtl_write_byte(rtlpriv, REG_RRSR + 1,
Larry Finger7ea47242011-02-19 16:28:57 -0600182 (rate_cfg >> 8)&0xff);
183 while (rate_cfg > 0x1) {
184 rate_cfg = (rate_cfg >> 1);
Larry Finger0c817332010-12-08 11:12:31 -0600185 rate_index++;
186 }
187 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
188 rate_index);
189 break;
190 }
191 case HW_VAR_BSSID:{
192 for (idx = 0; idx < ETH_ALEN; idx++) {
193 rtl_write_byte(rtlpriv, (REG_BSSID + idx),
194 val[idx]);
195 }
196 break;
197 }
198 case HW_VAR_SIFS:{
199 rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
200 rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
201
202 rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
203 rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
204
205 if (!mac->ht_enable)
206 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
207 0x0e0e);
208 else
209 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
210 *((u16 *) val));
211 break;
212 }
213 case HW_VAR_SLOT_TIME:{
214 u8 e_aci;
215
216 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
217 ("HW_VAR_SLOT_TIME %x\n", val[0]));
218
219 rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
220
221 for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
222 rtlpriv->cfg->ops->set_hw_reg(hw,
223 HW_VAR_AC_PARAM,
224 (u8 *) (&e_aci));
225 }
226 break;
227 }
228 case HW_VAR_ACK_PREAMBLE:{
229 u8 reg_tmp;
230 u8 short_preamble = (bool) (*(u8 *) val);
231 reg_tmp = (mac->cur_40_prime_sc) << 5;
232 if (short_preamble)
233 reg_tmp |= 0x80;
234
235 rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
236 break;
237 }
238 case HW_VAR_AMPDU_MIN_SPACE:{
239 u8 min_spacing_to_set;
240 u8 sec_min_space;
241
242 min_spacing_to_set = *((u8 *) val);
243 if (min_spacing_to_set <= 7) {
244 sec_min_space = 0;
245
246 if (min_spacing_to_set < sec_min_space)
247 min_spacing_to_set = sec_min_space;
248
249 mac->min_space_cfg = ((mac->min_space_cfg &
250 0xf8) |
251 min_spacing_to_set);
252
253 *val = min_spacing_to_set;
254
255 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
256 ("Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
257 mac->min_space_cfg));
258
259 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
260 mac->min_space_cfg);
261 }
262 break;
263 }
264 case HW_VAR_SHORTGI_DENSITY:{
265 u8 density_to_set;
266
267 density_to_set = *((u8 *) val);
268 mac->min_space_cfg |= (density_to_set << 3);
269
270 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
271 ("Set HW_VAR_SHORTGI_DENSITY: %#x\n",
272 mac->min_space_cfg));
273
274 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
275 mac->min_space_cfg);
276
277 break;
278 }
279 case HW_VAR_AMPDU_FACTOR:{
280 u8 regtoset_normal[4] = { 0x41, 0xa8, 0x72, 0xb9 };
281
282 u8 factor_toset;
283 u8 *p_regtoset = NULL;
284 u8 index = 0;
285
286 p_regtoset = regtoset_normal;
287
288 factor_toset = *((u8 *) val);
289 if (factor_toset <= 3) {
290 factor_toset = (1 << (factor_toset + 2));
291 if (factor_toset > 0xf)
292 factor_toset = 0xf;
293
294 for (index = 0; index < 4; index++) {
295 if ((p_regtoset[index] & 0xf0) >
296 (factor_toset << 4))
297 p_regtoset[index] =
298 (p_regtoset[index] & 0x0f) |
299 (factor_toset << 4);
300
301 if ((p_regtoset[index] & 0x0f) >
302 factor_toset)
303 p_regtoset[index] =
304 (p_regtoset[index] & 0xf0) |
305 (factor_toset);
306
307 rtl_write_byte(rtlpriv,
308 (REG_AGGLEN_LMT + index),
309 p_regtoset[index]);
310
311 }
312
313 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
314 ("Set HW_VAR_AMPDU_FACTOR: %#x\n",
315 factor_toset));
316 }
317 break;
318 }
319 case HW_VAR_AC_PARAM:{
320 u8 e_aci = *((u8 *) val);
Larry Finger17c9ac62011-02-19 16:29:57 -0600321 u32 u4b_ac_param;
322 u16 cw_min = le16_to_cpu(mac->ac[e_aci].cw_min);
323 u16 cw_max = le16_to_cpu(mac->ac[e_aci].cw_max);
324 u16 tx_op = le16_to_cpu(mac->ac[e_aci].tx_op);
Larry Finger0c817332010-12-08 11:12:31 -0600325
Larry Finger17c9ac62011-02-19 16:29:57 -0600326 u4b_ac_param = (u32) mac->ac[e_aci].aifs;
327 u4b_ac_param |= ((u32)cw_min
Larry Finger0c817332010-12-08 11:12:31 -0600328 & 0xF) << AC_PARAM_ECW_MIN_OFFSET;
Larry Finger17c9ac62011-02-19 16:29:57 -0600329 u4b_ac_param |= ((u32)cw_max &
Larry Finger0c817332010-12-08 11:12:31 -0600330 0xF) << AC_PARAM_ECW_MAX_OFFSET;
Larry Finger17c9ac62011-02-19 16:29:57 -0600331 u4b_ac_param |= (u32)tx_op << AC_PARAM_TXOP_OFFSET;
Larry Finger0c817332010-12-08 11:12:31 -0600332
333 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
334 ("queue:%x, ac_param:%x\n", e_aci,
335 u4b_ac_param));
336
337 switch (e_aci) {
338 case AC1_BK:
339 rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM,
340 u4b_ac_param);
341 break;
342 case AC0_BE:
343 rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM,
344 u4b_ac_param);
345 break;
346 case AC2_VI:
347 rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM,
348 u4b_ac_param);
349 break;
350 case AC3_VO:
351 rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM,
352 u4b_ac_param);
353 break;
354 default:
355 RT_ASSERT(false,
356 ("SetHwReg8185(): invalid aci: %d !\n",
357 e_aci));
358 break;
359 }
360
361 if (rtlpci->acm_method != eAcmWay2_SW)
362 rtlpriv->cfg->ops->set_hw_reg(hw,
363 HW_VAR_ACM_CTRL,
364 (u8 *) (&e_aci));
365 break;
366 }
367 case HW_VAR_ACM_CTRL:{
368 u8 e_aci = *((u8 *) val);
369 union aci_aifsn *p_aci_aifsn =
370 (union aci_aifsn *)(&(mac->ac[0].aifs));
371 u8 acm = p_aci_aifsn->f.acm;
372 u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
373
374 acm_ctrl =
375 acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
376
377 if (acm) {
378 switch (e_aci) {
379 case AC0_BE:
380 acm_ctrl |= AcmHw_BeqEn;
381 break;
382 case AC2_VI:
383 acm_ctrl |= AcmHw_ViqEn;
384 break;
385 case AC3_VO:
386 acm_ctrl |= AcmHw_VoqEn;
387 break;
388 default:
389 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
390 ("HW_VAR_ACM_CTRL acm set "
391 "failed: eACI is %d\n", acm));
392 break;
393 }
394 } else {
395 switch (e_aci) {
396 case AC0_BE:
397 acm_ctrl &= (~AcmHw_BeqEn);
398 break;
399 case AC2_VI:
400 acm_ctrl &= (~AcmHw_ViqEn);
401 break;
402 case AC3_VO:
403 acm_ctrl &= (~AcmHw_BeqEn);
404 break;
405 default:
406 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
407 ("switch case not process\n"));
408 break;
409 }
410 }
411
412 RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
413 ("SetHwReg8190pci(): [HW_VAR_ACM_CTRL] "
414 "Write 0x%X\n", acm_ctrl));
415 rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
416 break;
417 }
418 case HW_VAR_RCR:{
419 rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
420 rtlpci->receive_config = ((u32 *) (val))[0];
421 break;
422 }
423 case HW_VAR_RETRY_LIMIT:{
424 u8 retry_limit = ((u8 *) (val))[0];
425
426 rtl_write_word(rtlpriv, REG_RL,
427 retry_limit << RETRY_LIMIT_SHORT_SHIFT |
428 retry_limit << RETRY_LIMIT_LONG_SHIFT);
429 break;
430 }
431 case HW_VAR_DUAL_TSF_RST:
432 rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
433 break;
434 case HW_VAR_EFUSE_BYTES:
435 rtlefuse->efuse_usedbytes = *((u16 *) val);
436 break;
437 case HW_VAR_EFUSE_USAGE:
438 rtlefuse->efuse_usedpercentage = *((u8 *) val);
439 break;
440 case HW_VAR_IO_CMD:
441 rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
442 break;
443 case HW_VAR_WPA_CONFIG:
444 rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *) val));
445 break;
446 case HW_VAR_SET_RPWM:{
447 u8 rpwm_val;
448
449 rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
450 udelay(1);
451
452 if (rpwm_val & BIT(7)) {
453 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
454 (*(u8 *) val));
455 } else {
456 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
457 ((*(u8 *) val) | BIT(7)));
458 }
459
460 break;
461 }
462 case HW_VAR_H2C_FW_PWRMODE:{
463 u8 psmode = (*(u8 *) val);
464
465 if ((psmode != FW_PS_ACTIVE_MODE) &&
466 (!IS_92C_SERIAL(rtlhal->version))) {
467 rtl92c_dm_rf_saving(hw, true);
468 }
469
470 rtl92c_set_fw_pwrmode_cmd(hw, (*(u8 *) val));
471 break;
472 }
473 case HW_VAR_FW_PSMODE_STATUS:
Larry Finger7ea47242011-02-19 16:28:57 -0600474 ppsc->fw_current_inpsmode = *((bool *) val);
Larry Finger0c817332010-12-08 11:12:31 -0600475 break;
476 case HW_VAR_H2C_FW_JOINBSSRPT:{
477 u8 mstatus = (*(u8 *) val);
478 u8 tmp_regcr, tmp_reg422;
Larry Finger7ea47242011-02-19 16:28:57 -0600479 bool recover = false;
Larry Finger0c817332010-12-08 11:12:31 -0600480
481 if (mstatus == RT_MEDIA_CONNECT) {
482 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
483 NULL);
484
485 tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
486 rtl_write_byte(rtlpriv, REG_CR + 1,
487 (tmp_regcr | BIT(0)));
488
489 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
490 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
491
492 tmp_reg422 =
493 rtl_read_byte(rtlpriv,
494 REG_FWHW_TXQ_CTRL + 2);
495 if (tmp_reg422 & BIT(6))
Larry Finger7ea47242011-02-19 16:28:57 -0600496 recover = true;
Larry Finger0c817332010-12-08 11:12:31 -0600497 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
498 tmp_reg422 & (~BIT(6)));
499
500 rtl92c_set_fw_rsvdpagepkt(hw, 0);
501
502 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
503 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
504
Larry Finger7ea47242011-02-19 16:28:57 -0600505 if (recover) {
Larry Finger0c817332010-12-08 11:12:31 -0600506 rtl_write_byte(rtlpriv,
507 REG_FWHW_TXQ_CTRL + 2,
508 tmp_reg422);
509 }
510
511 rtl_write_byte(rtlpriv, REG_CR + 1,
512 (tmp_regcr & ~(BIT(0))));
513 }
514 rtl92c_set_fw_joinbss_report_cmd(hw, (*(u8 *) val));
515
516 break;
517 }
518 case HW_VAR_AID:{
519 u16 u2btmp;
520 u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
521 u2btmp &= 0xC000;
522 rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
523 mac->assoc_id));
524
525 break;
526 }
527 case HW_VAR_CORRECT_TSF:{
528 u8 btype_ibss = ((u8 *) (val))[0];
529
530 /*btype_ibss = (mac->opmode == NL80211_IFTYPE_ADHOC) ?
531 1 : 0;*/
532
533 if (btype_ibss == true)
534 _rtl92ce_stop_tx_beacon(hw);
535
536 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
537
538 rtl_write_dword(rtlpriv, REG_TSFTR,
539 (u32) (mac->tsf & 0xffffffff));
540 rtl_write_dword(rtlpriv, REG_TSFTR + 4,
541 (u32) ((mac->tsf >> 32)&0xffffffff));
542
543 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
544
545 if (btype_ibss == true)
546 _rtl92ce_resume_tx_beacon(hw);
547
548 break;
549
550 }
551 case HW_VAR_MGT_FILTER:
552 rtl_write_word(rtlpriv, REG_RXFLTMAP0, *(u16 *) val);
553 break;
554 case HW_VAR_CTRL_FILTER:
555 rtl_write_word(rtlpriv, REG_RXFLTMAP1, *(u16 *) val);
556 break;
557 case HW_VAR_DATA_FILTER:
558 rtl_write_word(rtlpriv, REG_RXFLTMAP2, *(u16 *) val);
559 break;
560 default:
561 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("switch case "
562 "not process\n"));
563 break;
564 }
565}
566
567static bool _rtl92ce_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
568{
569 struct rtl_priv *rtlpriv = rtl_priv(hw);
570 bool status = true;
571 long count = 0;
572 u32 value = _LLT_INIT_ADDR(address) |
573 _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
574
575 rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
576
577 do {
578 value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
579 if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
580 break;
581
582 if (count > POLLING_LLT_THRESHOLD) {
583 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
584 ("Failed to polling write LLT done at "
585 "address %d!\n", address));
586 status = false;
587 break;
588 }
589 } while (++count);
590
591 return status;
592}
593
594static bool _rtl92ce_llt_table_init(struct ieee80211_hw *hw)
595{
596 struct rtl_priv *rtlpriv = rtl_priv(hw);
597 unsigned short i;
598 u8 txpktbuf_bndy;
599 u8 maxPage;
600 bool status;
601
602#if LLT_CONFIG == 1
603 maxPage = 255;
604 txpktbuf_bndy = 252;
605#elif LLT_CONFIG == 2
606 maxPage = 127;
607 txpktbuf_bndy = 124;
608#elif LLT_CONFIG == 3
609 maxPage = 255;
610 txpktbuf_bndy = 174;
611#elif LLT_CONFIG == 4
612 maxPage = 255;
613 txpktbuf_bndy = 246;
614#elif LLT_CONFIG == 5
615 maxPage = 255;
616 txpktbuf_bndy = 246;
617#endif
618
619#if LLT_CONFIG == 1
620 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
621 rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
622#elif LLT_CONFIG == 2
623 rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
624#elif LLT_CONFIG == 3
625 rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
626#elif LLT_CONFIG == 4
627 rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
628#elif LLT_CONFIG == 5
629 rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
630
631 rtl_write_dword(rtlpriv, REG_RQPN, 0x80b01c29);
632#endif
633
634 rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
635 rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
636
637 rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
638 rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
639
640 rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
641 rtl_write_byte(rtlpriv, REG_PBP, 0x11);
642 rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
643
644 for (i = 0; i < (txpktbuf_bndy - 1); i++) {
645 status = _rtl92ce_llt_write(hw, i, i + 1);
646 if (true != status)
647 return status;
648 }
649
650 status = _rtl92ce_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
651 if (true != status)
652 return status;
653
654 for (i = txpktbuf_bndy; i < maxPage; i++) {
655 status = _rtl92ce_llt_write(hw, i, (i + 1));
656 if (true != status)
657 return status;
658 }
659
660 status = _rtl92ce_llt_write(hw, maxPage, txpktbuf_bndy);
661 if (true != status)
662 return status;
663
664 return true;
665}
666
667static void _rtl92ce_gen_refresh_led_state(struct ieee80211_hw *hw)
668{
669 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
670 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
671 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
672 struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
673
674 if (rtlpci->up_first_time)
675 return;
676
677 if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
678 rtl92ce_sw_led_on(hw, pLed0);
679 else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
680 rtl92ce_sw_led_on(hw, pLed0);
681 else
682 rtl92ce_sw_led_off(hw, pLed0);
683
684}
685
686static bool _rtl92ce_init_mac(struct ieee80211_hw *hw)
687{
688 struct rtl_priv *rtlpriv = rtl_priv(hw);
689 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
690 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
691
692 unsigned char bytetmp;
693 unsigned short wordtmp;
694 u16 retry;
695
696 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
697 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
698 rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
699
700 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
701 udelay(2);
702
703 rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
704 udelay(2);
705
706 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
707 udelay(2);
708
709 retry = 0;
710 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("reg0xec:%x:%x\n",
711 rtl_read_dword(rtlpriv, 0xEC),
712 bytetmp));
713
714 while ((bytetmp & BIT(0)) && retry < 1000) {
715 retry++;
716 udelay(50);
717 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
718 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("reg0xec:%x:%x\n",
719 rtl_read_dword(rtlpriv,
720 0xEC),
721 bytetmp));
722 udelay(50);
723 }
724
725 rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
726
727 rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
728 udelay(2);
729
730 rtl_write_word(rtlpriv, REG_CR, 0x2ff);
731
732 if (_rtl92ce_llt_table_init(hw) == false)
733 return false;;
734
735 rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
736 rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
737
738 rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
739
740 wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
741 wordtmp &= 0xf;
742 wordtmp |= 0xF771;
743 rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
744
745 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
746 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
747 rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
748
749 rtl_write_byte(rtlpriv, 0x4d0, 0x0);
750
751 rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
752 ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
753 DMA_BIT_MASK(32));
754 rtl_write_dword(rtlpriv, REG_MGQ_DESA,
755 (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
756 DMA_BIT_MASK(32));
757 rtl_write_dword(rtlpriv, REG_VOQ_DESA,
758 (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
759 rtl_write_dword(rtlpriv, REG_VIQ_DESA,
760 (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
761 rtl_write_dword(rtlpriv, REG_BEQ_DESA,
762 (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
763 rtl_write_dword(rtlpriv, REG_BKQ_DESA,
764 (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
765 rtl_write_dword(rtlpriv, REG_HQ_DESA,
766 (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
767 DMA_BIT_MASK(32));
768 rtl_write_dword(rtlpriv, REG_RX_DESA,
769 (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
770 DMA_BIT_MASK(32));
771
772 if (IS_92C_SERIAL(rtlhal->version))
773 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
774 else
775 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x22);
776
777 rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
778
779 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
780 rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
781 do {
782 retry++;
783 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
784 } while ((retry < 200) && (bytetmp & BIT(7)));
785
786 _rtl92ce_gen_refresh_led_state(hw);
787
788 rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
789
790 return true;;
791}
792
793static void _rtl92ce_hw_configure(struct ieee80211_hw *hw)
794{
795 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
796 struct rtl_priv *rtlpriv = rtl_priv(hw);
797 u8 reg_bw_opmode;
798 u32 reg_ratr, reg_prsr;
799
800 reg_bw_opmode = BW_OPMODE_20MHZ;
801 reg_ratr = RATE_ALL_CCK | RATE_ALL_OFDM_AG |
802 RATE_ALL_OFDM_1SS | RATE_ALL_OFDM_2SS;
803 reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
804
805 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
806
807 rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
808
809 rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
810
811 rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
812
813 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
814
815 rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
816
817 rtl_write_word(rtlpriv, REG_RL, 0x0707);
818
819 rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
820
821 rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
822
823 rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
824 rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
825 rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
826 rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
827
828 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
829
830 rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
831
832 rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
833
834 rtlpci->reg_bcn_ctrl_val = 0x1f;
835 rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
836
837 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
838
839 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
840
841 rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
842 rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
843
844 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
845
846 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
847
848 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
849
850 rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
851
852 rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
853 rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
854
855 rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
856
857 rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
858
859 rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
860 rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
861
862}
863
864static void _rtl92ce_enable_aspm_back_door(struct ieee80211_hw *hw)
865{
866 struct rtl_priv *rtlpriv = rtl_priv(hw);
867 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
868
869 rtl_write_byte(rtlpriv, 0x34b, 0x93);
870 rtl_write_word(rtlpriv, 0x350, 0x870c);
871 rtl_write_byte(rtlpriv, 0x352, 0x1);
872
Larry Finger7ea47242011-02-19 16:28:57 -0600873 if (ppsc->support_backdoor)
Larry Finger0c817332010-12-08 11:12:31 -0600874 rtl_write_byte(rtlpriv, 0x349, 0x1b);
875 else
876 rtl_write_byte(rtlpriv, 0x349, 0x03);
877
878 rtl_write_word(rtlpriv, 0x350, 0x2718);
879 rtl_write_byte(rtlpriv, 0x352, 0x1);
880}
881
882void rtl92ce_enable_hw_security_config(struct ieee80211_hw *hw)
883{
884 struct rtl_priv *rtlpriv = rtl_priv(hw);
885 u8 sec_reg_value;
886
887 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
888 ("PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
889 rtlpriv->sec.pairwise_enc_algorithm,
890 rtlpriv->sec.group_enc_algorithm));
891
892 if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
893 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, ("not open "
894 "hw encryption\n"));
895 return;
896 }
897
898 sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
899
900 if (rtlpriv->sec.use_defaultkey) {
901 sec_reg_value |= SCR_TxUseDK;
902 sec_reg_value |= SCR_RxUseDK;
903 }
904
905 sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
906
907 rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
908
909 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
910 ("The SECR-value %x\n", sec_reg_value));
911
912 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
913
914}
915
916int rtl92ce_hw_init(struct ieee80211_hw *hw)
917{
918 struct rtl_priv *rtlpriv = rtl_priv(hw);
919 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
920 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
921 struct rtl_phy *rtlphy = &(rtlpriv->phy);
922 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
923 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
924 static bool iqk_initialized; /* initialized to false */
925 bool rtstatus = true;
926 bool is92c;
927 int err;
928 u8 tmp_u1b;
929
930 rtlpci->being_init_adapter = true;
931 rtlpriv->intf_ops->disable_aspm(hw);
932 rtstatus = _rtl92ce_init_mac(hw);
933 if (rtstatus != true) {
934 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("Init MAC failed\n"));
935 err = 1;
936 return err;
937 }
938
939 err = rtl92c_download_fw(hw);
940 if (err) {
941 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
942 ("Failed to download FW. Init HW "
943 "without FW now..\n"));
944 err = 1;
Larry Finger7ea47242011-02-19 16:28:57 -0600945 rtlhal->fw_ready = false;
Larry Finger0c817332010-12-08 11:12:31 -0600946 return err;
947 } else {
Larry Finger7ea47242011-02-19 16:28:57 -0600948 rtlhal->fw_ready = true;
Larry Finger0c817332010-12-08 11:12:31 -0600949 }
950
951 rtlhal->last_hmeboxnum = 0;
952 rtl92c_phy_mac_config(hw);
953 rtl92c_phy_bb_config(hw);
954 rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
955 rtl92c_phy_rf_config(hw);
956 rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
957 RF_CHNLBW, RFREG_OFFSET_MASK);
958 rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
959 RF_CHNLBW, RFREG_OFFSET_MASK);
960 rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
961 rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
962 rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
963 _rtl92ce_hw_configure(hw);
964 rtl_cam_reset_all_entry(hw);
965 rtl92ce_enable_hw_security_config(hw);
966 ppsc->rfpwr_state = ERFON;
Larry Finger0c817332010-12-08 11:12:31 -0600967 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
968 _rtl92ce_enable_aspm_back_door(hw);
969 rtlpriv->intf_ops->enable_aspm(hw);
970 if (ppsc->rfpwr_state == ERFON) {
971 rtl92c_phy_set_rfpath_switch(hw, 1);
972 if (iqk_initialized)
973 rtl92c_phy_iq_calibrate(hw, true);
974 else {
975 rtl92c_phy_iq_calibrate(hw, false);
976 iqk_initialized = true;
977 }
978
979 rtl92c_dm_check_txpower_tracking(hw);
980 rtl92c_phy_lc_calibrate(hw);
981 }
982
983 is92c = IS_92C_SERIAL(rtlhal->version);
984 tmp_u1b = efuse_read_1byte(hw, 0x1FA);
985 if (!(tmp_u1b & BIT(0))) {
986 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
987 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("PA BIAS path A\n"));
988 }
989
990 if (!(tmp_u1b & BIT(1)) && is92c) {
991 rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
992 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("PA BIAS path B\n"));
993 }
994
995 if (!(tmp_u1b & BIT(4))) {
996 tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
997 tmp_u1b &= 0x0F;
998 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
999 udelay(10);
1000 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
1001 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("under 1.5V\n"));
1002 }
1003 rtl92c_dm_init(hw);
1004 rtlpci->being_init_adapter = false;
1005 return err;
1006}
1007
1008static enum version_8192c _rtl92ce_read_chip_version(struct ieee80211_hw *hw)
1009{
1010 struct rtl_priv *rtlpriv = rtl_priv(hw);
1011 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1012 enum version_8192c version = VERSION_UNKNOWN;
1013 u32 value32;
1014
1015 value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
1016 if (value32 & TRP_VAUX_EN) {
1017 version = (value32 & TYPE_ID) ? VERSION_A_CHIP_92C :
1018 VERSION_A_CHIP_88C;
1019 } else {
1020 version = (value32 & TYPE_ID) ? VERSION_B_CHIP_92C :
1021 VERSION_B_CHIP_88C;
1022 }
1023
1024 switch (version) {
1025 case VERSION_B_CHIP_92C:
1026 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1027 ("Chip Version ID: VERSION_B_CHIP_92C.\n"));
1028 break;
1029 case VERSION_B_CHIP_88C:
1030 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1031 ("Chip Version ID: VERSION_B_CHIP_88C.\n"));
1032 break;
1033 case VERSION_A_CHIP_92C:
1034 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1035 ("Chip Version ID: VERSION_A_CHIP_92C.\n"));
1036 break;
1037 case VERSION_A_CHIP_88C:
1038 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1039 ("Chip Version ID: VERSION_A_CHIP_88C.\n"));
1040 break;
1041 default:
1042 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1043 ("Chip Version ID: Unknown. Bug?\n"));
1044 break;
1045 }
1046
1047 switch (version & 0x3) {
1048 case CHIP_88C:
1049 rtlphy->rf_type = RF_1T1R;
1050 break;
1051 case CHIP_92C:
1052 rtlphy->rf_type = RF_2T2R;
1053 break;
1054 case CHIP_92C_1T2R:
1055 rtlphy->rf_type = RF_1T2R;
1056 break;
1057 default:
1058 rtlphy->rf_type = RF_1T1R;
1059 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1060 ("ERROR RF_Type is set!!"));
1061 break;
1062 }
1063
1064 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1065 ("Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
1066 "RF_2T2R" : "RF_1T1R"));
1067
1068 return version;
1069}
1070
1071static int _rtl92ce_set_media_status(struct ieee80211_hw *hw,
1072 enum nl80211_iftype type)
1073{
1074 struct rtl_priv *rtlpriv = rtl_priv(hw);
1075 u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
1076 enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1077 bt_msr &= 0xfc;
1078
1079 if (type == NL80211_IFTYPE_UNSPECIFIED ||
1080 type == NL80211_IFTYPE_STATION) {
1081 _rtl92ce_stop_tx_beacon(hw);
1082 _rtl92ce_enable_bcn_sub_func(hw);
1083 } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
1084 _rtl92ce_resume_tx_beacon(hw);
1085 _rtl92ce_disable_bcn_sub_func(hw);
1086 } else {
1087 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1088 ("Set HW_VAR_MEDIA_STATUS: "
1089 "No such media status(%x).\n", type));
1090 }
1091
1092 switch (type) {
1093 case NL80211_IFTYPE_UNSPECIFIED:
1094 bt_msr |= MSR_NOLINK;
1095 ledaction = LED_CTL_LINK;
1096 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1097 ("Set Network type to NO LINK!\n"));
1098 break;
1099 case NL80211_IFTYPE_ADHOC:
1100 bt_msr |= MSR_ADHOC;
1101 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1102 ("Set Network type to Ad Hoc!\n"));
1103 break;
1104 case NL80211_IFTYPE_STATION:
1105 bt_msr |= MSR_INFRA;
1106 ledaction = LED_CTL_LINK;
1107 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1108 ("Set Network type to STA!\n"));
1109 break;
1110 case NL80211_IFTYPE_AP:
1111 bt_msr |= MSR_AP;
1112 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1113 ("Set Network type to AP!\n"));
1114 break;
1115 default:
1116 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1117 ("Network type %d not support!\n", type));
1118 return 1;
1119 break;
1120
1121 }
1122
1123 rtl_write_byte(rtlpriv, (MSR), bt_msr);
1124 rtlpriv->cfg->ops->led_control(hw, ledaction);
1125 if ((bt_msr & 0xfc) == MSR_AP)
1126 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1127 else
1128 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1129 return 0;
1130}
1131
1132static void _rtl92ce_set_check_bssid(struct ieee80211_hw *hw,
1133 enum nl80211_iftype type)
1134{
1135 struct rtl_priv *rtlpriv = rtl_priv(hw);
1136 u32 reg_rcr = rtl_read_dword(rtlpriv, REG_RCR);
1137 u8 filterout_non_associated_bssid = false;
1138
1139 switch (type) {
1140 case NL80211_IFTYPE_ADHOC:
1141 case NL80211_IFTYPE_STATION:
1142 filterout_non_associated_bssid = true;
1143 break;
1144 case NL80211_IFTYPE_UNSPECIFIED:
1145 case NL80211_IFTYPE_AP:
1146 default:
1147 break;
1148 }
1149
1150 if (filterout_non_associated_bssid == true) {
1151 reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1152 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1153 (u8 *) (&reg_rcr));
1154 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
1155 } else if (filterout_non_associated_bssid == false) {
1156 reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1157 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
1158 rtlpriv->cfg->ops->set_hw_reg(hw,
1159 HW_VAR_RCR, (u8 *) (&reg_rcr));
1160 }
1161}
1162
1163int rtl92ce_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
1164{
1165 if (_rtl92ce_set_media_status(hw, type))
1166 return -EOPNOTSUPP;
1167 _rtl92ce_set_check_bssid(hw, type);
1168 return 0;
1169}
1170
1171void rtl92ce_set_qos(struct ieee80211_hw *hw, int aci)
1172{
1173 struct rtl_priv *rtlpriv = rtl_priv(hw);
1174 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Larry Finger0c817332010-12-08 11:12:31 -06001175 u32 u4b_ac_param;
Larry Finger17c9ac62011-02-19 16:29:57 -06001176 u16 cw_min = le16_to_cpu(mac->ac[aci].cw_min);
1177 u16 cw_max = le16_to_cpu(mac->ac[aci].cw_max);
1178 u16 tx_op = le16_to_cpu(mac->ac[aci].tx_op);
Larry Finger0c817332010-12-08 11:12:31 -06001179
1180 rtl92c_dm_init_edca_turbo(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001181 u4b_ac_param = (u32) mac->ac[aci].aifs;
Larry Finger17c9ac62011-02-19 16:29:57 -06001182 u4b_ac_param |= (u32) ((cw_min & 0xF) << AC_PARAM_ECW_MIN_OFFSET);
1183 u4b_ac_param |= (u32) ((cw_max & 0xF) << AC_PARAM_ECW_MAX_OFFSET);
1184 u4b_ac_param |= (u32) (tx_op << AC_PARAM_TXOP_OFFSET);
Larry Finger0c817332010-12-08 11:12:31 -06001185 RT_TRACE(rtlpriv, COMP_QOS, DBG_DMESG,
1186 ("queue:%x, ac_param:%x aifs:%x cwmin:%x cwmax:%x txop:%x\n",
Larry Finger17c9ac62011-02-19 16:29:57 -06001187 aci, u4b_ac_param, mac->ac[aci].aifs, cw_min,
1188 cw_max, tx_op));
Larry Finger0c817332010-12-08 11:12:31 -06001189 switch (aci) {
1190 case AC1_BK:
1191 rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, u4b_ac_param);
1192 break;
1193 case AC0_BE:
1194 rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param);
1195 break;
1196 case AC2_VI:
1197 rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, u4b_ac_param);
1198 break;
1199 case AC3_VO:
1200 rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, u4b_ac_param);
1201 break;
1202 default:
1203 RT_ASSERT(false, ("invalid aci: %d !\n", aci));
1204 break;
1205 }
1206}
1207
1208void rtl92ce_enable_interrupt(struct ieee80211_hw *hw)
1209{
1210 struct rtl_priv *rtlpriv = rtl_priv(hw);
1211 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1212
1213 rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
1214 rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
1215 rtlpci->irq_enabled = true;
1216}
1217
1218void rtl92ce_disable_interrupt(struct ieee80211_hw *hw)
1219{
1220 struct rtl_priv *rtlpriv = rtl_priv(hw);
1221 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1222
1223 rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
1224 rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
1225 rtlpci->irq_enabled = false;
1226}
1227
1228static void _rtl92ce_poweroff_adapter(struct ieee80211_hw *hw)
1229{
1230 struct rtl_priv *rtlpriv = rtl_priv(hw);
1231 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1232 u8 u1b_tmp;
1233
1234 rtlpriv->intf_ops->enable_aspm(hw);
1235 rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
1236 rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
1237 rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
1238 rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
1239 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
1240 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
Larry Finger7ea47242011-02-19 16:28:57 -06001241 if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
Larry Finger0c817332010-12-08 11:12:31 -06001242 rtl92c_firmware_selfreset(hw);
1243 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
1244 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1245 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
1246 u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
1247 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00FF0000 |
1248 (u1b_tmp << 8));
1249 rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
1250 rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
1251 rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
1252 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
1253 rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
1254 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
1255 rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
1256}
1257
1258void rtl92ce_card_disable(struct ieee80211_hw *hw)
1259{
1260 struct rtl_priv *rtlpriv = rtl_priv(hw);
1261 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1262 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1263 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1264 enum nl80211_iftype opmode;
1265
1266 mac->link_state = MAC80211_NOLINK;
1267 opmode = NL80211_IFTYPE_UNSPECIFIED;
1268 _rtl92ce_set_media_status(hw, opmode);
1269 if (rtlpci->driver_is_goingto_unload ||
1270 ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1271 rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1272 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1273 _rtl92ce_poweroff_adapter(hw);
1274}
1275
1276void rtl92ce_interrupt_recognized(struct ieee80211_hw *hw,
1277 u32 *p_inta, u32 *p_intb)
1278{
1279 struct rtl_priv *rtlpriv = rtl_priv(hw);
1280 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1281
1282 *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
1283 rtl_write_dword(rtlpriv, ISR, *p_inta);
1284
1285 /*
1286 * *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
1287 * rtl_write_dword(rtlpriv, ISR + 4, *p_intb);
1288 */
1289}
1290
1291void rtl92ce_set_beacon_related_registers(struct ieee80211_hw *hw)
1292{
1293
1294 struct rtl_priv *rtlpriv = rtl_priv(hw);
1295 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1296 u16 bcn_interval, atim_window;
1297
1298 bcn_interval = mac->beacon_interval;
1299 atim_window = 2; /*FIX MERGE */
1300 rtl92ce_disable_interrupt(hw);
1301 rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1302 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1303 rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1304 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
1305 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
1306 rtl_write_byte(rtlpriv, 0x606, 0x30);
1307 rtl92ce_enable_interrupt(hw);
1308}
1309
1310void rtl92ce_set_beacon_interval(struct ieee80211_hw *hw)
1311{
1312 struct rtl_priv *rtlpriv = rtl_priv(hw);
1313 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1314 u16 bcn_interval = mac->beacon_interval;
1315
1316 RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
1317 ("beacon_interval:%d\n", bcn_interval));
1318 rtl92ce_disable_interrupt(hw);
1319 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1320 rtl92ce_enable_interrupt(hw);
1321}
1322
1323void rtl92ce_update_interrupt_mask(struct ieee80211_hw *hw,
1324 u32 add_msr, u32 rm_msr)
1325{
1326 struct rtl_priv *rtlpriv = rtl_priv(hw);
1327 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1328
1329 RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
1330 ("add_msr:%x, rm_msr:%x\n", add_msr, rm_msr));
1331 if (add_msr)
1332 rtlpci->irq_mask[0] |= add_msr;
1333 if (rm_msr)
1334 rtlpci->irq_mask[0] &= (~rm_msr);
1335 rtl92ce_disable_interrupt(hw);
1336 rtl92ce_enable_interrupt(hw);
1337}
1338
Larry Finger0c817332010-12-08 11:12:31 -06001339static void _rtl92ce_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
1340 bool autoload_fail,
1341 u8 *hwinfo)
1342{
1343 struct rtl_priv *rtlpriv = rtl_priv(hw);
1344 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1345 u8 rf_path, index, tempval;
1346 u16 i;
1347
1348 for (rf_path = 0; rf_path < 2; rf_path++) {
1349 for (i = 0; i < 3; i++) {
1350 if (!autoload_fail) {
1351 rtlefuse->
1352 eeprom_chnlarea_txpwr_cck[rf_path][i] =
1353 hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
1354 rtlefuse->
1355 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1356 hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
1357 i];
1358 } else {
1359 rtlefuse->
1360 eeprom_chnlarea_txpwr_cck[rf_path][i] =
1361 EEPROM_DEFAULT_TXPOWERLEVEL;
1362 rtlefuse->
1363 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1364 EEPROM_DEFAULT_TXPOWERLEVEL;
1365 }
1366 }
1367 }
1368
1369 for (i = 0; i < 3; i++) {
1370 if (!autoload_fail)
1371 tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
1372 else
1373 tempval = EEPROM_DEFAULT_HT40_2SDIFF;
1374 rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_A][i] =
1375 (tempval & 0xf);
1376 rtlefuse->eeprom_chnlarea_txpwr_ht40_2sdiif[RF90_PATH_B][i] =
1377 ((tempval & 0xf0) >> 4);
1378 }
1379
1380 for (rf_path = 0; rf_path < 2; rf_path++)
1381 for (i = 0; i < 3; i++)
1382 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1383 ("RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
1384 i,
1385 rtlefuse->
1386 eeprom_chnlarea_txpwr_cck[rf_path][i]));
1387 for (rf_path = 0; rf_path < 2; rf_path++)
1388 for (i = 0; i < 3; i++)
1389 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1390 ("RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
1391 rf_path, i,
1392 rtlefuse->
1393 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]));
1394 for (rf_path = 0; rf_path < 2; rf_path++)
1395 for (i = 0; i < 3; i++)
1396 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1397 ("RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
1398 rf_path, i,
1399 rtlefuse->
1400 eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
1401 [i]));
1402
1403 for (rf_path = 0; rf_path < 2; rf_path++) {
1404 for (i = 0; i < 14; i++) {
1405 index = _rtl92c_get_chnl_group((u8) i);
1406
1407 rtlefuse->txpwrlevel_cck[rf_path][i] =
1408 rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
1409 rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
1410 rtlefuse->
1411 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
1412
1413 if ((rtlefuse->
1414 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
1415 rtlefuse->
1416 eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path][index])
1417 > 0) {
1418 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
1419 rtlefuse->
1420 eeprom_chnlarea_txpwr_ht40_1s[rf_path]
1421 [index] -
1422 rtlefuse->
1423 eeprom_chnlarea_txpwr_ht40_2sdiif[rf_path]
1424 [index];
1425 } else {
1426 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
1427 }
1428 }
1429
1430 for (i = 0; i < 14; i++) {
1431 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1432 ("RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = "
1433 "[0x%x / 0x%x / 0x%x]\n", rf_path, i,
1434 rtlefuse->txpwrlevel_cck[rf_path][i],
1435 rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
1436 rtlefuse->txpwrlevel_ht40_2s[rf_path][i]));
1437 }
1438 }
1439
1440 for (i = 0; i < 3; i++) {
1441 if (!autoload_fail) {
1442 rtlefuse->eeprom_pwrlimit_ht40[i] =
1443 hwinfo[EEPROM_TXPWR_GROUP + i];
1444 rtlefuse->eeprom_pwrlimit_ht20[i] =
1445 hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
1446 } else {
1447 rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
1448 rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
1449 }
1450 }
1451
1452 for (rf_path = 0; rf_path < 2; rf_path++) {
1453 for (i = 0; i < 14; i++) {
1454 index = _rtl92c_get_chnl_group((u8) i);
1455
1456 if (rf_path == RF90_PATH_A) {
1457 rtlefuse->pwrgroup_ht20[rf_path][i] =
1458 (rtlefuse->eeprom_pwrlimit_ht20[index]
1459 & 0xf);
1460 rtlefuse->pwrgroup_ht40[rf_path][i] =
1461 (rtlefuse->eeprom_pwrlimit_ht40[index]
1462 & 0xf);
1463 } else if (rf_path == RF90_PATH_B) {
1464 rtlefuse->pwrgroup_ht20[rf_path][i] =
1465 ((rtlefuse->eeprom_pwrlimit_ht20[index]
1466 & 0xf0) >> 4);
1467 rtlefuse->pwrgroup_ht40[rf_path][i] =
1468 ((rtlefuse->eeprom_pwrlimit_ht40[index]
1469 & 0xf0) >> 4);
1470 }
1471
1472 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1473 ("RF-%d pwrgroup_ht20[%d] = 0x%x\n",
1474 rf_path, i,
1475 rtlefuse->pwrgroup_ht20[rf_path][i]));
1476 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1477 ("RF-%d pwrgroup_ht40[%d] = 0x%x\n",
1478 rf_path, i,
1479 rtlefuse->pwrgroup_ht40[rf_path][i]));
1480 }
1481 }
1482
1483 for (i = 0; i < 14; i++) {
1484 index = _rtl92c_get_chnl_group((u8) i);
1485
1486 if (!autoload_fail)
1487 tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
1488 else
1489 tempval = EEPROM_DEFAULT_HT20_DIFF;
1490
1491 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
1492 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
1493 ((tempval >> 4) & 0xF);
1494
1495 if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
1496 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
1497
1498 if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
1499 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
1500
1501 index = _rtl92c_get_chnl_group((u8) i);
1502
1503 if (!autoload_fail)
1504 tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
1505 else
1506 tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
1507
1508 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
1509 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
1510 ((tempval >> 4) & 0xF);
1511 }
1512
1513 rtlefuse->legacy_ht_txpowerdiff =
1514 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
1515
1516 for (i = 0; i < 14; i++)
1517 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1518 ("RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
1519 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]));
1520 for (i = 0; i < 14; i++)
1521 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1522 ("RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
1523 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]));
1524 for (i = 0; i < 14; i++)
1525 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1526 ("RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
1527 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]));
1528 for (i = 0; i < 14; i++)
1529 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1530 ("RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
1531 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]));
1532
1533 if (!autoload_fail)
1534 rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
1535 else
1536 rtlefuse->eeprom_regulatory = 0;
1537 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1538 ("eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory));
1539
1540 if (!autoload_fail) {
1541 rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
1542 rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
1543 } else {
1544 rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
1545 rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
1546 }
1547 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1548 ("TSSI_A = 0x%x, TSSI_B = 0x%x\n",
1549 rtlefuse->eeprom_tssi[RF90_PATH_A],
1550 rtlefuse->eeprom_tssi[RF90_PATH_B]));
1551
1552 if (!autoload_fail)
1553 tempval = hwinfo[EEPROM_THERMAL_METER];
1554 else
1555 tempval = EEPROM_DEFAULT_THERMALMETER;
1556 rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
1557
1558 if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
Larry Finger7ea47242011-02-19 16:28:57 -06001559 rtlefuse->apk_thermalmeterignore = true;
Larry Finger0c817332010-12-08 11:12:31 -06001560
1561 rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
1562 RTPRINT(rtlpriv, FINIT, INIT_TxPower,
1563 ("thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter));
1564}
1565
1566static void _rtl92ce_read_adapter_info(struct ieee80211_hw *hw)
1567{
1568 struct rtl_priv *rtlpriv = rtl_priv(hw);
1569 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1570 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1571 u16 i, usvalue;
1572 u8 hwinfo[HWSET_MAX_SIZE];
1573 u16 eeprom_id;
1574
1575 if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
1576 rtl_efuse_shadow_map_update(hw);
1577
1578 memcpy((void *)hwinfo,
1579 (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
1580 HWSET_MAX_SIZE);
1581 } else if (rtlefuse->epromtype == EEPROM_93C46) {
1582 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1583 ("RTL819X Not boot from eeprom, check it !!"));
1584 }
1585
1586 RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_LOUD, ("MAP\n"),
1587 hwinfo, HWSET_MAX_SIZE);
1588
1589 eeprom_id = *((u16 *)&hwinfo[0]);
1590 if (eeprom_id != RTL8190_EEPROM_ID) {
1591 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1592 ("EEPROM ID(%#x) is invalid!!\n", eeprom_id));
1593 rtlefuse->autoload_failflag = true;
1594 } else {
1595 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload OK\n"));
1596 rtlefuse->autoload_failflag = false;
1597 }
1598
1599 if (rtlefuse->autoload_failflag == true)
1600 return;
1601
1602 for (i = 0; i < 6; i += 2) {
1603 usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
1604 *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
1605 }
1606
1607 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1608 (MAC_FMT "\n", MAC_ARG(rtlefuse->dev_addr)));
1609
1610 _rtl92ce_read_txpower_info_from_hwpg(hw,
1611 rtlefuse->autoload_failflag,
1612 hwinfo);
1613
1614 rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
1615 rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
Larry Finger7ea47242011-02-19 16:28:57 -06001616 rtlefuse->txpwr_fromeprom = true;
Larry Finger0c817332010-12-08 11:12:31 -06001617 rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
1618
1619 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1620 ("EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid));
1621
1622 if (rtlhal->oem_id == RT_CID_DEFAULT) {
1623 switch (rtlefuse->eeprom_oemid) {
1624 case EEPROM_CID_DEFAULT:
1625 if (rtlefuse->eeprom_did == 0x8176) {
1626 if ((rtlefuse->eeprom_svid == 0x103C &&
1627 rtlefuse->eeprom_smid == 0x1629))
1628 rtlhal->oem_id = RT_CID_819x_HP;
1629 else
1630 rtlhal->oem_id = RT_CID_DEFAULT;
1631 } else {
1632 rtlhal->oem_id = RT_CID_DEFAULT;
1633 }
1634 break;
1635 case EEPROM_CID_TOSHIBA:
1636 rtlhal->oem_id = RT_CID_TOSHIBA;
1637 break;
1638 case EEPROM_CID_QMI:
1639 rtlhal->oem_id = RT_CID_819x_QMI;
1640 break;
1641 case EEPROM_CID_WHQL:
1642 default:
1643 rtlhal->oem_id = RT_CID_DEFAULT;
1644 break;
1645
1646 }
1647 }
1648
1649}
1650
1651static void _rtl92ce_hal_customized_behavior(struct ieee80211_hw *hw)
1652{
1653 struct rtl_priv *rtlpriv = rtl_priv(hw);
1654 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1655 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1656
1657 switch (rtlhal->oem_id) {
1658 case RT_CID_819x_HP:
Larry Finger7ea47242011-02-19 16:28:57 -06001659 pcipriv->ledctl.led_opendrain = true;
Larry Finger0c817332010-12-08 11:12:31 -06001660 break;
1661 case RT_CID_819x_Lenovo:
1662 case RT_CID_DEFAULT:
1663 case RT_CID_TOSHIBA:
1664 case RT_CID_CCX:
1665 case RT_CID_819x_Acer:
1666 case RT_CID_WHQL:
1667 default:
1668 break;
1669 }
1670 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1671 ("RT Customized ID: 0x%02X\n", rtlhal->oem_id));
1672}
1673
1674void rtl92ce_read_eeprom_info(struct ieee80211_hw *hw)
1675{
1676 struct rtl_priv *rtlpriv = rtl_priv(hw);
1677 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1678 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1679 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1680 u8 tmp_u1b;
1681
1682 rtlhal->version = _rtl92ce_read_chip_version(hw);
1683 if (get_rf_type(rtlphy) == RF_1T1R)
Larry Finger7ea47242011-02-19 16:28:57 -06001684 rtlpriv->dm.rfpath_rxenable[0] = true;
Larry Finger0c817332010-12-08 11:12:31 -06001685 else
Larry Finger7ea47242011-02-19 16:28:57 -06001686 rtlpriv->dm.rfpath_rxenable[0] =
1687 rtlpriv->dm.rfpath_rxenable[1] = true;
Larry Finger0c817332010-12-08 11:12:31 -06001688 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("VersionID = 0x%4x\n",
1689 rtlhal->version));
1690 tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
1691 if (tmp_u1b & BIT(4)) {
1692 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("Boot from EEPROM\n"));
1693 rtlefuse->epromtype = EEPROM_93C46;
1694 } else {
1695 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("Boot from EFUSE\n"));
1696 rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
1697 }
1698 if (tmp_u1b & BIT(5)) {
1699 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("Autoload OK\n"));
1700 rtlefuse->autoload_failflag = false;
1701 _rtl92ce_read_adapter_info(hw);
1702 } else {
1703 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("Autoload ERR!!\n"));
1704 }
1705
1706 _rtl92ce_hal_customized_behavior(hw);
1707}
1708
1709void rtl92ce_update_hal_rate_table(struct ieee80211_hw *hw)
1710{
1711 struct rtl_priv *rtlpriv = rtl_priv(hw);
1712 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1713 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1714
1715 u32 ratr_value = (u32) mac->basic_rates;
Larry Finger17c9ac62011-02-19 16:29:57 -06001716 u8 *mcsrate = mac->mcs;
Larry Finger0c817332010-12-08 11:12:31 -06001717 u8 ratr_index = 0;
Larry Finger7ea47242011-02-19 16:28:57 -06001718 u8 nmode = mac->ht_enable;
Larry Finger0c817332010-12-08 11:12:31 -06001719 u8 mimo_ps = 1;
1720 u16 shortgi_rate;
1721 u32 tmp_ratr_value;
Larry Finger7ea47242011-02-19 16:28:57 -06001722 u8 curtxbw_40mhz = mac->bw_40;
1723 u8 curshortgi_40mhz = mac->sgi_40;
1724 u8 curshortgi_20mhz = mac->sgi_20;
Larry Finger0c817332010-12-08 11:12:31 -06001725 enum wireless_mode wirelessmode = mac->mode;
1726
Larry Finger17c9ac62011-02-19 16:29:57 -06001727 ratr_value |= ((*(u16 *) (mcsrate))) << 12;
Larry Finger0c817332010-12-08 11:12:31 -06001728
1729 switch (wirelessmode) {
1730 case WIRELESS_MODE_B:
1731 if (ratr_value & 0x0000000c)
1732 ratr_value &= 0x0000000d;
1733 else
1734 ratr_value &= 0x0000000f;
1735 break;
1736 case WIRELESS_MODE_G:
1737 ratr_value &= 0x00000FF5;
1738 break;
1739 case WIRELESS_MODE_N_24G:
1740 case WIRELESS_MODE_N_5G:
Larry Finger7ea47242011-02-19 16:28:57 -06001741 nmode = 1;
Larry Finger0c817332010-12-08 11:12:31 -06001742 if (mimo_ps == 0) {
1743 ratr_value &= 0x0007F005;
1744 } else {
1745 u32 ratr_mask;
1746
1747 if (get_rf_type(rtlphy) == RF_1T2R ||
1748 get_rf_type(rtlphy) == RF_1T1R)
1749 ratr_mask = 0x000ff005;
1750 else
1751 ratr_mask = 0x0f0ff005;
1752
1753 ratr_value &= ratr_mask;
1754 }
1755 break;
1756 default:
1757 if (rtlphy->rf_type == RF_1T2R)
1758 ratr_value &= 0x000ff0ff;
1759 else
1760 ratr_value &= 0x0f0ff0ff;
1761
1762 break;
1763 }
1764
1765 ratr_value &= 0x0FFFFFFF;
1766
Larry Finger7ea47242011-02-19 16:28:57 -06001767 if (nmode && ((curtxbw_40mhz && curshortgi_40mhz) || (!curtxbw_40mhz &&
1768 curshortgi_20mhz))) {
Larry Finger0c817332010-12-08 11:12:31 -06001769
1770 ratr_value |= 0x10000000;
1771 tmp_ratr_value = (ratr_value >> 12);
1772
1773 for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
1774 if ((1 << shortgi_rate) & tmp_ratr_value)
1775 break;
1776 }
1777
1778 shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
1779 (shortgi_rate << 4) | (shortgi_rate);
1780 }
1781
1782 rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
1783
1784 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
1785 ("%x\n", rtl_read_dword(rtlpriv, REG_ARFR0)));
1786}
1787
1788void rtl92ce_update_hal_rate_mask(struct ieee80211_hw *hw, u8 rssi_level)
1789{
1790 struct rtl_priv *rtlpriv = rtl_priv(hw);
1791 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1792 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1793 u32 ratr_bitmap = (u32) mac->basic_rates;
1794 u8 *p_mcsrate = mac->mcs;
1795 u8 ratr_index;
Larry Finger7ea47242011-02-19 16:28:57 -06001796 u8 curtxbw_40mhz = mac->bw_40;
1797 u8 curshortgi_40mhz = mac->sgi_40;
1798 u8 curshortgi_20mhz = mac->sgi_20;
Larry Finger0c817332010-12-08 11:12:31 -06001799 enum wireless_mode wirelessmode = mac->mode;
Larry Finger7ea47242011-02-19 16:28:57 -06001800 bool shortgi = false;
Larry Finger0c817332010-12-08 11:12:31 -06001801 u8 rate_mask[5];
1802 u8 macid = 0;
1803 u8 mimops = 1;
1804
1805 ratr_bitmap |= (p_mcsrate[1] << 20) | (p_mcsrate[0] << 12);
1806 switch (wirelessmode) {
1807 case WIRELESS_MODE_B:
1808 ratr_index = RATR_INX_WIRELESS_B;
1809 if (ratr_bitmap & 0x0000000c)
1810 ratr_bitmap &= 0x0000000d;
1811 else
1812 ratr_bitmap &= 0x0000000f;
1813 break;
1814 case WIRELESS_MODE_G:
1815 ratr_index = RATR_INX_WIRELESS_GB;
1816
1817 if (rssi_level == 1)
1818 ratr_bitmap &= 0x00000f00;
1819 else if (rssi_level == 2)
1820 ratr_bitmap &= 0x00000ff0;
1821 else
1822 ratr_bitmap &= 0x00000ff5;
1823 break;
1824 case WIRELESS_MODE_A:
1825 ratr_index = RATR_INX_WIRELESS_A;
1826 ratr_bitmap &= 0x00000ff0;
1827 break;
1828 case WIRELESS_MODE_N_24G:
1829 case WIRELESS_MODE_N_5G:
1830 ratr_index = RATR_INX_WIRELESS_NGB;
1831
1832 if (mimops == 0) {
1833 if (rssi_level == 1)
1834 ratr_bitmap &= 0x00070000;
1835 else if (rssi_level == 2)
1836 ratr_bitmap &= 0x0007f000;
1837 else
1838 ratr_bitmap &= 0x0007f005;
1839 } else {
1840 if (rtlphy->rf_type == RF_1T2R ||
1841 rtlphy->rf_type == RF_1T1R) {
Larry Finger7ea47242011-02-19 16:28:57 -06001842 if (curtxbw_40mhz) {
Larry Finger0c817332010-12-08 11:12:31 -06001843 if (rssi_level == 1)
1844 ratr_bitmap &= 0x000f0000;
1845 else if (rssi_level == 2)
1846 ratr_bitmap &= 0x000ff000;
1847 else
1848 ratr_bitmap &= 0x000ff015;
1849 } else {
1850 if (rssi_level == 1)
1851 ratr_bitmap &= 0x000f0000;
1852 else if (rssi_level == 2)
1853 ratr_bitmap &= 0x000ff000;
1854 else
1855 ratr_bitmap &= 0x000ff005;
1856 }
1857 } else {
Larry Finger7ea47242011-02-19 16:28:57 -06001858 if (curtxbw_40mhz) {
Larry Finger0c817332010-12-08 11:12:31 -06001859 if (rssi_level == 1)
1860 ratr_bitmap &= 0x0f0f0000;
1861 else if (rssi_level == 2)
1862 ratr_bitmap &= 0x0f0ff000;
1863 else
1864 ratr_bitmap &= 0x0f0ff015;
1865 } else {
1866 if (rssi_level == 1)
1867 ratr_bitmap &= 0x0f0f0000;
1868 else if (rssi_level == 2)
1869 ratr_bitmap &= 0x0f0ff000;
1870 else
1871 ratr_bitmap &= 0x0f0ff005;
1872 }
1873 }
1874 }
1875
Larry Finger7ea47242011-02-19 16:28:57 -06001876 if ((curtxbw_40mhz && curshortgi_40mhz) ||
1877 (!curtxbw_40mhz && curshortgi_20mhz)) {
Larry Finger0c817332010-12-08 11:12:31 -06001878
1879 if (macid == 0)
Larry Finger7ea47242011-02-19 16:28:57 -06001880 shortgi = true;
Larry Finger0c817332010-12-08 11:12:31 -06001881 else if (macid == 1)
Larry Finger7ea47242011-02-19 16:28:57 -06001882 shortgi = false;
Larry Finger0c817332010-12-08 11:12:31 -06001883 }
1884 break;
1885 default:
1886 ratr_index = RATR_INX_WIRELESS_NGB;
1887
1888 if (rtlphy->rf_type == RF_1T2R)
1889 ratr_bitmap &= 0x000ff0ff;
1890 else
1891 ratr_bitmap &= 0x0f0ff0ff;
1892 break;
1893 }
1894 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
1895 ("ratr_bitmap :%x\n", ratr_bitmap));
Larry Finger17c9ac62011-02-19 16:29:57 -06001896 *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
1897 (ratr_index << 28);
Larry Finger7ea47242011-02-19 16:28:57 -06001898 rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
Larry Finger0c817332010-12-08 11:12:31 -06001899 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, ("Rate_index:%x, "
1900 "ratr_val:%x, %x:%x:%x:%x:%x\n",
1901 ratr_index, ratr_bitmap,
1902 rate_mask[0], rate_mask[1],
1903 rate_mask[2], rate_mask[3],
1904 rate_mask[4]));
1905 rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
1906}
1907
1908void rtl92ce_update_channel_access_setting(struct ieee80211_hw *hw)
1909{
1910 struct rtl_priv *rtlpriv = rtl_priv(hw);
1911 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1912 u16 sifs_timer;
1913
1914 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
1915 (u8 *)&mac->slot_time);
1916 if (!mac->ht_enable)
1917 sifs_timer = 0x0a0a;
1918 else
1919 sifs_timer = 0x1010;
1920 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
1921}
1922
1923bool rtl92ce_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 * valid)
1924{
1925 struct rtl_priv *rtlpriv = rtl_priv(hw);
1926 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1927 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1928 enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
1929 u8 u1tmp;
Larry Finger7ea47242011-02-19 16:28:57 -06001930 bool actuallyset = false;
Larry Finger0c817332010-12-08 11:12:31 -06001931 unsigned long flag;
1932
1933 if ((rtlpci->up_first_time == 1) || (rtlpci->being_init_adapter))
1934 return false;
1935
Larry Finger7ea47242011-02-19 16:28:57 -06001936 if (ppsc->swrf_processing)
Larry Finger0c817332010-12-08 11:12:31 -06001937 return false;
1938
1939 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
1940 if (ppsc->rfchange_inprogress) {
1941 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
1942 return false;
1943 } else {
1944 ppsc->rfchange_inprogress = true;
1945 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
1946 }
1947
1948 cur_rfstate = ppsc->rfpwr_state;
1949
1950 if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
1951 RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM)) {
1952 rtlpriv->intf_ops->disable_aspm(hw);
1953 RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
1954 }
1955
1956 rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
1957 REG_MAC_PINMUX_CFG)&~(BIT(3)));
1958
1959 u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
1960 e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
1961
Larry Finger7ea47242011-02-19 16:28:57 -06001962 if ((ppsc->hwradiooff == true) && (e_rfpowerstate_toset == ERFON)) {
Larry Finger0c817332010-12-08 11:12:31 -06001963 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
1964 ("GPIOChangeRF - HW Radio ON, RF ON\n"));
1965
1966 e_rfpowerstate_toset = ERFON;
Larry Finger7ea47242011-02-19 16:28:57 -06001967 ppsc->hwradiooff = false;
1968 actuallyset = true;
1969 } else if ((ppsc->hwradiooff == false)
Larry Finger0c817332010-12-08 11:12:31 -06001970 && (e_rfpowerstate_toset == ERFOFF)) {
1971 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
1972 ("GPIOChangeRF - HW Radio OFF, RF OFF\n"));
1973
1974 e_rfpowerstate_toset = ERFOFF;
Larry Finger7ea47242011-02-19 16:28:57 -06001975 ppsc->hwradiooff = true;
1976 actuallyset = true;
Larry Finger0c817332010-12-08 11:12:31 -06001977 }
1978
Larry Finger7ea47242011-02-19 16:28:57 -06001979 if (actuallyset) {
Larry Finger0c817332010-12-08 11:12:31 -06001980 if (e_rfpowerstate_toset == ERFON) {
1981 if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
1982 RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM)) {
1983 rtlpriv->intf_ops->disable_aspm(hw);
1984 RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
1985 }
1986 }
1987
1988 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
1989 ppsc->rfchange_inprogress = false;
1990 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
1991
1992 if (e_rfpowerstate_toset == ERFOFF) {
1993 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) {
1994 rtlpriv->intf_ops->enable_aspm(hw);
1995 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
1996 }
1997 }
1998
1999 } else if (e_rfpowerstate_toset == ERFOFF || cur_rfstate == ERFOFF) {
2000 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
2001 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2002
2003 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) {
2004 rtlpriv->intf_ops->enable_aspm(hw);
2005 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
2006 }
2007
2008 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2009 ppsc->rfchange_inprogress = false;
2010 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2011 } else {
2012 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2013 ppsc->rfchange_inprogress = false;
2014 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2015 }
2016
2017 *valid = 1;
Larry Finger7ea47242011-02-19 16:28:57 -06002018 return !ppsc->hwradiooff;
Larry Finger0c817332010-12-08 11:12:31 -06002019
2020}
2021
2022void rtl92ce_set_key(struct ieee80211_hw *hw, u32 key_index,
2023 u8 *p_macaddr, bool is_group, u8 enc_algo,
2024 bool is_wepkey, bool clear_all)
2025{
2026 struct rtl_priv *rtlpriv = rtl_priv(hw);
2027 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2028 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2029 u8 *macaddr = p_macaddr;
2030 u32 entry_id = 0;
2031 bool is_pairwise = false;
2032
2033 static u8 cam_const_addr[4][6] = {
2034 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2035 {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2036 {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2037 {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2038 };
2039 static u8 cam_const_broad[] = {
2040 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2041 };
2042
2043 if (clear_all) {
2044 u8 idx = 0;
2045 u8 cam_offset = 0;
2046 u8 clear_number = 5;
2047
2048 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, ("clear_all\n"));
2049
2050 for (idx = 0; idx < clear_number; idx++) {
2051 rtl_cam_mark_invalid(hw, cam_offset + idx);
2052 rtl_cam_empty_entry(hw, cam_offset + idx);
2053
2054 if (idx < 5) {
2055 memset(rtlpriv->sec.key_buf[idx], 0,
2056 MAX_KEY_LEN);
2057 rtlpriv->sec.key_len[idx] = 0;
2058 }
2059 }
2060
2061 } else {
2062 switch (enc_algo) {
2063 case WEP40_ENCRYPTION:
2064 enc_algo = CAM_WEP40;
2065 break;
2066 case WEP104_ENCRYPTION:
2067 enc_algo = CAM_WEP104;
2068 break;
2069 case TKIP_ENCRYPTION:
2070 enc_algo = CAM_TKIP;
2071 break;
2072 case AESCCMP_ENCRYPTION:
2073 enc_algo = CAM_AES;
2074 break;
2075 default:
2076 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, ("switch case "
2077 "not process\n"));
2078 enc_algo = CAM_TKIP;
2079 break;
2080 }
2081
2082 if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2083 macaddr = cam_const_addr[key_index];
2084 entry_id = key_index;
2085 } else {
2086 if (is_group) {
2087 macaddr = cam_const_broad;
2088 entry_id = key_index;
2089 } else {
2090 key_index = PAIRWISE_KEYIDX;
2091 entry_id = CAM_PAIRWISE_KEY_POSITION;
2092 is_pairwise = true;
2093 }
2094 }
2095
2096 if (rtlpriv->sec.key_len[key_index] == 0) {
2097 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2098 ("delete one entry\n"));
2099 rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2100 } else {
2101 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
2102 ("The insert KEY length is %d\n",
2103 rtlpriv->sec.key_len[PAIRWISE_KEYIDX]));
2104 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
2105 ("The insert KEY is %x %x\n",
2106 rtlpriv->sec.key_buf[0][0],
2107 rtlpriv->sec.key_buf[0][1]));
2108
2109 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2110 ("add one entry\n"));
2111 if (is_pairwise) {
2112 RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
2113 "Pairwiase Key content :",
2114 rtlpriv->sec.pairwise_key,
2115 rtlpriv->sec.
2116 key_len[PAIRWISE_KEYIDX]);
2117
2118 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2119 ("set Pairwiase key\n"));
2120
2121 rtl_cam_add_one_entry(hw, macaddr, key_index,
2122 entry_id, enc_algo,
2123 CAM_CONFIG_NO_USEDK,
2124 rtlpriv->sec.
2125 key_buf[key_index]);
2126 } else {
2127 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2128 ("set group key\n"));
2129
2130 if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2131 rtl_cam_add_one_entry(hw,
2132 rtlefuse->dev_addr,
2133 PAIRWISE_KEYIDX,
2134 CAM_PAIRWISE_KEY_POSITION,
2135 enc_algo,
2136 CAM_CONFIG_NO_USEDK,
2137 rtlpriv->sec.key_buf
2138 [entry_id]);
2139 }
2140
2141 rtl_cam_add_one_entry(hw, macaddr, key_index,
2142 entry_id, enc_algo,
2143 CAM_CONFIG_NO_USEDK,
2144 rtlpriv->sec.key_buf[entry_id]);
2145 }
2146
2147 }
2148 }
2149}