blob: 5de6074b4f4f3681d308cfb34a8554a05550b2f2 [file] [log] [blame]
Andrew Victor62c16602006-11-30 12:27:38 +01001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/at91sam9260.c
Andrew Victor62c16602006-11-30 12:27:38 +01003 *
4 * Copyright (C) 2006 SAN People
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
13#include <linux/module.h>
14
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -040015#include <asm/proc-fns.h>
Russell King80b02c12009-01-08 10:01:47 +000016#include <asm/irq.h>
Andrew Victor62c16602006-11-30 12:27:38 +010017#include <asm/mach/arch.h>
18#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010019#include <asm/system_misc.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010020#include <mach/cpu.h>
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +080021#include <mach/at91_dbgu.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/at91sam9260.h>
23#include <mach/at91_pmc.h>
Andrew Victor62c16602006-11-30 12:27:38 +010024
Jean-Christophe PLAGNIOL-VILLARDa510b9b2012-10-30 06:41:28 +080025#include "at91_aic.h"
Jean-Christophe PLAGNIOL-VILLARDf0995d02012-10-30 08:11:24 +080026#include "at91_rstc.h"
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080027#include "soc.h"
Andrew Victor62c16602006-11-30 12:27:38 +010028#include "generic.h"
29#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080030#include "sam9_smc.h"
Andrew Victor62c16602006-11-30 12:27:38 +010031
Andrew Victor62c16602006-11-30 12:27:38 +010032/* --------------------------------------------------------------------
33 * Clocks
34 * -------------------------------------------------------------------- */
35
36/*
37 * The peripheral clocks.
38 */
39static struct clk pioA_clk = {
40 .name = "pioA_clk",
41 .pmc_mask = 1 << AT91SAM9260_ID_PIOA,
42 .type = CLK_TYPE_PERIPHERAL,
43};
44static struct clk pioB_clk = {
45 .name = "pioB_clk",
46 .pmc_mask = 1 << AT91SAM9260_ID_PIOB,
47 .type = CLK_TYPE_PERIPHERAL,
48};
49static struct clk pioC_clk = {
50 .name = "pioC_clk",
51 .pmc_mask = 1 << AT91SAM9260_ID_PIOC,
52 .type = CLK_TYPE_PERIPHERAL,
53};
54static struct clk adc_clk = {
55 .name = "adc_clk",
56 .pmc_mask = 1 << AT91SAM9260_ID_ADC,
57 .type = CLK_TYPE_PERIPHERAL,
58};
Maxime Ripard67b5d7b2012-05-11 15:35:34 +020059
60static struct clk adc_op_clk = {
61 .name = "adc_op_clk",
62 .type = CLK_TYPE_PERIPHERAL,
63 .rate_hz = 5000000,
64};
65
Andrew Victor62c16602006-11-30 12:27:38 +010066static struct clk usart0_clk = {
67 .name = "usart0_clk",
68 .pmc_mask = 1 << AT91SAM9260_ID_US0,
69 .type = CLK_TYPE_PERIPHERAL,
70};
71static struct clk usart1_clk = {
72 .name = "usart1_clk",
73 .pmc_mask = 1 << AT91SAM9260_ID_US1,
74 .type = CLK_TYPE_PERIPHERAL,
75};
76static struct clk usart2_clk = {
77 .name = "usart2_clk",
78 .pmc_mask = 1 << AT91SAM9260_ID_US2,
79 .type = CLK_TYPE_PERIPHERAL,
80};
81static struct clk mmc_clk = {
82 .name = "mci_clk",
83 .pmc_mask = 1 << AT91SAM9260_ID_MCI,
84 .type = CLK_TYPE_PERIPHERAL,
85};
86static struct clk udc_clk = {
87 .name = "udc_clk",
88 .pmc_mask = 1 << AT91SAM9260_ID_UDP,
89 .type = CLK_TYPE_PERIPHERAL,
90};
91static struct clk twi_clk = {
92 .name = "twi_clk",
93 .pmc_mask = 1 << AT91SAM9260_ID_TWI,
94 .type = CLK_TYPE_PERIPHERAL,
95};
96static struct clk spi0_clk = {
97 .name = "spi0_clk",
98 .pmc_mask = 1 << AT91SAM9260_ID_SPI0,
99 .type = CLK_TYPE_PERIPHERAL,
100};
101static struct clk spi1_clk = {
102 .name = "spi1_clk",
103 .pmc_mask = 1 << AT91SAM9260_ID_SPI1,
104 .type = CLK_TYPE_PERIPHERAL,
105};
Andrew Victore8788ba2007-05-02 17:14:57 +0100106static struct clk ssc_clk = {
107 .name = "ssc_clk",
108 .pmc_mask = 1 << AT91SAM9260_ID_SSC,
109 .type = CLK_TYPE_PERIPHERAL,
110};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100111static struct clk tc0_clk = {
112 .name = "tc0_clk",
113 .pmc_mask = 1 << AT91SAM9260_ID_TC0,
114 .type = CLK_TYPE_PERIPHERAL,
115};
116static struct clk tc1_clk = {
117 .name = "tc1_clk",
118 .pmc_mask = 1 << AT91SAM9260_ID_TC1,
119 .type = CLK_TYPE_PERIPHERAL,
120};
121static struct clk tc2_clk = {
122 .name = "tc2_clk",
123 .pmc_mask = 1 << AT91SAM9260_ID_TC2,
124 .type = CLK_TYPE_PERIPHERAL,
125};
Andrew Victor62c16602006-11-30 12:27:38 +0100126static struct clk ohci_clk = {
127 .name = "ohci_clk",
128 .pmc_mask = 1 << AT91SAM9260_ID_UHP,
129 .type = CLK_TYPE_PERIPHERAL,
130};
Andrew Victor69b2e992007-02-14 08:44:43 +0100131static struct clk macb_clk = {
Jamie Iles865d6052011-08-09 16:51:11 +0200132 .name = "pclk",
Andrew Victor62c16602006-11-30 12:27:38 +0100133 .pmc_mask = 1 << AT91SAM9260_ID_EMAC,
134 .type = CLK_TYPE_PERIPHERAL,
135};
136static struct clk isi_clk = {
137 .name = "isi_clk",
138 .pmc_mask = 1 << AT91SAM9260_ID_ISI,
139 .type = CLK_TYPE_PERIPHERAL,
140};
141static struct clk usart3_clk = {
142 .name = "usart3_clk",
143 .pmc_mask = 1 << AT91SAM9260_ID_US3,
144 .type = CLK_TYPE_PERIPHERAL,
145};
146static struct clk usart4_clk = {
147 .name = "usart4_clk",
148 .pmc_mask = 1 << AT91SAM9260_ID_US4,
149 .type = CLK_TYPE_PERIPHERAL,
150};
151static struct clk usart5_clk = {
152 .name = "usart5_clk",
153 .pmc_mask = 1 << AT91SAM9260_ID_US5,
154 .type = CLK_TYPE_PERIPHERAL,
155};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100156static struct clk tc3_clk = {
157 .name = "tc3_clk",
158 .pmc_mask = 1 << AT91SAM9260_ID_TC3,
159 .type = CLK_TYPE_PERIPHERAL,
160};
161static struct clk tc4_clk = {
162 .name = "tc4_clk",
163 .pmc_mask = 1 << AT91SAM9260_ID_TC4,
164 .type = CLK_TYPE_PERIPHERAL,
165};
166static struct clk tc5_clk = {
167 .name = "tc5_clk",
168 .pmc_mask = 1 << AT91SAM9260_ID_TC5,
169 .type = CLK_TYPE_PERIPHERAL,
170};
Andrew Victor62c16602006-11-30 12:27:38 +0100171
172static struct clk *periph_clocks[] __initdata = {
173 &pioA_clk,
174 &pioB_clk,
175 &pioC_clk,
176 &adc_clk,
Maxime Ripard67b5d7b2012-05-11 15:35:34 +0200177 &adc_op_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100178 &usart0_clk,
179 &usart1_clk,
180 &usart2_clk,
181 &mmc_clk,
182 &udc_clk,
183 &twi_clk,
184 &spi0_clk,
185 &spi1_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100186 &ssc_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100187 &tc0_clk,
188 &tc1_clk,
189 &tc2_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100190 &ohci_clk,
Andrew Victor69b2e992007-02-14 08:44:43 +0100191 &macb_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100192 &isi_clk,
193 &usart3_clk,
194 &usart4_clk,
195 &usart5_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100196 &tc3_clk,
197 &tc4_clk,
198 &tc5_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100199 // irq0 .. irq2
200};
201
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100202static struct clk_lookup periph_clocks_lookups[] = {
Jamie Iles865d6052011-08-09 16:51:11 +0200203 /* One additional fake clock for macb_hclk */
204 CLKDEV_CON_ID("hclk", &macb_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100205 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
206 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
207 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
208 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
209 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
Jean-Christophe PLAGNIOL-VILLARD18089582011-11-28 12:53:08 +0100210 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
211 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
212 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
Bo Shen636036d22012-11-06 13:57:51 +0800213 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc_clk),
Bo Shen099343c2012-11-07 11:41:41 +0800214 CLKDEV_CON_DEV_ID("pclk", "fffbc000.ssc", &ssc_clk),
Bo Shen302090a2012-10-15 17:30:28 +0800215 CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9260.0", &twi_clk),
216 CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g20.0", &twi_clk),
Jean-Christophe PLAGNIOL-VILLARDfea31582011-10-14 09:40:52 +0800217 /* more usart lookup table for DT entries */
218 CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
219 CLKDEV_CON_DEV_ID("usart", "fffb0000.serial", &usart0_clk),
220 CLKDEV_CON_DEV_ID("usart", "fffb4000.serial", &usart1_clk),
221 CLKDEV_CON_DEV_ID("usart", "fffb8000.serial", &usart2_clk),
222 CLKDEV_CON_DEV_ID("usart", "fffd0000.serial", &usart3_clk),
223 CLKDEV_CON_DEV_ID("usart", "fffd4000.serial", &usart4_clk),
224 CLKDEV_CON_DEV_ID("usart", "fffd8000.serial", &usart5_clk),
Ludovic Desrochesf7d19b92012-09-12 08:42:15 +0200225 CLKDEV_CON_DEV_ID(NULL, "fffac000.i2c", &twi_clk),
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100226 /* more tc lookup table for DT entries */
227 CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk),
228 CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk),
229 CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk),
230 CLKDEV_CON_DEV_ID("t0_clk", "fffdc000.timer", &tc3_clk),
231 CLKDEV_CON_DEV_ID("t1_clk", "fffdc000.timer", &tc4_clk),
232 CLKDEV_CON_DEV_ID("t2_clk", "fffdc000.timer", &tc5_clk),
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +0800233 CLKDEV_CON_DEV_ID("hclk", "500000.ohci", &ohci_clk),
Ludovic Desroches23e3b242012-11-19 12:19:53 +0100234 CLKDEV_CON_DEV_ID("mci_clk", "fffa8000.mmc", &mmc_clk),
Richard Genoudf0db66a2013-04-03 14:01:22 +0800235 CLKDEV_CON_DEV_ID("spi_clk", "fffc8000.spi", &spi0_clk),
236 CLKDEV_CON_DEV_ID("spi_clk", "fffcc000.spi", &spi1_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200237 /* fake hclk clock */
238 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800239 CLKDEV_CON_ID("pioA", &pioA_clk),
240 CLKDEV_CON_ID("pioB", &pioB_clk),
241 CLKDEV_CON_ID("pioC", &pioC_clk),
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800242 CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioA_clk),
243 CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioB_clk),
244 CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioC_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100245};
246
247static struct clk_lookup usart_clocks_lookups[] = {
248 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
249 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
250 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
251 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
252 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
253 CLKDEV_CON_DEV_ID("usart", "atmel_usart.5", &usart4_clk),
254 CLKDEV_CON_DEV_ID("usart", "atmel_usart.6", &usart5_clk),
255};
256
Andrew Victor62c16602006-11-30 12:27:38 +0100257/*
258 * The two programmable clocks.
259 * You must configure pin multiplexing to bring these signals out.
260 */
261static struct clk pck0 = {
262 .name = "pck0",
263 .pmc_mask = AT91_PMC_PCK0,
264 .type = CLK_TYPE_PROGRAMMABLE,
265 .id = 0,
266};
267static struct clk pck1 = {
268 .name = "pck1",
269 .pmc_mask = AT91_PMC_PCK1,
270 .type = CLK_TYPE_PROGRAMMABLE,
271 .id = 1,
272};
273
274static void __init at91sam9260_register_clocks(void)
275{
276 int i;
277
278 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
279 clk_register(periph_clocks[i]);
280
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100281 clkdev_add_table(periph_clocks_lookups,
282 ARRAY_SIZE(periph_clocks_lookups));
283 clkdev_add_table(usart_clocks_lookups,
284 ARRAY_SIZE(usart_clocks_lookups));
285
Andrew Victor62c16602006-11-30 12:27:38 +0100286 clk_register(&pck0);
287 clk_register(&pck1);
288}
289
290/* --------------------------------------------------------------------
291 * GPIO
292 * -------------------------------------------------------------------- */
293
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800294static struct at91_gpio_bank at91sam9260_gpio[] __initdata = {
Andrew Victor62c16602006-11-30 12:27:38 +0100295 {
296 .id = AT91SAM9260_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800297 .regbase = AT91SAM9260_BASE_PIOA,
Andrew Victor62c16602006-11-30 12:27:38 +0100298 }, {
299 .id = AT91SAM9260_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800300 .regbase = AT91SAM9260_BASE_PIOB,
Andrew Victor62c16602006-11-30 12:27:38 +0100301 }, {
302 .id = AT91SAM9260_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800303 .regbase = AT91SAM9260_BASE_PIOC,
Andrew Victor62c16602006-11-30 12:27:38 +0100304 }
305};
306
Andrew Victor62c16602006-11-30 12:27:38 +0100307/* --------------------------------------------------------------------
308 * AT91SAM9260 processor initialization
309 * -------------------------------------------------------------------- */
310
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800311static void __init at91sam9xe_map_io(void)
Andrew Victorf7eee892007-02-15 08:17:38 +0100312{
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800313 unsigned long sram_size;
Andrew Victorf7eee892007-02-15 08:17:38 +0100314
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800315 switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
Andrew Victorf7eee892007-02-15 08:17:38 +0100316 case AT91_CIDR_SRAMSIZ_32K:
317 sram_size = 2 * SZ_16K;
318 break;
319 case AT91_CIDR_SRAMSIZ_16K:
320 default:
321 sram_size = SZ_16K;
322 }
323
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800324 at91_init_sram(0, AT91SAM9XE_SRAM_BASE, sram_size);
Andrew Victorf7eee892007-02-15 08:17:38 +0100325}
326
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800327static void __init at91sam9260_map_io(void)
Andrew Victor62c16602006-11-30 12:27:38 +0100328{
Jean-Christophe PLAGNIOL-VILLARDc9b1e3f2011-12-07 18:34:47 +0800329 if (cpu_is_at91sam9xe())
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800330 at91sam9xe_map_io();
Jean-Christophe PLAGNIOL-VILLARDc9b1e3f2011-12-07 18:34:47 +0800331 else if (cpu_is_at91sam9g20())
332 at91_init_sram(0, AT91SAM9G20_SRAM_BASE, AT91SAM9G20_SRAM_SIZE);
333 else
334 at91_init_sram(0, AT91SAM9260_SRAM_BASE, AT91SAM9260_SRAM_SIZE);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800335}
Andrew Victorf7eee892007-02-15 08:17:38 +0100336
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800337static void __init at91sam9260_ioremap_registers(void)
338{
Jean-Christophe PLAGNIOL-VILLARDf22deee2011-11-01 01:23:20 +0800339 at91_ioremap_shdwc(AT91SAM9260_BASE_SHDWC);
Jean-Christophe PLAGNIOL-VILLARDe9f68b52011-11-18 01:25:52 +0800340 at91_ioremap_rstc(AT91SAM9260_BASE_RSTC);
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +0800341 at91_ioremap_ramc(0, AT91SAM9260_BASE_SDRAMC, 512);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800342 at91sam926x_ioremap_pit(AT91SAM9260_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800343 at91sam9_ioremap_smc(0, AT91SAM9260_BASE_SMC);
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +0800344 at91_ioremap_matrix(AT91SAM9260_BASE_MATRIX);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800345}
346
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800347static void __init at91sam9260_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800348{
Jean-Christophe PLAGNIOL-VILLARD0d781712012-02-05 20:25:32 +0800349 arm_pm_idle = at91sam9_idle;
Russell King1b2073e2011-11-03 09:53:29 +0000350 arm_pm_restart = at91sam9_alt_restart;
Andrew Victor62c16602006-11-30 12:27:38 +0100351
Andrew Victor62c16602006-11-30 12:27:38 +0100352 /* Register GPIO subsystem */
353 at91_gpio_init(at91sam9260_gpio, 3);
354}
355
356/* --------------------------------------------------------------------
357 * Interrupt initialization
358 * -------------------------------------------------------------------- */
359
360/*
361 * The default interrupt priority levels (0 = lowest, 7 = highest).
362 */
363static unsigned int at91sam9260_default_irq_priority[NR_AIC_IRQS] __initdata = {
364 7, /* Advanced Interrupt Controller */
365 7, /* System Peripherals */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100366 1, /* Parallel IO Controller A */
367 1, /* Parallel IO Controller B */
368 1, /* Parallel IO Controller C */
Andrew Victor62c16602006-11-30 12:27:38 +0100369 0, /* Analog-to-Digital Converter */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100370 5, /* USART 0 */
371 5, /* USART 1 */
372 5, /* USART 2 */
Andrew Victor62c16602006-11-30 12:27:38 +0100373 0, /* Multimedia Card Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100374 2, /* USB Device Port */
375 6, /* Two-Wire Interface */
376 5, /* Serial Peripheral Interface 0 */
377 5, /* Serial Peripheral Interface 1 */
Andrew Victor62c16602006-11-30 12:27:38 +0100378 5, /* Serial Synchronous Controller */
379 0,
380 0,
381 0, /* Timer Counter 0 */
382 0, /* Timer Counter 1 */
383 0, /* Timer Counter 2 */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100384 2, /* USB Host port */
Andrew Victor62c16602006-11-30 12:27:38 +0100385 3, /* Ethernet */
386 0, /* Image Sensor Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100387 5, /* USART 3 */
388 5, /* USART 4 */
389 5, /* USART 5 */
Andrew Victor62c16602006-11-30 12:27:38 +0100390 0, /* Timer Counter 3 */
391 0, /* Timer Counter 4 */
392 0, /* Timer Counter 5 */
393 0, /* Advanced Interrupt Controller */
394 0, /* Advanced Interrupt Controller */
395 0, /* Advanced Interrupt Controller */
396};
397
Ludovic Desroches84ddb082013-03-22 13:24:09 +0000398AT91_SOC_START(at91sam9260)
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800399 .map_io = at91sam9260_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800400 .default_irq_priority = at91sam9260_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARD546c8302013-06-01 16:40:11 +0200401 .extern_irq = (1 << AT91SAM9260_ID_IRQ0) | (1 << AT91SAM9260_ID_IRQ1)
402 | (1 << AT91SAM9260_ID_IRQ2),
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800403 .ioremap_registers = at91sam9260_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800404 .register_clocks = at91sam9260_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800405 .init = at91sam9260_initialize,
Jean-Christophe PLAGNIOL-VILLARD8d39e0fd02012-08-16 17:36:55 +0800406AT91_SOC_END