blob: 1c4498bf650a6cbc8d109a18de761f58beb9acd0 [file] [log] [blame]
Nicolas Pitre6b5cdf02008-06-27 18:56:22 -04001/*
2 * arch/arm/mach-orion5x/rd88f5181l-fxo-setup.c
3 *
4 * Marvell Orion-VoIP FXO Reference Design Setup
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 */
Russell King2f8163b2011-07-26 10:53:52 +010010#include <linux/gpio.h>
Nicolas Pitre6b5cdf02008-06-27 18:56:22 -040011#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/platform_device.h>
14#include <linux/pci.h>
15#include <linux/irq.h>
16#include <linux/mtd/physmap.h>
17#include <linux/mv643xx_eth.h>
Lennert Buytenhek81600eea92008-07-14 14:29:40 +020018#include <linux/ethtool.h>
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +020019#include <net/dsa.h>
Nicolas Pitre6b5cdf02008-06-27 18:56:22 -040020#include <asm/mach-types.h>
Nicolas Pitre6b5cdf02008-06-27 18:56:22 -040021#include <asm/mach/arch.h>
22#include <asm/mach/pci.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010023#include <mach/orion5x.h>
Nicolas Pitre6b5cdf02008-06-27 18:56:22 -040024#include "common.h"
25#include "mpp.h"
26
27/*****************************************************************************
28 * RD-88F5181L FXO Info
29 ****************************************************************************/
30/*
31 * 8M NOR flash Device bus boot chip select
32 */
33#define RD88F5181L_FXO_NOR_BOOT_BASE 0xff800000
34#define RD88F5181L_FXO_NOR_BOOT_SIZE SZ_8M
35
36
37/*****************************************************************************
38 * 8M NOR Flash on Device bus Boot chip select
39 ****************************************************************************/
40static struct physmap_flash_data rd88f5181l_fxo_nor_boot_flash_data = {
41 .width = 1,
42};
43
44static struct resource rd88f5181l_fxo_nor_boot_flash_resource = {
45 .flags = IORESOURCE_MEM,
46 .start = RD88F5181L_FXO_NOR_BOOT_BASE,
47 .end = RD88F5181L_FXO_NOR_BOOT_BASE +
48 RD88F5181L_FXO_NOR_BOOT_SIZE - 1,
49};
50
51static struct platform_device rd88f5181l_fxo_nor_boot_flash = {
52 .name = "physmap-flash",
53 .id = 0,
54 .dev = {
55 .platform_data = &rd88f5181l_fxo_nor_boot_flash_data,
56 },
57 .num_resources = 1,
58 .resource = &rd88f5181l_fxo_nor_boot_flash_resource,
59};
60
61
62/*****************************************************************************
63 * General Setup
64 ****************************************************************************/
Andrew Lunn554cdae2011-05-15 13:32:53 +020065static unsigned int rd88f5181l_fxo_mpp_modes[] __initdata = {
66 MPP0_GPIO, /* LED1 CardBus LED (front panel) */
67 MPP1_GPIO, /* PCI_intA */
68 MPP2_GPIO, /* Hard Reset / Factory Init*/
69 MPP3_GPIO, /* FXS or DAA select */
70 MPP4_GPIO, /* LED6 - phone LED (front panel) */
71 MPP5_GPIO, /* LED5 - phone LED (front panel) */
72 MPP6_PCI_CLK, /* CPU PCI refclk */
73 MPP7_PCI_CLK, /* PCI/PCIe refclk */
74 MPP8_GPIO, /* CardBus reset */
75 MPP9_GPIO, /* GE_RXERR */
76 MPP10_GPIO, /* LED2 MiniPCI LED (front panel) */
77 MPP11_GPIO, /* Lifeline control */
78 MPP12_GIGE, /* GE_TXD[4] */
79 MPP13_GIGE, /* GE_TXD[5] */
80 MPP14_GIGE, /* GE_TXD[6] */
81 MPP15_GIGE, /* GE_TXD[7] */
82 MPP16_GIGE, /* GE_RXD[4] */
83 MPP17_GIGE, /* GE_RXD[5] */
84 MPP18_GIGE, /* GE_RXD[6] */
85 MPP19_GIGE, /* GE_RXD[7] */
86 0,
Nicolas Pitre6b5cdf02008-06-27 18:56:22 -040087};
88
89static struct mv643xx_eth_platform_data rd88f5181l_fxo_eth_data = {
Lennert Buytenhekac8406052008-08-26 14:06:47 +020090 .phy_addr = MV643XX_ETH_PHY_NONE,
Lennert Buytenhek81600eea92008-07-14 14:29:40 +020091 .speed = SPEED_1000,
92 .duplex = DUPLEX_FULL,
Nicolas Pitre6b5cdf02008-06-27 18:56:22 -040093};
94
Lennert Buytenheke84665c2009-03-20 09:52:09 +000095static struct dsa_chip_data rd88f5181l_fxo_switch_chip_data = {
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +020096 .port_names[0] = "lan2",
97 .port_names[1] = "lan1",
98 .port_names[2] = "wan",
99 .port_names[3] = "cpu",
100 .port_names[5] = "lan4",
101 .port_names[7] = "lan3",
102};
103
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000104static struct dsa_platform_data rd88f5181l_fxo_switch_plat_data = {
105 .nr_chips = 1,
106 .chip = &rd88f5181l_fxo_switch_chip_data,
107};
108
Nicolas Pitre6b5cdf02008-06-27 18:56:22 -0400109static void __init rd88f5181l_fxo_init(void)
110{
111 /*
112 * Setup basic Orion functions. Need to be called early.
113 */
114 orion5x_init();
115
116 orion5x_mpp_conf(rd88f5181l_fxo_mpp_modes);
117
118 /*
119 * Configure peripherals.
120 */
121 orion5x_ehci0_init();
122 orion5x_eth_init(&rd88f5181l_fxo_eth_data);
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000123 orion5x_eth_switch_init(&rd88f5181l_fxo_switch_plat_data, NO_IRQ);
Nicolas Pitre6b5cdf02008-06-27 18:56:22 -0400124 orion5x_uart0_init();
125
Thomas Petazzoni5d1190e2013-03-21 17:59:18 +0100126 mvebu_mbus_add_window("devbus-boot", RD88F5181L_FXO_NOR_BOOT_BASE,
127 RD88F5181L_FXO_NOR_BOOT_SIZE);
Nicolas Pitre6b5cdf02008-06-27 18:56:22 -0400128 platform_device_register(&rd88f5181l_fxo_nor_boot_flash);
129}
130
131static int __init
Ralf Baechled5341942011-06-10 15:30:21 +0100132rd88f5181l_fxo_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
Nicolas Pitre6b5cdf02008-06-27 18:56:22 -0400133{
134 int irq;
135
136 /*
137 * Check for devices with hard-wired IRQs.
138 */
139 irq = orion5x_pci_map_irq(dev, slot, pin);
140 if (irq != -1)
141 return irq;
142
143 /*
144 * Mini-PCI / Cardbus slot.
145 */
146 return gpio_to_irq(1);
147}
148
149static struct hw_pci rd88f5181l_fxo_pci __initdata = {
150 .nr_controllers = 2,
Nicolas Pitre6b5cdf02008-06-27 18:56:22 -0400151 .setup = orion5x_pci_sys_setup,
152 .scan = orion5x_pci_sys_scan_bus,
153 .map_irq = rd88f5181l_fxo_pci_map_irq,
154};
155
156static int __init rd88f5181l_fxo_pci_init(void)
157{
158 if (machine_is_rd88f5181l_fxo()) {
159 orion5x_pci_set_cardbus_mode();
160 pci_common_init(&rd88f5181l_fxo_pci);
161 }
162
163 return 0;
164}
165subsys_initcall(rd88f5181l_fxo_pci_init);
166
167MACHINE_START(RD88F5181L_FXO, "Marvell Orion-VoIP FXO Reference Design")
168 /* Maintainer: Nicolas Pitre <nico@marvell.com> */
Nicolas Pitre65aa1b12011-07-05 22:38:15 -0400169 .atag_offset = 0x100,
Nicolas Pitre6b5cdf02008-06-27 18:56:22 -0400170 .init_machine = rd88f5181l_fxo_init,
171 .map_io = orion5x_map_io,
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200172 .init_early = orion5x_init_early,
Nicolas Pitre6b5cdf02008-06-27 18:56:22 -0400173 .init_irq = orion5x_init_irq,
Stephen Warren6bb27d72012-11-08 12:40:59 -0700174 .init_time = orion5x_timer_init,
Nicolas Pitre6b5cdf02008-06-27 18:56:22 -0400175 .fixup = tag_fixup_mem32,
Russell King764cbcc22011-11-05 10:13:41 +0000176 .restart = orion5x_restart,
Nicolas Pitre6b5cdf02008-06-27 18:56:22 -0400177MACHINE_END