blob: f2e8302fa70f8c344e54bbc1bbc37dbb5ab24c37 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Justin P. Mattock79add622011-04-04 14:15:29 -07006 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 */
James Hogan61d73042014-03-04 10:23:57 +000010#include <linux/cpu_pm.h>
Ralf Baechlea754f702007-11-03 01:01:37 +000011#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/init.h>
Ralf Baechledb813fe2007-09-27 18:26:43 +010013#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/kernel.h>
Ralf Baechle641e97f2007-10-11 23:46:05 +010015#include <linux/linkage.h>
Ralf Baechleff522052013-09-17 12:44:31 +020016#include <linux/preempt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010018#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/mm.h>
Chris Dearman35133692007-09-19 00:58:24 +010020#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/bitops.h>
22
23#include <asm/bcache.h>
24#include <asm/bootinfo.h>
Ralf Baechleec74e362005-07-13 11:48:45 +000025#include <asm/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <asm/cacheops.h>
27#include <asm/cpu.h>
28#include <asm/cpu-features.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020029#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/io.h>
31#include <asm/page.h>
32#include <asm/pgtable.h>
33#include <asm/r4kcache.h>
Ralf Baechlee001e522007-07-28 12:45:47 +010034#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <asm/mmu_context.h>
36#include <asm/war.h>
Thiemo Seuferba5187d2005-04-25 16:36:23 +000037#include <asm/cacheflush.h> /* for run_uncached() */
David Daney9cd9669b2012-05-15 00:04:49 -070038#include <asm/traps.h>
Steven J. Hillb6d92b42013-03-25 13:47:29 -050039#include <asm/dma-coherence.h>
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010040
41/*
42 * Special Variant of smp_call_function for use by cache functions:
43 *
44 * o No return value
45 * o collapses to normal function call on UP kernels
46 * o collapses to normal function call on systems with a single shared
47 * primary cache.
Ralf Baechlec8c5f3f2010-10-29 19:08:25 +010048 * o doesn't disable interrupts on the local CPU
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010049 */
Ralf Baechle48a26e62010-10-29 19:08:25 +010050static inline void r4k_on_each_cpu(void (*func) (void *info), void *info)
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010051{
52 preempt_disable();
53
Ralf Baechleb633648c52014-05-23 16:29:44 +020054#ifndef CONFIG_MIPS_MT_SMP
Ralf Baechle48a26e62010-10-29 19:08:25 +010055 smp_call_function(func, info, 1);
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010056#endif
57 func(info);
58 preempt_enable();
59}
60
Paul Burton0ee958e2014-01-15 10:31:53 +000061#if defined(CONFIG_MIPS_CMP) || defined(CONFIG_MIPS_CPS)
Ralf Baechle39b8d522008-04-28 17:14:26 +010062#define cpu_has_safe_index_cacheops 0
63#else
64#define cpu_has_safe_index_cacheops 1
65#endif
66
Ralf Baechleec74e362005-07-13 11:48:45 +000067/*
68 * Must die.
69 */
70static unsigned long icache_size __read_mostly;
71static unsigned long dcache_size __read_mostly;
72static unsigned long scache_size __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
74/*
75 * Dummy cache handling routines for machines without boardcaches
76 */
Chris Dearman73f40352006-06-20 18:06:52 +010077static void cache_noop(void) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79static struct bcache_ops no_sc_ops = {
Chris Dearman73f40352006-06-20 18:06:52 +010080 .bc_enable = (void *)cache_noop,
81 .bc_disable = (void *)cache_noop,
82 .bc_wback_inv = (void *)cache_noop,
83 .bc_inv = (void *)cache_noop
Linus Torvalds1da177e2005-04-16 15:20:36 -070084};
85
86struct bcache_ops *bcops = &no_sc_ops;
87
Thiemo Seufer330cfe02005-09-01 18:33:58 +000088#define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
89#define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
91#define R4600_HIT_CACHEOP_WAR_IMPL \
92do { \
93 if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) \
94 *(volatile unsigned long *)CKSEG1; \
95 if (R4600_V1_HIT_CACHEOP_WAR) \
96 __asm__ __volatile__("nop;nop;nop;nop"); \
97} while (0)
98
99static void (*r4k_blast_dcache_page)(unsigned long addr);
100
101static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
102{
103 R4600_HIT_CACHEOP_WAR_IMPL;
104 blast_dcache32_page(addr);
105}
106
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700107static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
108{
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700109 blast_dcache64_page(addr);
110}
111
David Daney18a8cd62014-05-28 23:52:09 +0200112static inline void r4k_blast_dcache_page_dc128(unsigned long addr)
113{
114 blast_dcache128_page(addr);
115}
116
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000117static void r4k_blast_dcache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118{
119 unsigned long dc_lsize = cpu_dcache_line_size();
120
David Daney18a8cd62014-05-28 23:52:09 +0200121 switch (dc_lsize) {
122 case 0:
Chris Dearman73f40352006-06-20 18:06:52 +0100123 r4k_blast_dcache_page = (void *)cache_noop;
David Daney18a8cd62014-05-28 23:52:09 +0200124 break;
125 case 16:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 r4k_blast_dcache_page = blast_dcache16_page;
David Daney18a8cd62014-05-28 23:52:09 +0200127 break;
128 case 32:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
David Daney18a8cd62014-05-28 23:52:09 +0200130 break;
131 case 64:
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700132 r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
David Daney18a8cd62014-05-28 23:52:09 +0200133 break;
134 case 128:
135 r4k_blast_dcache_page = r4k_blast_dcache_page_dc128;
136 break;
137 default:
138 break;
139 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140}
141
Leonid Yegoshin4caa9062014-01-15 14:47:28 +0000142#ifndef CONFIG_EVA
143#define r4k_blast_dcache_user_page r4k_blast_dcache_page
144#else
145
146static void (*r4k_blast_dcache_user_page)(unsigned long addr);
147
148static void r4k_blast_dcache_user_page_setup(void)
149{
150 unsigned long dc_lsize = cpu_dcache_line_size();
151
152 if (dc_lsize == 0)
153 r4k_blast_dcache_user_page = (void *)cache_noop;
154 else if (dc_lsize == 16)
155 r4k_blast_dcache_user_page = blast_dcache16_user_page;
156 else if (dc_lsize == 32)
157 r4k_blast_dcache_user_page = blast_dcache32_user_page;
158 else if (dc_lsize == 64)
159 r4k_blast_dcache_user_page = blast_dcache64_user_page;
160}
161
162#endif
163
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);
165
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000166static void r4k_blast_dcache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167{
168 unsigned long dc_lsize = cpu_dcache_line_size();
169
Chris Dearman73f40352006-06-20 18:06:52 +0100170 if (dc_lsize == 0)
171 r4k_blast_dcache_page_indexed = (void *)cache_noop;
172 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
174 else if (dc_lsize == 32)
175 r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700176 else if (dc_lsize == 64)
177 r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
David Daney18a8cd62014-05-28 23:52:09 +0200178 else if (dc_lsize == 128)
179 r4k_blast_dcache_page_indexed = blast_dcache128_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180}
181
Sanjay Lalf2e36562012-11-21 18:34:10 -0800182void (* r4k_blast_dcache)(void);
183EXPORT_SYMBOL(r4k_blast_dcache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000185static void r4k_blast_dcache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186{
187 unsigned long dc_lsize = cpu_dcache_line_size();
188
Chris Dearman73f40352006-06-20 18:06:52 +0100189 if (dc_lsize == 0)
190 r4k_blast_dcache = (void *)cache_noop;
191 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 r4k_blast_dcache = blast_dcache16;
193 else if (dc_lsize == 32)
194 r4k_blast_dcache = blast_dcache32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700195 else if (dc_lsize == 64)
196 r4k_blast_dcache = blast_dcache64;
David Daney18a8cd62014-05-28 23:52:09 +0200197 else if (dc_lsize == 128)
198 r4k_blast_dcache = blast_dcache128;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199}
200
201/* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
202#define JUMP_TO_ALIGN(order) \
203 __asm__ __volatile__( \
204 "b\t1f\n\t" \
205 ".align\t" #order "\n\t" \
206 "1:\n\t" \
207 )
208#define CACHE32_UNROLL32_ALIGN JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
Ralf Baechle70342282013-01-22 12:59:30 +0100209#define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211static inline void blast_r4600_v1_icache32(void)
212{
213 unsigned long flags;
214
215 local_irq_save(flags);
216 blast_icache32();
217 local_irq_restore(flags);
218}
219
220static inline void tx49_blast_icache32(void)
221{
222 unsigned long start = INDEX_BASE;
223 unsigned long end = start + current_cpu_data.icache.waysize;
224 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
225 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100226 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 unsigned long ws, addr;
228
229 CACHE32_UNROLL32_ALIGN2;
230 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700231 for (ws = 0; ws < ws_end; ws += ws_inc)
232 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100233 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 CACHE32_UNROLL32_ALIGN;
235 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700236 for (ws = 0; ws < ws_end; ws += ws_inc)
237 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100238 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239}
240
241static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
242{
243 unsigned long flags;
244
245 local_irq_save(flags);
246 blast_icache32_page_indexed(page);
247 local_irq_restore(flags);
248}
249
250static inline void tx49_blast_icache32_page_indexed(unsigned long page)
251{
Atsushi Nemoto67a3f6d2006-04-04 17:34:14 +0900252 unsigned long indexmask = current_cpu_data.icache.waysize - 1;
253 unsigned long start = INDEX_BASE + (page & indexmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 unsigned long end = start + PAGE_SIZE;
255 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
256 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100257 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 unsigned long ws, addr;
259
260 CACHE32_UNROLL32_ALIGN2;
261 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700262 for (ws = 0; ws < ws_end; ws += ws_inc)
263 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100264 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 CACHE32_UNROLL32_ALIGN;
266 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700267 for (ws = 0; ws < ws_end; ws += ws_inc)
268 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100269 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270}
271
272static void (* r4k_blast_icache_page)(unsigned long addr);
273
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000274static void r4k_blast_icache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275{
276 unsigned long ic_lsize = cpu_icache_line_size();
277
Chris Dearman73f40352006-06-20 18:06:52 +0100278 if (ic_lsize == 0)
279 r4k_blast_icache_page = (void *)cache_noop;
280 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 r4k_blast_icache_page = blast_icache16_page;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800282 else if (ic_lsize == 32 && current_cpu_type() == CPU_LOONGSON2)
283 r4k_blast_icache_page = loongson2_blast_icache32_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 else if (ic_lsize == 32)
285 r4k_blast_icache_page = blast_icache32_page;
286 else if (ic_lsize == 64)
287 r4k_blast_icache_page = blast_icache64_page;
David Daney18a8cd62014-05-28 23:52:09 +0200288 else if (ic_lsize == 128)
289 r4k_blast_icache_page = blast_icache128_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290}
291
Leonid Yegoshin4caa9062014-01-15 14:47:28 +0000292#ifndef CONFIG_EVA
293#define r4k_blast_icache_user_page r4k_blast_icache_page
294#else
295
296static void (*r4k_blast_icache_user_page)(unsigned long addr);
297
298static void __cpuinit r4k_blast_icache_user_page_setup(void)
299{
300 unsigned long ic_lsize = cpu_icache_line_size();
301
302 if (ic_lsize == 0)
303 r4k_blast_icache_user_page = (void *)cache_noop;
304 else if (ic_lsize == 16)
305 r4k_blast_icache_user_page = blast_icache16_user_page;
306 else if (ic_lsize == 32)
307 r4k_blast_icache_user_page = blast_icache32_user_page;
308 else if (ic_lsize == 64)
309 r4k_blast_icache_user_page = blast_icache64_user_page;
310}
311
312#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
314static void (* r4k_blast_icache_page_indexed)(unsigned long addr);
315
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000316static void r4k_blast_icache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317{
318 unsigned long ic_lsize = cpu_icache_line_size();
319
Chris Dearman73f40352006-06-20 18:06:52 +0100320 if (ic_lsize == 0)
321 r4k_blast_icache_page_indexed = (void *)cache_noop;
322 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
324 else if (ic_lsize == 32) {
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000325 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 r4k_blast_icache_page_indexed =
327 blast_icache32_r4600_v1_page_indexed;
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000328 else if (TX49XX_ICACHE_INDEX_INV_WAR)
329 r4k_blast_icache_page_indexed =
330 tx49_blast_icache32_page_indexed;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800331 else if (current_cpu_type() == CPU_LOONGSON2)
332 r4k_blast_icache_page_indexed =
333 loongson2_blast_icache32_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 else
335 r4k_blast_icache_page_indexed =
336 blast_icache32_page_indexed;
337 } else if (ic_lsize == 64)
338 r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
339}
340
Sanjay Lalf2e36562012-11-21 18:34:10 -0800341void (* r4k_blast_icache)(void);
342EXPORT_SYMBOL(r4k_blast_icache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000344static void r4k_blast_icache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345{
346 unsigned long ic_lsize = cpu_icache_line_size();
347
Chris Dearman73f40352006-06-20 18:06:52 +0100348 if (ic_lsize == 0)
349 r4k_blast_icache = (void *)cache_noop;
350 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 r4k_blast_icache = blast_icache16;
352 else if (ic_lsize == 32) {
353 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
354 r4k_blast_icache = blast_r4600_v1_icache32;
355 else if (TX49XX_ICACHE_INDEX_INV_WAR)
356 r4k_blast_icache = tx49_blast_icache32;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800357 else if (current_cpu_type() == CPU_LOONGSON2)
358 r4k_blast_icache = loongson2_blast_icache32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 else
360 r4k_blast_icache = blast_icache32;
361 } else if (ic_lsize == 64)
362 r4k_blast_icache = blast_icache64;
David Daney18a8cd62014-05-28 23:52:09 +0200363 else if (ic_lsize == 128)
364 r4k_blast_icache = blast_icache128;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365}
366
367static void (* r4k_blast_scache_page)(unsigned long addr);
368
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000369static void r4k_blast_scache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370{
371 unsigned long sc_lsize = cpu_scache_line_size();
372
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000373 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100374 r4k_blast_scache_page = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000375 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 r4k_blast_scache_page = blast_scache16_page;
377 else if (sc_lsize == 32)
378 r4k_blast_scache_page = blast_scache32_page;
379 else if (sc_lsize == 64)
380 r4k_blast_scache_page = blast_scache64_page;
381 else if (sc_lsize == 128)
382 r4k_blast_scache_page = blast_scache128_page;
383}
384
385static void (* r4k_blast_scache_page_indexed)(unsigned long addr);
386
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000387static void r4k_blast_scache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388{
389 unsigned long sc_lsize = cpu_scache_line_size();
390
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000391 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100392 r4k_blast_scache_page_indexed = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000393 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
395 else if (sc_lsize == 32)
396 r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
397 else if (sc_lsize == 64)
398 r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
399 else if (sc_lsize == 128)
400 r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
401}
402
403static void (* r4k_blast_scache)(void);
404
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000405static void r4k_blast_scache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406{
407 unsigned long sc_lsize = cpu_scache_line_size();
408
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000409 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100410 r4k_blast_scache = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000411 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 r4k_blast_scache = blast_scache16;
413 else if (sc_lsize == 32)
414 r4k_blast_scache = blast_scache32;
415 else if (sc_lsize == 64)
416 r4k_blast_scache = blast_scache64;
417 else if (sc_lsize == 128)
418 r4k_blast_scache = blast_scache128;
419}
420
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421static inline void local_r4k___flush_cache_all(void * args)
422{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100423 switch (current_cpu_type()) {
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200424 case CPU_LOONGSON2:
Huacai Chenc579d312014-03-21 18:44:00 +0800425 case CPU_LOONGSON3:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 case CPU_R4000SC:
427 case CPU_R4000MC:
428 case CPU_R4400SC:
429 case CPU_R4400MC:
430 case CPU_R10000:
431 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400432 case CPU_R14000:
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200433 /*
434 * These caches are inclusive caches, that is, if something
435 * is not cached in the S-cache, we know it also won't be
436 * in one of the primary caches.
437 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 r4k_blast_scache();
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200439 break;
440
441 default:
442 r4k_blast_dcache();
443 r4k_blast_icache();
444 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 }
446}
447
448static void r4k___flush_cache_all(void)
449{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100450 r4k_on_each_cpu(local_r4k___flush_cache_all, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451}
452
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100453static inline int has_valid_asid(const struct mm_struct *mm)
454{
Ralf Baechleb633648c52014-05-23 16:29:44 +0200455#ifdef CONFIG_MIPS_MT_SMP
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100456 int i;
457
458 for_each_online_cpu(i)
459 if (cpu_context(i, mm))
460 return 1;
461
462 return 0;
463#else
464 return cpu_context(smp_processor_id(), mm);
465#endif
466}
467
Ralf Baechle9c5a3d72008-04-05 15:13:23 +0100468static void r4k__flush_cache_vmap(void)
469{
470 r4k_blast_dcache();
471}
472
473static void r4k__flush_cache_vunmap(void)
474{
475 r4k_blast_dcache();
476}
477
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478static inline void local_r4k_flush_cache_range(void * args)
479{
480 struct vm_area_struct *vma = args;
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000481 int exec = vma->vm_flags & VM_EXEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100483 if (!(has_valid_asid(vma->vm_mm)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 return;
485
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900486 r4k_blast_dcache();
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000487 if (exec)
488 r4k_blast_icache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489}
490
491static void r4k_flush_cache_range(struct vm_area_struct *vma,
492 unsigned long start, unsigned long end)
493{
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000494 int exec = vma->vm_flags & VM_EXEC;
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900495
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000496 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
Ralf Baechle48a26e62010-10-29 19:08:25 +0100497 r4k_on_each_cpu(local_r4k_flush_cache_range, vma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498}
499
500static inline void local_r4k_flush_cache_mm(void * args)
501{
502 struct mm_struct *mm = args;
503
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100504 if (!has_valid_asid(mm))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 return;
506
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 /*
508 * Kludge alert. For obscure reasons R4000SC and R4400SC go nuts if we
509 * only flush the primary caches but R10000 and R12000 behave sane ...
Ralf Baechle617667b2006-11-30 01:14:48 +0000510 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
511 * caches, so we can bail out early.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100513 if (current_cpu_type() == CPU_R4000SC ||
514 current_cpu_type() == CPU_R4000MC ||
515 current_cpu_type() == CPU_R4400SC ||
516 current_cpu_type() == CPU_R4400MC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 r4k_blast_scache();
Ralf Baechle617667b2006-11-30 01:14:48 +0000518 return;
519 }
520
521 r4k_blast_dcache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522}
523
524static void r4k_flush_cache_mm(struct mm_struct *mm)
525{
526 if (!cpu_has_dc_aliases)
527 return;
528
Ralf Baechle48a26e62010-10-29 19:08:25 +0100529 r4k_on_each_cpu(local_r4k_flush_cache_mm, mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530}
531
532struct flush_cache_page_args {
533 struct vm_area_struct *vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100534 unsigned long addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900535 unsigned long pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536};
537
538static inline void local_r4k_flush_cache_page(void *args)
539{
540 struct flush_cache_page_args *fcp_args = args;
541 struct vm_area_struct *vma = fcp_args->vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100542 unsigned long addr = fcp_args->addr;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100543 struct page *page = pfn_to_page(fcp_args->pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 int exec = vma->vm_flags & VM_EXEC;
545 struct mm_struct *mm = vma->vm_mm;
Ralf Baechlec9c50232008-06-14 22:22:08 +0100546 int map_coherent = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 pgd_t *pgdp;
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000548 pud_t *pudp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 pmd_t *pmdp;
550 pte_t *ptep;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100551 void *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
Ralf Baechle79acf832005-02-10 13:54:37 +0000553 /*
554 * If ownes no valid ASID yet, cannot possibly have gotten
555 * this page into the cache.
556 */
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100557 if (!has_valid_asid(mm))
Ralf Baechle79acf832005-02-10 13:54:37 +0000558 return;
559
Ralf Baechle6ec25802005-10-12 00:02:34 +0100560 addr &= PAGE_MASK;
561 pgdp = pgd_offset(mm, addr);
562 pudp = pud_offset(pgdp, addr);
563 pmdp = pmd_offset(pudp, addr);
564 ptep = pte_offset(pmdp, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565
566 /*
567 * If the page isn't marked valid, the page cannot possibly be
568 * in the cache.
569 */
Ralf Baechle526af352008-01-29 10:14:55 +0000570 if (!(pte_present(*ptep)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 return;
572
Ralf Baechledb813fe2007-09-27 18:26:43 +0100573 if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
574 vaddr = NULL;
575 else {
576 /*
577 * Use kmap_coherent or kmap_atomic to do flushes for
578 * another ASID than the current one.
579 */
Ralf Baechlec9c50232008-06-14 22:22:08 +0100580 map_coherent = (cpu_has_dc_aliases &&
581 page_mapped(page) && !Page_dcache_dirty(page));
582 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100583 vaddr = kmap_coherent(page, addr);
584 else
Cong Wang9c020482011-11-25 23:14:15 +0800585 vaddr = kmap_atomic(page);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100586 addr = (unsigned long)vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 }
588
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
Markos Chandras80ca69f2014-01-16 13:11:08 +0000590 vaddr ? r4k_blast_dcache_page(addr) :
591 r4k_blast_dcache_user_page(addr);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100592 if (exec && !cpu_icache_snoops_remote_store)
593 r4k_blast_scache_page(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 }
595 if (exec) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100596 if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 int cpu = smp_processor_id();
598
Thiemo Seufer26a51b22005-02-19 13:32:02 +0000599 if (cpu_context(cpu, mm) != 0)
600 drop_mmu_context(mm, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 } else
Markos Chandras80ca69f2014-01-16 13:11:08 +0000602 vaddr ? r4k_blast_icache_page(addr) :
603 r4k_blast_icache_user_page(addr);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100604 }
605
606 if (vaddr) {
Ralf Baechlec9c50232008-06-14 22:22:08 +0100607 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100608 kunmap_coherent();
609 else
Cong Wang9c020482011-11-25 23:14:15 +0800610 kunmap_atomic(vaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 }
612}
613
Ralf Baechle6ec25802005-10-12 00:02:34 +0100614static void r4k_flush_cache_page(struct vm_area_struct *vma,
615 unsigned long addr, unsigned long pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616{
617 struct flush_cache_page_args args;
618
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 args.vma = vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100620 args.addr = addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900621 args.pfn = pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622
Ralf Baechle48a26e62010-10-29 19:08:25 +0100623 r4k_on_each_cpu(local_r4k_flush_cache_page, &args);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624}
625
626static inline void local_r4k_flush_data_cache_page(void * addr)
627{
628 r4k_blast_dcache_page((unsigned long) addr);
629}
630
631static void r4k_flush_data_cache_page(unsigned long addr)
632{
Ralf Baechlea754f702007-11-03 01:01:37 +0000633 if (in_atomic())
634 local_r4k_flush_data_cache_page((void *)addr);
635 else
Ralf Baechle48a26e62010-10-29 19:08:25 +0100636 r4k_on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637}
638
639struct flush_icache_range_args {
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900640 unsigned long start;
641 unsigned long end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642};
643
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200644static inline void local_r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 if (!cpu_has_ic_fills_f_dc) {
Chris Dearman73f40352006-06-20 18:06:52 +0100647 if (end - start >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 r4k_blast_dcache();
649 } else {
Thiemo Seufer10a3dab2005-09-09 20:26:54 +0000650 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900651 protected_blast_dcache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 }
654
655 if (end - start > icache_size)
656 r4k_blast_icache();
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200657 else {
658 switch (boot_cpu_type()) {
659 case CPU_LOONGSON2:
Huacai Chenbad009f2014-01-14 17:56:37 -0800660 protected_loongson2_blast_icache_range(start, end);
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200661 break;
662
663 default:
Huacai Chenbad009f2014-01-14 17:56:37 -0800664 protected_blast_icache_range(start, end);
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200665 break;
666 }
667 }
Leonid Yegoshin4676f932014-01-21 09:48:48 +0000668#ifdef CONFIG_EVA
669 /*
670 * Due to all possible segment mappings, there might cache aliases
671 * caused by the bootloader being in non-EVA mode, and the CPU switching
672 * to EVA during early kernel init. It's best to flush the scache
673 * to avoid having secondary cores fetching stale data and lead to
674 * kernel crashes.
675 */
676 bc_wback_inv(start, (end - start));
677 __sync();
678#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679}
680
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200681static inline void local_r4k_flush_icache_range_ipi(void *args)
682{
683 struct flush_icache_range_args *fir_args = args;
684 unsigned long start = fir_args->start;
685 unsigned long end = fir_args->end;
686
687 local_r4k_flush_icache_range(start, end);
688}
689
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900690static void r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691{
692 struct flush_icache_range_args args;
693
694 args.start = start;
695 args.end = end;
696
Ralf Baechle48a26e62010-10-29 19:08:25 +0100697 r4k_on_each_cpu(local_r4k_flush_icache_range_ipi, &args);
Ralf Baechlecc61c1f2005-07-12 18:35:38 +0000698 instruction_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699}
700
Manuel Lauss80057112014-02-20 14:59:22 +0100701#if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702
703static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
704{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 /* Catch bad driver code */
706 BUG_ON(size == 0);
707
Ralf Baechleff522052013-09-17 12:44:31 +0200708 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100709 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900710 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 r4k_blast_scache();
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900712 else
713 blast_scache_range(addr, addr + size);
Yoichi Yuasa5596b0b2013-10-02 15:03:03 +0900714 preempt_enable();
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700715 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 return;
717 }
718
719 /*
720 * Either no secondary cache or the available caches don't have the
721 * subset property so we have to flush the primary caches
722 * explicitly
723 */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100724 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 r4k_blast_dcache();
726 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900728 blast_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 }
Ralf Baechleff522052013-09-17 12:44:31 +0200730 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
732 bc_wback_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700733 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734}
735
736static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
737{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 /* Catch bad driver code */
739 BUG_ON(size == 0);
740
Ralf Baechleff522052013-09-17 12:44:31 +0200741 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100742 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900743 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 r4k_blast_scache();
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000745 else {
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000746 /*
747 * There is no clearly documented alignment requirement
748 * for the cache instruction on MIPS processors and
749 * some processors, among them the RM5200 and RM7000
750 * QED processors will throw an address error for cache
Ralf Baechle70342282013-01-22 12:59:30 +0100751 * hit ops with insufficient alignment. Solved by
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000752 * aligning the address to cache line size.
753 */
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100754 blast_inv_scache_range(addr, addr + size);
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000755 }
Yoichi Yuasa5596b0b2013-10-02 15:03:03 +0900756 preempt_enable();
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700757 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 return;
759 }
760
Ralf Baechle39b8d522008-04-28 17:14:26 +0100761 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 r4k_blast_dcache();
763 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 R4600_HIT_CACHEOP_WAR_IMPL;
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100765 blast_inv_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 }
Ralf Baechleff522052013-09-17 12:44:31 +0200767 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
769 bc_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700770 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771}
Manuel Lauss80057112014-02-20 14:59:22 +0100772#endif /* CONFIG_DMA_NONCOHERENT || CONFIG_DMA_MAYBE_COHERENT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
774/*
775 * While we're protected against bad userland addresses we don't care
776 * very much about what happens in that case. Usually a segmentation
777 * fault will dump the process later on anyway ...
778 */
779static void local_r4k_flush_cache_sigtramp(void * arg)
780{
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000781 unsigned long ic_lsize = cpu_icache_line_size();
782 unsigned long dc_lsize = cpu_dcache_line_size();
783 unsigned long sc_lsize = cpu_scache_line_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 unsigned long addr = (unsigned long) arg;
785
786 R4600_HIT_CACHEOP_WAR_IMPL;
Chris Dearman73f40352006-06-20 18:06:52 +0100787 if (dc_lsize)
788 protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000789 if (!cpu_icache_snoops_remote_store && scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 protected_writeback_scache_line(addr & ~(sc_lsize - 1));
Chris Dearman73f40352006-06-20 18:06:52 +0100791 if (ic_lsize)
792 protected_flush_icache_line(addr & ~(ic_lsize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 if (MIPS4K_ICACHE_REFILL_WAR) {
794 __asm__ __volatile__ (
795 ".set push\n\t"
796 ".set noat\n\t"
797 ".set mips3\n\t"
Ralf Baechle875d43e2005-09-03 15:56:16 -0700798#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 "la $at,1f\n\t"
800#endif
Ralf Baechle875d43e2005-09-03 15:56:16 -0700801#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 "dla $at,1f\n\t"
803#endif
804 "cache %0,($at)\n\t"
805 "nop; nop; nop\n"
806 "1:\n\t"
807 ".set pop"
808 :
809 : "i" (Hit_Invalidate_I));
810 }
811 if (MIPS_CACHE_SYNC_WAR)
812 __asm__ __volatile__ ("sync");
813}
814
815static void r4k_flush_cache_sigtramp(unsigned long addr)
816{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100817 r4k_on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818}
819
820static void r4k_flush_icache_all(void)
821{
822 if (cpu_has_vtag_icache)
823 r4k_blast_icache();
824}
825
Ralf Baechled9cdc9012011-06-17 16:20:28 +0100826struct flush_kernel_vmap_range_args {
827 unsigned long vaddr;
828 int size;
829};
830
831static inline void local_r4k_flush_kernel_vmap_range(void *args)
832{
833 struct flush_kernel_vmap_range_args *vmra = args;
834 unsigned long vaddr = vmra->vaddr;
835 int size = vmra->size;
836
837 /*
838 * Aliases only affect the primary caches so don't bother with
839 * S-caches or T-caches.
840 */
841 if (cpu_has_safe_index_cacheops && size >= dcache_size)
842 r4k_blast_dcache();
843 else {
844 R4600_HIT_CACHEOP_WAR_IMPL;
845 blast_dcache_range(vaddr, vaddr + size);
846 }
847}
848
849static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
850{
851 struct flush_kernel_vmap_range_args args;
852
853 args.vaddr = (unsigned long) vaddr;
854 args.size = size;
855
856 r4k_on_each_cpu(local_r4k_flush_kernel_vmap_range, &args);
857}
858
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859static inline void rm7k_erratum31(void)
860{
861 const unsigned long ic_lsize = 32;
862 unsigned long addr;
863
864 /* RM7000 erratum #31. The icache is screwed at startup. */
865 write_c0_taglo(0);
866 write_c0_taghi(0);
867
868 for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
869 __asm__ __volatile__ (
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000870 ".set push\n\t"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 ".set noreorder\n\t"
872 ".set mips3\n\t"
873 "cache\t%1, 0(%0)\n\t"
874 "cache\t%1, 0x1000(%0)\n\t"
875 "cache\t%1, 0x2000(%0)\n\t"
876 "cache\t%1, 0x3000(%0)\n\t"
877 "cache\t%2, 0(%0)\n\t"
878 "cache\t%2, 0x1000(%0)\n\t"
879 "cache\t%2, 0x2000(%0)\n\t"
880 "cache\t%2, 0x3000(%0)\n\t"
881 "cache\t%1, 0(%0)\n\t"
882 "cache\t%1, 0x1000(%0)\n\t"
883 "cache\t%1, 0x2000(%0)\n\t"
884 "cache\t%1, 0x3000(%0)\n\t"
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000885 ".set pop\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 :
887 : "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
888 }
889}
890
Steven J. Hill006a8512012-06-26 04:11:03 +0000891static inline void alias_74k_erratum(struct cpuinfo_mips *c)
892{
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +0100893 unsigned int imp = c->processor_id & PRID_IMP_MASK;
894 unsigned int rev = c->processor_id & PRID_REV_MASK;
895
Steven J. Hill006a8512012-06-26 04:11:03 +0000896 /*
897 * Early versions of the 74K do not update the cache tags on a
898 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
899 * aliases. In this case it is better to treat the cache as always
900 * having aliases.
901 */
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +0100902 switch (imp) {
903 case PRID_IMP_74K:
904 if (rev <= PRID_REV_ENCODE_332(2, 4, 0))
905 c->dcache.flags |= MIPS_CACHE_VTAG;
906 if (rev == PRID_REV_ENCODE_332(2, 4, 0))
907 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
908 break;
909 case PRID_IMP_1074K:
910 if (rev <= PRID_REV_ENCODE_332(1, 1, 0)) {
911 c->dcache.flags |= MIPS_CACHE_VTAG;
912 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
913 }
914 break;
915 default:
916 BUG();
Steven J. Hill006a8512012-06-26 04:11:03 +0000917 }
918}
919
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000920static char *way_string[] = { NULL, "direct mapped", "2-way",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 "3-way", "4-way", "5-way", "6-way", "7-way", "8-way"
922};
923
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000924static void probe_pcache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925{
926 struct cpuinfo_mips *c = &current_cpu_data;
927 unsigned int config = read_c0_config();
928 unsigned int prid = read_c0_prid();
929 unsigned long config1;
930 unsigned int lsize;
931
Ralf Baechle69f24d12013-09-17 10:25:47 +0200932 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 case CPU_R4600: /* QED style two way caches? */
934 case CPU_R4700:
935 case CPU_R5000:
936 case CPU_NEVADA:
937 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
938 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
939 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900940 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941
942 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
943 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
944 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900945 c->dcache.waybit= __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946
947 c->options |= MIPS_CPU_CACHE_CDEX_P;
948 break;
949
950 case CPU_R5432:
951 case CPU_R5500:
952 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
953 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
954 c->icache.ways = 2;
955 c->icache.waybit= 0;
956
957 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
958 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
959 c->dcache.ways = 2;
960 c->dcache.waybit = 0;
961
Shinya Kuribayashi58648102009-03-18 09:04:01 +0900962 c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 break;
964
965 case CPU_TX49XX:
966 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
967 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
968 c->icache.ways = 4;
969 c->icache.waybit= 0;
970
971 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
972 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
973 c->dcache.ways = 4;
974 c->dcache.waybit = 0;
975
976 c->options |= MIPS_CPU_CACHE_CDEX_P;
Atsushi Nemotode862b42006-03-17 12:59:22 +0900977 c->options |= MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 break;
979
980 case CPU_R4000PC:
981 case CPU_R4000SC:
982 case CPU_R4000MC:
983 case CPU_R4400PC:
984 case CPU_R4400SC:
985 case CPU_R4400MC:
986 case CPU_R4300:
987 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
988 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
989 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +0100990 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991
992 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
993 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
994 c->dcache.ways = 1;
995 c->dcache.waybit = 0; /* does not matter */
996
997 c->options |= MIPS_CPU_CACHE_CDEX_P;
998 break;
999
1000 case CPU_R10000:
1001 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001002 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
1004 c->icache.linesz = 64;
1005 c->icache.ways = 2;
1006 c->icache.waybit = 0;
1007
1008 dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
1009 c->dcache.linesz = 32;
1010 c->dcache.ways = 2;
1011 c->dcache.waybit = 0;
1012
1013 c->options |= MIPS_CPU_PREFETCH;
1014 break;
1015
1016 case CPU_VR4133:
Yoichi Yuasa2874fe52006-07-08 00:42:12 +09001017 write_c0_config(config & ~VR41_CONF_P4K);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 case CPU_VR4131:
1019 /* Workaround for cache instruction bug of VR4131 */
1020 if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
1021 c->processor_id == 0x0c82U) {
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +09001022 config |= 0x00400000U;
1023 if (c->processor_id == 0x0c80U)
1024 config |= VR41_CONF_BP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 write_c0_config(config);
Yoichi Yuasa1058ecd2006-07-08 00:42:01 +09001026 } else
1027 c->options |= MIPS_CPU_CACHE_CDEX_P;
1028
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1030 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1031 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001032 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033
1034 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1035 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1036 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001037 c->dcache.waybit = __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 break;
1039
1040 case CPU_VR41XX:
1041 case CPU_VR4111:
1042 case CPU_VR4121:
1043 case CPU_VR4122:
1044 case CPU_VR4181:
1045 case CPU_VR4181A:
1046 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1047 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1048 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001049 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050
1051 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1052 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1053 c->dcache.ways = 1;
1054 c->dcache.waybit = 0; /* does not matter */
1055
1056 c->options |= MIPS_CPU_CACHE_CDEX_P;
1057 break;
1058
1059 case CPU_RM7000:
1060 rm7k_erratum31();
1061
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1063 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1064 c->icache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001065 c->icache.waybit = __ffs(icache_size / c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
1067 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1068 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1069 c->dcache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001070 c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 c->options |= MIPS_CPU_CACHE_CDEX_P;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 c->options |= MIPS_CPU_PREFETCH;
1074 break;
1075
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001076 case CPU_LOONGSON2:
1077 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1078 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1079 if (prid & 0x3)
1080 c->icache.ways = 4;
1081 else
1082 c->icache.ways = 2;
1083 c->icache.waybit = 0;
1084
1085 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1086 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1087 if (prid & 0x3)
1088 c->dcache.ways = 4;
1089 else
1090 c->dcache.ways = 2;
1091 c->dcache.waybit = 0;
1092 break;
1093
Huacai Chenc579d312014-03-21 18:44:00 +08001094 case CPU_LOONGSON3:
1095 config1 = read_c0_config1();
1096 lsize = (config1 >> 19) & 7;
1097 if (lsize)
1098 c->icache.linesz = 2 << lsize;
1099 else
1100 c->icache.linesz = 0;
1101 c->icache.sets = 64 << ((config1 >> 22) & 7);
1102 c->icache.ways = 1 + ((config1 >> 16) & 7);
1103 icache_size = c->icache.sets *
1104 c->icache.ways *
1105 c->icache.linesz;
1106 c->icache.waybit = 0;
1107
1108 lsize = (config1 >> 10) & 7;
1109 if (lsize)
1110 c->dcache.linesz = 2 << lsize;
1111 else
1112 c->dcache.linesz = 0;
1113 c->dcache.sets = 64 << ((config1 >> 13) & 7);
1114 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1115 dcache_size = c->dcache.sets *
1116 c->dcache.ways *
1117 c->dcache.linesz;
1118 c->dcache.waybit = 0;
1119 break;
1120
David Daney18a8cd62014-05-28 23:52:09 +02001121 case CPU_CAVIUM_OCTEON3:
1122 /* For now lie about the number of ways. */
1123 c->icache.linesz = 128;
1124 c->icache.sets = 16;
1125 c->icache.ways = 8;
1126 c->icache.flags |= MIPS_CACHE_VTAG;
1127 icache_size = c->icache.sets * c->icache.ways * c->icache.linesz;
1128
1129 c->dcache.linesz = 128;
1130 c->dcache.ways = 8;
1131 c->dcache.sets = 8;
1132 dcache_size = c->dcache.sets * c->dcache.ways * c->dcache.linesz;
1133 c->options |= MIPS_CPU_PREFETCH;
1134 break;
1135
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 default:
1137 if (!(config & MIPS_CONF_M))
1138 panic("Don't know how to probe P-caches on this cpu.");
1139
1140 /*
1141 * So we seem to be a MIPS32 or MIPS64 CPU
1142 * So let's probe the I-cache ...
1143 */
1144 config1 = read_c0_config1();
1145
Markos Chandras175cba82013-09-19 18:18:41 +01001146 lsize = (config1 >> 19) & 7;
1147
1148 /* IL == 7 is reserved */
1149 if (lsize == 7)
1150 panic("Invalid icache line size");
1151
1152 c->icache.linesz = lsize ? 2 << lsize : 0;
1153
Douglas Leungdc34b052012-07-19 09:11:13 +02001154 c->icache.sets = 32 << (((config1 >> 22) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 c->icache.ways = 1 + ((config1 >> 16) & 7);
1156
1157 icache_size = c->icache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001158 c->icache.ways *
1159 c->icache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001160 c->icache.waybit = __ffs(icache_size/c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161
1162 if (config & 0x8) /* VI bit */
1163 c->icache.flags |= MIPS_CACHE_VTAG;
1164
1165 /*
1166 * Now probe the MIPS32 / MIPS64 data cache.
1167 */
1168 c->dcache.flags = 0;
1169
Markos Chandras175cba82013-09-19 18:18:41 +01001170 lsize = (config1 >> 10) & 7;
1171
1172 /* DL == 7 is reserved */
1173 if (lsize == 7)
1174 panic("Invalid dcache line size");
1175
1176 c->dcache.linesz = lsize ? 2 << lsize : 0;
1177
Douglas Leungdc34b052012-07-19 09:11:13 +02001178 c->dcache.sets = 32 << (((config1 >> 13) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1180
1181 dcache_size = c->dcache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001182 c->dcache.ways *
1183 c->dcache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001184 c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185
1186 c->options |= MIPS_CPU_PREFETCH;
1187 break;
1188 }
1189
1190 /*
1191 * Processor configuration sanity check for the R4000SC erratum
Ralf Baechle70342282013-01-22 12:59:30 +01001192 * #5. With page sizes larger than 32kB there is no possibility
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 * to get a VCE exception anymore so we don't care about this
1194 * misconfiguration. The case is rather theoretical anyway;
1195 * presumably no vendor is shipping his hardware in the "bad"
1196 * configuration.
1197 */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001198 if ((prid & PRID_IMP_MASK) == PRID_IMP_R4000 &&
1199 (prid & PRID_REV_MASK) < PRID_REV_R4400 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 !(config & CONF_SC) && c->icache.linesz != 16 &&
1201 PAGE_SIZE <= 0x8000)
1202 panic("Improper R4000SC processor configuration detected");
1203
1204 /* compute a couple of other cache variables */
1205 c->icache.waysize = icache_size / c->icache.ways;
1206 c->dcache.waysize = dcache_size / c->dcache.ways;
1207
Chris Dearman73f40352006-06-20 18:06:52 +01001208 c->icache.sets = c->icache.linesz ?
1209 icache_size / (c->icache.linesz * c->icache.ways) : 0;
1210 c->dcache.sets = c->dcache.linesz ?
1211 dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
1213 /*
1214 * R10000 and R12000 P-caches are odd in a positive way. They're 32kB
1215 * 2-way virtually indexed so normally would suffer from aliases. So
1216 * normally they'd suffer from aliases but magic in the hardware deals
1217 * with that for us so we don't need to take care ourselves.
1218 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001219 switch (current_cpu_type()) {
Ralf Baechlea95970f2005-02-07 21:41:32 +00001220 case CPU_20KC:
Ralf Baechle505403b2005-02-07 21:53:39 +00001221 case CPU_25KF:
Ralf Baechle641e97f2007-10-11 23:46:05 +01001222 case CPU_SB1:
1223 case CPU_SB1A:
Jayachandran Cefa0f812011-05-07 01:36:21 +05301224 case CPU_XLR:
Atsushi Nemotode628932006-03-13 18:23:03 +09001225 c->dcache.flags |= MIPS_CACHE_PINDEX;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001226 break;
1227
Ralf Baechled1e344e2005-02-04 15:51:26 +00001228 case CPU_R10000:
1229 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001230 case CPU_R14000:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001231 break;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001232
Steven J. Hill113c62d2012-07-06 23:56:00 +02001233 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001234 case CPU_M14KEC:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001235 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001236 case CPU_34K:
Ralf Baechle2e78ae32006-06-23 18:48:21 +01001237 case CPU_74K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001238 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001239 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001240 case CPU_INTERAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001241 case CPU_P5600:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001242 case CPU_PROAPTIV:
Leonid Yegoshinf36c4722014-03-04 13:34:43 +00001243 case CPU_M5150:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001244 if ((c->cputype == CPU_74K) || (c->cputype == CPU_1074K))
Steven J. Hill006a8512012-06-26 04:11:03 +00001245 alias_74k_erratum(c);
Markos Chandras02dc6bf2014-01-30 17:21:29 +00001246 if (!(read_c0_config7() & MIPS_CONF7_IAR) &&
1247 (c->icache.waysize > PAGE_SIZE))
1248 c->icache.flags |= MIPS_CACHE_ALIASES;
1249 if (read_c0_config7() & MIPS_CONF7_AR) {
1250 /*
1251 * Effectively physically indexed dcache,
1252 * thus no virtual aliases.
1253 */
Ralf Baechlebeab3752006-06-19 21:56:25 +01001254 c->dcache.flags |= MIPS_CACHE_PINDEX;
1255 break;
1256 }
Ralf Baechled1e344e2005-02-04 15:51:26 +00001257 default:
Ralf Baechlebeab3752006-06-19 21:56:25 +01001258 if (c->dcache.waysize > PAGE_SIZE)
1259 c->dcache.flags |= MIPS_CACHE_ALIASES;
Ralf Baechled1e344e2005-02-04 15:51:26 +00001260 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261
Ralf Baechle69f24d12013-09-17 10:25:47 +02001262 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 case CPU_20KC:
1264 /*
1265 * Some older 20Kc chips doesn't have the 'VI' bit in
1266 * the config register.
1267 */
1268 c->icache.flags |= MIPS_CACHE_VTAG;
1269 break;
1270
Manuel Lauss270717a2009-03-25 17:49:28 +01001271 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 c->icache.flags |= MIPS_CACHE_IC_F_DC;
1273 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001275 case CPU_LOONGSON2:
1276 /*
1277 * LOONGSON2 has 4 way icache, but when using indexed cache op,
1278 * one op will act on all 4 ways
1279 */
1280 c->icache.ways = 1;
1281 }
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001282
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
1284 icache_size >> 10,
Ralf Baechle7fc73162009-04-01 16:11:53 +02001285 c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 way_string[c->icache.ways], c->icache.linesz);
1287
Ralf Baechle64bfca52007-10-15 16:35:45 +01001288 printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
1289 dcache_size >> 10, way_string[c->dcache.ways],
1290 (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
1291 (c->dcache.flags & MIPS_CACHE_ALIASES) ?
1292 "cache aliases" : "no aliases",
1293 c->dcache.linesz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294}
1295
1296/*
1297 * If you even _breathe_ on this function, look at the gcc output and make sure
1298 * it does not pop things on and off the stack for the cache sizing loop that
1299 * executes in KSEG1 space or else you will crash and burn badly. You have
1300 * been warned.
1301 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001302static int probe_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 unsigned long flags, addr, begin, end, pow2;
1305 unsigned int config = read_c0_config();
1306 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307
1308 if (config & CONF_SC)
1309 return 0;
1310
Ralf Baechlee001e522007-07-28 12:45:47 +01001311 begin = (unsigned long) &_stext;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 begin &= ~((4 * 1024 * 1024) - 1);
1313 end = begin + (4 * 1024 * 1024);
1314
1315 /*
1316 * This is such a bitch, you'd think they would make it easy to do
1317 * this. Away you daemons of stupidity!
1318 */
1319 local_irq_save(flags);
1320
1321 /* Fill each size-multiple cache line with a valid tag. */
1322 pow2 = (64 * 1024);
1323 for (addr = begin; addr < end; addr = (begin + pow2)) {
1324 unsigned long *p = (unsigned long *) addr;
1325 __asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
1326 pow2 <<= 1;
1327 }
1328
1329 /* Load first line with zero (therefore invalid) tag. */
1330 write_c0_taglo(0);
1331 write_c0_taghi(0);
1332 __asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
1333 cache_op(Index_Store_Tag_I, begin);
1334 cache_op(Index_Store_Tag_D, begin);
1335 cache_op(Index_Store_Tag_SD, begin);
1336
1337 /* Now search for the wrap around point. */
1338 pow2 = (128 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
1340 cache_op(Index_Load_Tag_SD, addr);
1341 __asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
1342 if (!read_c0_taglo())
1343 break;
1344 pow2 <<= 1;
1345 }
1346 local_irq_restore(flags);
1347 addr -= begin;
1348
1349 scache_size = addr;
1350 c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
1351 c->scache.ways = 1;
1352 c->dcache.waybit = 0; /* does not matter */
1353
1354 return 1;
1355}
1356
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001357static void __init loongson2_sc_init(void)
1358{
1359 struct cpuinfo_mips *c = &current_cpu_data;
1360
1361 scache_size = 512*1024;
1362 c->scache.linesz = 32;
1363 c->scache.ways = 4;
1364 c->scache.waybit = 0;
1365 c->scache.waysize = scache_size / (c->scache.ways);
1366 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1367 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1368 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1369
1370 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1371}
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001372
Huacai Chenc579d312014-03-21 18:44:00 +08001373static void __init loongson3_sc_init(void)
1374{
1375 struct cpuinfo_mips *c = &current_cpu_data;
1376 unsigned int config2, lsize;
1377
1378 config2 = read_c0_config2();
1379 lsize = (config2 >> 4) & 15;
1380 if (lsize)
1381 c->scache.linesz = 2 << lsize;
1382 else
1383 c->scache.linesz = 0;
1384 c->scache.sets = 64 << ((config2 >> 8) & 15);
1385 c->scache.ways = 1 + (config2 & 15);
1386
1387 scache_size = c->scache.sets *
1388 c->scache.ways *
1389 c->scache.linesz;
1390 /* Loongson-3 has 4 cores, 1MB scache for each. scaches are shared */
1391 scache_size *= 4;
1392 c->scache.waybit = 0;
1393 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1394 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1395 if (scache_size)
1396 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1397 return;
1398}
1399
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400extern int r5k_sc_init(void);
1401extern int rm7k_sc_init(void);
Chris Dearman9318c512006-06-20 17:15:20 +01001402extern int mips_sc_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001404static void setup_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405{
1406 struct cpuinfo_mips *c = &current_cpu_data;
1407 unsigned int config = read_c0_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408 int sc_present = 0;
1409
1410 /*
1411 * Do the probing thing on R4000SC and R4400SC processors. Other
1412 * processors don't have a S-cache that would be relevant to the
Joe Perches603e82e2008-02-03 16:54:53 +02001413 * Linux memory management.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001415 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 case CPU_R4000SC:
1417 case CPU_R4000MC:
1418 case CPU_R4400SC:
1419 case CPU_R4400MC:
Thiemo Seuferba5187d2005-04-25 16:36:23 +00001420 sc_present = run_uncached(probe_scache);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 if (sc_present)
1422 c->options |= MIPS_CPU_CACHE_CDEX_S;
1423 break;
1424
1425 case CPU_R10000:
1426 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001427 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428 scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
1429 c->scache.linesz = 64 << ((config >> 13) & 1);
1430 c->scache.ways = 2;
1431 c->scache.waybit= 0;
1432 sc_present = 1;
1433 break;
1434
1435 case CPU_R5000:
1436 case CPU_NEVADA:
1437#ifdef CONFIG_R5000_CPU_SCACHE
1438 r5k_sc_init();
1439#endif
Ralf Baechle70342282013-01-22 12:59:30 +01001440 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441
1442 case CPU_RM7000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443#ifdef CONFIG_RM7000_CPU_SCACHE
1444 rm7k_sc_init();
1445#endif
1446 return;
1447
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001448 case CPU_LOONGSON2:
1449 loongson2_sc_init();
1450 return;
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001451
Huacai Chenc579d312014-03-21 18:44:00 +08001452 case CPU_LOONGSON3:
1453 loongson3_sc_init();
1454 return;
1455
David Daney18a8cd62014-05-28 23:52:09 +02001456 case CPU_CAVIUM_OCTEON3:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001457 case CPU_XLP:
1458 /* don't need to worry about L2, fully coherent */
1459 return;
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001460
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 default:
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001462 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
1463 MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
Chris Dearman9318c512006-06-20 17:15:20 +01001464#ifdef CONFIG_MIPS_CPU_SCACHE
1465 if (mips_sc_init ()) {
1466 scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
1467 printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
1468 scache_size >> 10,
1469 way_string[c->scache.ways], c->scache.linesz);
1470 }
1471#else
1472 if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
1473 panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
1474#endif
1475 return;
1476 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 sc_present = 0;
1478 }
1479
1480 if (!sc_present)
1481 return;
1482
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483 /* compute a couple of other cache variables */
1484 c->scache.waysize = scache_size / c->scache.ways;
1485
1486 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1487
1488 printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1489 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1490
Ralf Baechlefc5d2d22006-07-06 13:04:01 +01001491 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492}
1493
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001494void au1x00_fixup_config_od(void)
1495{
1496 /*
1497 * c0_config.od (bit 19) was write only (and read as 0)
1498 * on the early revisions of Alchemy SOCs. It disables the bus
1499 * transaction overlapping and needs to be set to fix various errata.
1500 */
1501 switch (read_c0_prid()) {
1502 case 0x00030100: /* Au1000 DA */
1503 case 0x00030201: /* Au1000 HA */
1504 case 0x00030202: /* Au1000 HB */
1505 case 0x01030200: /* Au1500 AB */
1506 /*
1507 * Au1100 errata actually keeps silence about this bit, so we set it
1508 * just in case for those revisions that require it to be set according
Manuel Lauss270717a2009-03-25 17:49:28 +01001509 * to the (now gone) cpu table.
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001510 */
1511 case 0x02030200: /* Au1100 AB */
1512 case 0x02030201: /* Au1100 BA */
1513 case 0x02030202: /* Au1100 BC */
1514 set_c0_config(1 << 19);
1515 break;
1516 }
1517}
1518
Ralf Baechle89052bd2008-06-12 17:26:02 +01001519/* CP0 hazard avoidance. */
1520#define NXP_BARRIER() \
1521 __asm__ __volatile__( \
1522 ".set noreorder\n\t" \
1523 "nop; nop; nop; nop; nop; nop;\n\t" \
1524 ".set reorder\n\t")
1525
1526static void nxp_pr4450_fixup_config(void)
1527{
1528 unsigned long config0;
1529
1530 config0 = read_c0_config();
1531
1532 /* clear all three cache coherency fields */
1533 config0 &= ~(0x7 | (7 << 25) | (7 << 28));
1534 config0 |= (((_page_cachable_default >> _CACHE_SHIFT) << 0) |
1535 ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
1536 ((_page_cachable_default >> _CACHE_SHIFT) << 28));
1537 write_c0_config(config0);
1538 NXP_BARRIER();
1539}
1540
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001541static int cca = -1;
Chris Dearman35133692007-09-19 00:58:24 +01001542
1543static int __init cca_setup(char *str)
1544{
1545 get_option(&str, &cca);
1546
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001547 return 0;
Chris Dearman35133692007-09-19 00:58:24 +01001548}
1549
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001550early_param("cca", cca_setup);
Chris Dearman35133692007-09-19 00:58:24 +01001551
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001552static void coherency_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553{
Chris Dearman35133692007-09-19 00:58:24 +01001554 if (cca < 0 || cca > 7)
1555 cca = read_c0_config() & CONF_CM_CMASK;
1556 _page_cachable_default = cca << _CACHE_SHIFT;
1557
1558 pr_debug("Using cache attribute %d\n", cca);
1559 change_c0_config(CONF_CM_CMASK, cca);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560
1561 /*
1562 * c0_status.cu=0 specifies that updates by the sc instruction use
1563 * the coherency mode specified by the TLB; 1 means cachable
1564 * coherent update on write will be used. Not all processors have
1565 * this bit and; some wire it to zero, others like Toshiba had the
1566 * silly idea of putting something else there ...
1567 */
Ralf Baechle10cc3522007-10-11 23:46:15 +01001568 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 case CPU_R4000PC:
1570 case CPU_R4000SC:
1571 case CPU_R4000MC:
1572 case CPU_R4400PC:
1573 case CPU_R4400SC:
1574 case CPU_R4400MC:
1575 clear_c0_config(CONF_CU);
1576 break;
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001577 /*
Ralf Baechledf586d52006-08-01 23:42:30 +01001578 * We need to catch the early Alchemy SOCs with
Manuel Lauss270717a2009-03-25 17:49:28 +01001579 * the write-only co_config.od bit and set it back to one on:
1580 * Au1000 rev DA, HA, HB; Au1100 AB, BA, BC, Au1500 AB
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001581 */
Manuel Lauss270717a2009-03-25 17:49:28 +01001582 case CPU_ALCHEMY:
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001583 au1x00_fixup_config_od();
1584 break;
Ralf Baechle89052bd2008-06-12 17:26:02 +01001585
1586 case PRID_IMP_PR4450:
1587 nxp_pr4450_fixup_config();
1588 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 }
1590}
1591
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001592static void r4k_cache_error_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593{
Ralf Baechle641e97f2007-10-11 23:46:05 +01001594 extern char __weak except_vec2_generic;
1595 extern char __weak except_vec2_sb1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596
Ralf Baechle69f24d12013-09-17 10:25:47 +02001597 switch (current_cpu_type()) {
Ralf Baechle641e97f2007-10-11 23:46:05 +01001598 case CPU_SB1:
1599 case CPU_SB1A:
1600 set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
1601 break;
1602
1603 default:
1604 set_uncached_handler(0x100, &except_vec2_generic, 0x80);
1605 break;
1606 }
David Daney9cd9669b2012-05-15 00:04:49 -07001607}
1608
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001609void r4k_cache_init(void)
David Daney9cd9669b2012-05-15 00:04:49 -07001610{
1611 extern void build_clear_page(void);
1612 extern void build_copy_page(void);
1613 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614
1615 probe_pcache();
1616 setup_scache();
1617
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618 r4k_blast_dcache_page_setup();
1619 r4k_blast_dcache_page_indexed_setup();
1620 r4k_blast_dcache_setup();
1621 r4k_blast_icache_page_setup();
1622 r4k_blast_icache_page_indexed_setup();
1623 r4k_blast_icache_setup();
1624 r4k_blast_scache_page_setup();
1625 r4k_blast_scache_page_indexed_setup();
1626 r4k_blast_scache_setup();
Leonid Yegoshin4caa9062014-01-15 14:47:28 +00001627#ifdef CONFIG_EVA
1628 r4k_blast_dcache_user_page_setup();
1629 r4k_blast_icache_user_page_setup();
1630#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631
1632 /*
1633 * Some MIPS32 and MIPS64 processors have physically indexed caches.
1634 * This code supports virtually indexed processors and will be
1635 * unnecessarily inefficient on physically indexed processors.
1636 */
Chris Dearman73f40352006-06-20 18:06:52 +01001637 if (c->dcache.linesz)
1638 shm_align_mask = max_t( unsigned long,
1639 c->dcache.sets * c->dcache.linesz - 1,
1640 PAGE_SIZE - 1);
1641 else
1642 shm_align_mask = PAGE_SIZE-1;
Ralf Baechle9c5a3d72008-04-05 15:13:23 +01001643
1644 __flush_cache_vmap = r4k__flush_cache_vmap;
1645 __flush_cache_vunmap = r4k__flush_cache_vunmap;
1646
Ralf Baechledb813fe2007-09-27 18:26:43 +01001647 flush_cache_all = cache_noop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 __flush_cache_all = r4k___flush_cache_all;
1649 flush_cache_mm = r4k_flush_cache_mm;
1650 flush_cache_page = r4k_flush_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651 flush_cache_range = r4k_flush_cache_range;
1652
Ralf Baechled9cdc9012011-06-17 16:20:28 +01001653 __flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;
1654
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 flush_cache_sigtramp = r4k_flush_cache_sigtramp;
1656 flush_icache_all = r4k_flush_icache_all;
Ralf Baechle7e3bfc72006-04-05 20:42:04 +01001657 local_flush_data_cache_page = local_r4k_flush_data_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 flush_data_cache_page = r4k_flush_data_cache_page;
1659 flush_icache_range = r4k_flush_icache_range;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001660 local_flush_icache_range = local_r4k_flush_icache_range;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661
Manuel Lauss80057112014-02-20 14:59:22 +01001662#if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
Ralf Baechle39b8d522008-04-28 17:14:26 +01001663 if (coherentio) {
1664 _dma_cache_wback_inv = (void *)cache_noop;
1665 _dma_cache_wback = (void *)cache_noop;
1666 _dma_cache_inv = (void *)cache_noop;
1667 } else {
1668 _dma_cache_wback_inv = r4k_dma_cache_wback_inv;
1669 _dma_cache_wback = r4k_dma_cache_wback_inv;
1670 _dma_cache_inv = r4k_dma_cache_inv;
1671 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672#endif
1673
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 build_clear_page();
1675 build_copy_page();
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001676
1677 /*
1678 * We want to run CMP kernels on core with and without coherent
1679 * caches. Therefore, do not use CONFIG_MIPS_CMP to decide whether
1680 * or not to flush caches.
1681 */
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001682 local_r4k___flush_cache_all(NULL);
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001683
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001684 coherency_setup();
David Daney9cd9669b2012-05-15 00:04:49 -07001685 board_cache_error_setup = r4k_cache_error_setup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686}
James Hogan61d73042014-03-04 10:23:57 +00001687
1688static int r4k_cache_pm_notifier(struct notifier_block *self, unsigned long cmd,
1689 void *v)
1690{
1691 switch (cmd) {
1692 case CPU_PM_ENTER_FAILED:
1693 case CPU_PM_EXIT:
1694 coherency_setup();
1695 break;
1696 }
1697
1698 return NOTIFY_OK;
1699}
1700
1701static struct notifier_block r4k_cache_pm_notifier_block = {
1702 .notifier_call = r4k_cache_pm_notifier,
1703};
1704
1705int __init r4k_cache_init_pm(void)
1706{
1707 return cpu_pm_register_notifier(&r4k_cache_pm_notifier_block);
1708}
1709arch_initcall(r4k_cache_init_pm);