blob: 68d666b491de89cbba084963690df2aeabe59207 [file] [log] [blame]
Xiubo Li43550822013-12-17 11:24:38 +08001/*
2 * Freescale ALSA SoC Digital Audio Interface (SAI) driver.
3 *
4 * Copyright 2012-2013 Freescale Semiconductor, Inc.
5 *
6 * This program is free software, you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation, either version 2 of the License, or(at your
9 * option) any later version.
10 *
11 */
12
13#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/module.h>
17#include <linux/of_address.h>
18#include <linux/slab.h>
19#include <sound/core.h>
20#include <sound/dmaengine_pcm.h>
21#include <sound/pcm_params.h>
22
23#include "fsl_sai.h"
24
25static inline u32 sai_readl(struct fsl_sai *sai,
26 const void __iomem *addr)
27{
28 u32 val;
29
30 val = __raw_readl(addr);
31
32 if (likely(sai->big_endian_regs))
33 val = be32_to_cpu(val);
34 else
35 val = le32_to_cpu(val);
36 rmb();
37
38 return val;
39}
40
41static inline void sai_writel(struct fsl_sai *sai,
42 u32 val, void __iomem *addr)
43{
44 wmb();
45 if (likely(sai->big_endian_regs))
46 val = cpu_to_be32(val);
47 else
48 val = cpu_to_le32(val);
49
50 __raw_writel(val, addr);
51}
52
53static int fsl_sai_set_dai_sysclk_tr(struct snd_soc_dai *cpu_dai,
54 int clk_id, unsigned int freq, int fsl_dir)
55{
56 u32 val_cr2, reg_cr2;
57 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
58
59 if (fsl_dir == FSL_FMT_TRANSMITTER)
60 reg_cr2 = FSL_SAI_TCR2;
61 else
62 reg_cr2 = FSL_SAI_RCR2;
63
64 val_cr2 = sai_readl(sai, sai->base + reg_cr2);
65 switch (clk_id) {
66 case FSL_SAI_CLK_BUS:
67 val_cr2 &= ~FSL_SAI_CR2_MSEL_MASK;
68 val_cr2 |= FSL_SAI_CR2_MSEL_BUS;
69 break;
70 case FSL_SAI_CLK_MAST1:
71 val_cr2 &= ~FSL_SAI_CR2_MSEL_MASK;
72 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK1;
73 break;
74 case FSL_SAI_CLK_MAST2:
75 val_cr2 &= ~FSL_SAI_CR2_MSEL_MASK;
76 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK2;
77 break;
78 case FSL_SAI_CLK_MAST3:
79 val_cr2 &= ~FSL_SAI_CR2_MSEL_MASK;
80 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK3;
81 break;
82 default:
83 return -EINVAL;
84 }
85 sai_writel(sai, val_cr2, sai->base + reg_cr2);
86
87 return 0;
88}
89
90static int fsl_sai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
91 int clk_id, unsigned int freq, int dir)
92{
93 int ret;
94 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
95
96 if (dir == SND_SOC_CLOCK_IN)
97 return 0;
98
99 ret = clk_prepare_enable(sai->clk);
100 if (ret)
101 return ret;
102
103 sai_writel(sai, 0x0, sai->base + FSL_SAI_RCSR);
104 sai_writel(sai, 0x0, sai->base + FSL_SAI_TCSR);
105 sai_writel(sai, FSL_SAI_MAXBURST_TX * 2, sai->base + FSL_SAI_TCR1);
106 sai_writel(sai, FSL_SAI_MAXBURST_RX - 1, sai->base + FSL_SAI_RCR1);
107
108 ret = fsl_sai_set_dai_sysclk_tr(cpu_dai, clk_id, freq,
109 FSL_FMT_TRANSMITTER);
110 if (ret) {
Nicolin Chen190af122013-12-20 16:41:04 +0800111 dev_err(cpu_dai->dev, "Cannot set tx sysclk: %d\n", ret);
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800112 goto err_clk;
Xiubo Li43550822013-12-17 11:24:38 +0800113 }
114
115 ret = fsl_sai_set_dai_sysclk_tr(cpu_dai, clk_id, freq,
116 FSL_FMT_RECEIVER);
117 if (ret) {
Nicolin Chen190af122013-12-20 16:41:04 +0800118 dev_err(cpu_dai->dev, "Cannot set rx sysclk: %d\n", ret);
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800119 goto err_clk;
Xiubo Li43550822013-12-17 11:24:38 +0800120 }
121
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800122err_clk:
Xiubo Li43550822013-12-17 11:24:38 +0800123 clk_disable_unprepare(sai->clk);
124
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800125 return ret;
Xiubo Li43550822013-12-17 11:24:38 +0800126}
127
128static int fsl_sai_set_dai_fmt_tr(struct snd_soc_dai *cpu_dai,
129 unsigned int fmt, int fsl_dir)
130{
131 u32 val_cr2, val_cr3, val_cr4, reg_cr2, reg_cr3, reg_cr4;
132 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
133
134 if (fsl_dir == FSL_FMT_TRANSMITTER) {
135 reg_cr2 = FSL_SAI_TCR2;
136 reg_cr3 = FSL_SAI_TCR3;
137 reg_cr4 = FSL_SAI_TCR4;
138 } else {
139 reg_cr2 = FSL_SAI_RCR2;
140 reg_cr3 = FSL_SAI_RCR3;
141 reg_cr4 = FSL_SAI_RCR4;
142 }
143
144 val_cr2 = sai_readl(sai, sai->base + reg_cr2);
145 val_cr3 = sai_readl(sai, sai->base + reg_cr3);
146 val_cr4 = sai_readl(sai, sai->base + reg_cr4);
147
148 if (sai->big_endian_data)
149 val_cr4 |= FSL_SAI_CR4_MF;
150 else
151 val_cr4 &= ~FSL_SAI_CR4_MF;
152
153 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
154 case SND_SOC_DAIFMT_I2S:
155 val_cr4 |= FSL_SAI_CR4_FSE;
156 val_cr4 |= FSL_SAI_CR4_FSP;
157 break;
158 default:
159 return -EINVAL;
160 }
161
162 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
163 case SND_SOC_DAIFMT_IB_IF:
164 val_cr4 |= FSL_SAI_CR4_FSP;
165 val_cr2 &= ~FSL_SAI_CR2_BCP;
166 break;
167 case SND_SOC_DAIFMT_IB_NF:
168 val_cr4 &= ~FSL_SAI_CR4_FSP;
169 val_cr2 &= ~FSL_SAI_CR2_BCP;
170 break;
171 case SND_SOC_DAIFMT_NB_IF:
172 val_cr4 |= FSL_SAI_CR4_FSP;
173 val_cr2 |= FSL_SAI_CR2_BCP;
174 break;
175 case SND_SOC_DAIFMT_NB_NF:
176 val_cr4 &= ~FSL_SAI_CR4_FSP;
177 val_cr2 |= FSL_SAI_CR2_BCP;
178 break;
179 default:
180 return -EINVAL;
181 }
182
183 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
184 case SND_SOC_DAIFMT_CBS_CFS:
185 val_cr2 |= FSL_SAI_CR2_BCD_MSTR;
186 val_cr4 |= FSL_SAI_CR4_FSD_MSTR;
187 break;
188 case SND_SOC_DAIFMT_CBM_CFM:
189 val_cr2 &= ~FSL_SAI_CR2_BCD_MSTR;
190 val_cr4 &= ~FSL_SAI_CR4_FSD_MSTR;
191 break;
192 default:
193 return -EINVAL;
194 }
195
196 val_cr3 |= FSL_SAI_CR3_TRCE;
197
198 if (fsl_dir == FSL_FMT_RECEIVER)
199 val_cr2 |= FSL_SAI_CR2_SYNC;
200
201 sai_writel(sai, val_cr2, sai->base + reg_cr2);
202 sai_writel(sai, val_cr3, sai->base + reg_cr3);
203 sai_writel(sai, val_cr4, sai->base + reg_cr4);
204
205 return 0;
206}
207
208static int fsl_sai_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
209{
210 int ret;
211 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
212
213 ret = clk_prepare_enable(sai->clk);
214 if (ret)
215 return ret;
216
217 ret = fsl_sai_set_dai_fmt_tr(cpu_dai, fmt, FSL_FMT_TRANSMITTER);
218 if (ret) {
Nicolin Chen190af122013-12-20 16:41:04 +0800219 dev_err(cpu_dai->dev, "Cannot set tx format: %d\n", ret);
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800220 goto err_clk;
Xiubo Li43550822013-12-17 11:24:38 +0800221 }
222
223 ret = fsl_sai_set_dai_fmt_tr(cpu_dai, fmt, FSL_FMT_RECEIVER);
224 if (ret) {
Nicolin Chen190af122013-12-20 16:41:04 +0800225 dev_err(cpu_dai->dev, "Cannot set rx format: %d\n", ret);
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800226 goto err_clk;
Xiubo Li43550822013-12-17 11:24:38 +0800227 }
228
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800229err_clk:
Xiubo Li43550822013-12-17 11:24:38 +0800230 clk_disable_unprepare(sai->clk);
231
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800232 return ret;
Xiubo Li43550822013-12-17 11:24:38 +0800233}
234
235static int fsl_sai_hw_params(struct snd_pcm_substream *substream,
236 struct snd_pcm_hw_params *params,
237 struct snd_soc_dai *cpu_dai)
238{
Nicolin Chen1d700302013-12-20 16:41:01 +0800239 u32 val_cr4, val_cr5, val_mr, reg_cr4, reg_cr5, reg_mr;
Xiubo Li43550822013-12-17 11:24:38 +0800240 unsigned int channels = params_channels(params);
241 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen1d700302013-12-20 16:41:01 +0800242 u32 word_width = snd_pcm_format_width(params_format(params));
Xiubo Li43550822013-12-17 11:24:38 +0800243
244 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
245 reg_cr4 = FSL_SAI_TCR4;
246 reg_cr5 = FSL_SAI_TCR5;
247 reg_mr = FSL_SAI_TMR;
248 } else {
249 reg_cr4 = FSL_SAI_RCR4;
250 reg_cr5 = FSL_SAI_RCR5;
251 reg_mr = FSL_SAI_RMR;
252 }
253
254 val_cr4 = sai_readl(sai, sai->base + reg_cr4);
255 val_cr4 &= ~FSL_SAI_CR4_SYWD_MASK;
256 val_cr4 &= ~FSL_SAI_CR4_FRSZ_MASK;
257
258 val_cr5 = sai_readl(sai, sai->base + reg_cr5);
259 val_cr5 &= ~FSL_SAI_CR5_WNW_MASK;
260 val_cr5 &= ~FSL_SAI_CR5_W0W_MASK;
261 val_cr5 &= ~FSL_SAI_CR5_FBT_MASK;
262
Xiubo Li43550822013-12-17 11:24:38 +0800263 val_cr4 |= FSL_SAI_CR4_SYWD(word_width);
264 val_cr5 |= FSL_SAI_CR5_WNW(word_width);
265 val_cr5 |= FSL_SAI_CR5_W0W(word_width);
266
267 if (sai->big_endian_data)
268 val_cr5 |= FSL_SAI_CR5_FBT(word_width - 1);
269 else
270 val_cr5 |= FSL_SAI_CR5_FBT(0);
271
272 val_cr4 |= FSL_SAI_CR4_FRSZ(channels);
Nicolin Chend22e28c2013-12-20 16:41:02 +0800273 val_mr = ~0UL - ((1 << channels) - 1);
Xiubo Li43550822013-12-17 11:24:38 +0800274
275 sai_writel(sai, val_cr4, sai->base + reg_cr4);
276 sai_writel(sai, val_cr5, sai->base + reg_cr5);
277 sai_writel(sai, val_mr, sai->base + reg_mr);
278
279 return 0;
280}
281
282static int fsl_sai_trigger(struct snd_pcm_substream *substream, int cmd,
283 struct snd_soc_dai *cpu_dai)
284{
285 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
286 unsigned int tcsr, rcsr;
287
288 tcsr = sai_readl(sai, sai->base + FSL_SAI_TCSR);
289 rcsr = sai_readl(sai, sai->base + FSL_SAI_RCSR);
290
291 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
292 tcsr |= FSL_SAI_CSR_FRDE;
293 rcsr &= ~FSL_SAI_CSR_FRDE;
294 } else {
295 rcsr |= FSL_SAI_CSR_FRDE;
296 tcsr &= ~FSL_SAI_CSR_FRDE;
297 }
298
299 switch (cmd) {
300 case SNDRV_PCM_TRIGGER_START:
301 case SNDRV_PCM_TRIGGER_RESUME:
302 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
303 tcsr |= FSL_SAI_CSR_TERE;
304 rcsr |= FSL_SAI_CSR_TERE;
305 sai_writel(sai, rcsr, sai->base + FSL_SAI_RCSR);
306 sai_writel(sai, tcsr, sai->base + FSL_SAI_TCSR);
307 break;
308
309 case SNDRV_PCM_TRIGGER_STOP:
310 case SNDRV_PCM_TRIGGER_SUSPEND:
311 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
312 if (!(cpu_dai->playback_active || cpu_dai->capture_active)) {
313 tcsr &= ~FSL_SAI_CSR_TERE;
314 rcsr &= ~FSL_SAI_CSR_TERE;
315 }
316 sai_writel(sai, tcsr, sai->base + FSL_SAI_TCSR);
317 sai_writel(sai, rcsr, sai->base + FSL_SAI_RCSR);
318 break;
319 default:
320 return -EINVAL;
321 }
322
323 return 0;
324}
325
326static int fsl_sai_startup(struct snd_pcm_substream *substream,
327 struct snd_soc_dai *cpu_dai)
328{
Xiubo Li43550822013-12-17 11:24:38 +0800329 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
330
Nicolin Chen15b29da2013-12-20 16:41:03 +0800331 return clk_prepare_enable(sai->clk);
Xiubo Li43550822013-12-17 11:24:38 +0800332}
333
334static void fsl_sai_shutdown(struct snd_pcm_substream *substream,
335 struct snd_soc_dai *cpu_dai)
336{
337 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
338
339 clk_disable_unprepare(sai->clk);
340}
341
342static const struct snd_soc_dai_ops fsl_sai_pcm_dai_ops = {
343 .set_sysclk = fsl_sai_set_dai_sysclk,
344 .set_fmt = fsl_sai_set_dai_fmt,
345 .hw_params = fsl_sai_hw_params,
346 .trigger = fsl_sai_trigger,
347 .startup = fsl_sai_startup,
348 .shutdown = fsl_sai_shutdown,
349};
350
351static int fsl_sai_dai_probe(struct snd_soc_dai *cpu_dai)
352{
353 struct fsl_sai *sai = dev_get_drvdata(cpu_dai->dev);
354
Xiubo Lidd9f4062013-12-20 12:35:33 +0800355 snd_soc_dai_init_dma_data(cpu_dai, &sai->dma_params_tx,
356 &sai->dma_params_rx);
Xiubo Li43550822013-12-17 11:24:38 +0800357
358 snd_soc_dai_set_drvdata(cpu_dai, sai);
359
360 return 0;
361}
362
Xiubo Li43550822013-12-17 11:24:38 +0800363static struct snd_soc_dai_driver fsl_sai_dai = {
364 .probe = fsl_sai_dai_probe,
Xiubo Li43550822013-12-17 11:24:38 +0800365 .playback = {
366 .channels_min = 1,
367 .channels_max = 2,
368 .rates = SNDRV_PCM_RATE_8000_96000,
369 .formats = FSL_SAI_FORMATS,
370 },
371 .capture = {
372 .channels_min = 1,
373 .channels_max = 2,
374 .rates = SNDRV_PCM_RATE_8000_96000,
375 .formats = FSL_SAI_FORMATS,
376 },
377 .ops = &fsl_sai_pcm_dai_ops,
378};
379
380static const struct snd_soc_component_driver fsl_component = {
381 .name = "fsl-sai",
382};
383
384static int fsl_sai_probe(struct platform_device *pdev)
385{
386 int ret;
387 struct fsl_sai *sai;
388 struct resource *res;
389 struct device_node *np = pdev->dev.of_node;
390
391 sai = devm_kzalloc(&pdev->dev, sizeof(*sai), GFP_KERNEL);
392 if (!sai)
393 return -ENOMEM;
394
395 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
396 sai->base = devm_ioremap_resource(&pdev->dev, res);
397 if (IS_ERR(sai->base))
398 return PTR_ERR(sai->base);
399
400 sai->clk = devm_clk_get(&pdev->dev, "sai");
401 if (IS_ERR(sai->clk)) {
402 dev_err(&pdev->dev, "Cannot get SAI's clock\n");
403 return PTR_ERR(sai->clk);
404 }
405
406 sai->dma_params_rx.addr = res->start + FSL_SAI_RDR;
407 sai->dma_params_tx.addr = res->start + FSL_SAI_TDR;
408 sai->dma_params_rx.maxburst = FSL_SAI_MAXBURST_RX;
409 sai->dma_params_tx.maxburst = FSL_SAI_MAXBURST_TX;
410
411 sai->big_endian_regs = of_property_read_bool(np, "big-endian-regs");
412 sai->big_endian_data = of_property_read_bool(np, "big-endian-data");
413
414 platform_set_drvdata(pdev, sai);
415
416 ret = devm_snd_soc_register_component(&pdev->dev, &fsl_component,
417 &fsl_sai_dai, 1);
418 if (ret)
419 return ret;
420
Xiubo Lie5180df32013-12-20 12:30:26 +0800421 return devm_snd_dmaengine_pcm_register(&pdev->dev, NULL,
Xiubo Li43550822013-12-17 11:24:38 +0800422 SND_DMAENGINE_PCM_FLAG_NO_RESIDUE);
Xiubo Li43550822013-12-17 11:24:38 +0800423}
424
425static const struct of_device_id fsl_sai_ids[] = {
426 { .compatible = "fsl,vf610-sai", },
427 { /* sentinel */ }
428};
429
430static struct platform_driver fsl_sai_driver = {
431 .probe = fsl_sai_probe,
Xiubo Li43550822013-12-17 11:24:38 +0800432 .driver = {
433 .name = "fsl-sai",
434 .owner = THIS_MODULE,
435 .of_match_table = fsl_sai_ids,
436 },
437};
438module_platform_driver(fsl_sai_driver);
439
440MODULE_DESCRIPTION("Freescale Soc SAI Interface");
441MODULE_AUTHOR("Xiubo Li, <Li.Xiubo@freescale.com>");
442MODULE_ALIAS("platform:fsl-sai");
443MODULE_LICENSE("GPL");